intel_dpll_mgr.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * Copyright © 2012-2016 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #ifndef _INTEL_DPLL_MGR_H_
  25. #define _INTEL_DPLL_MGR_H_
  26. /*FIXME: Move this to a more appropriate place. */
  27. #define abs_diff(a, b) ({ \
  28. typeof(a) __a = (a); \
  29. typeof(b) __b = (b); \
  30. (void) (&__a == &__b); \
  31. __a > __b ? (__a - __b) : (__b - __a); })
  32. struct drm_i915_private;
  33. struct intel_crtc;
  34. struct intel_crtc_state;
  35. struct intel_encoder;
  36. struct intel_shared_dpll;
  37. struct intel_dpll_mgr;
  38. /**
  39. * enum intel_dpll_id - possible DPLL ids
  40. *
  41. * Enumeration of possible IDs for a DPLL. Real shared dpll ids must be >= 0.
  42. */
  43. enum intel_dpll_id {
  44. /**
  45. * @DPLL_ID_PRIVATE: non-shared dpll in use
  46. */
  47. DPLL_ID_PRIVATE = -1,
  48. /**
  49. * @DPLL_ID_PCH_PLL_A: DPLL A in ILK, SNB and IVB
  50. */
  51. DPLL_ID_PCH_PLL_A = 0,
  52. /**
  53. * @DPLL_ID_PCH_PLL_B: DPLL B in ILK, SNB and IVB
  54. */
  55. DPLL_ID_PCH_PLL_B = 1,
  56. /**
  57. * @DPLL_ID_WRPLL1: HSW and BDW WRPLL1
  58. */
  59. DPLL_ID_WRPLL1 = 0,
  60. /**
  61. * @DPLL_ID_WRPLL2: HSW and BDW WRPLL2
  62. */
  63. DPLL_ID_WRPLL2 = 1,
  64. /**
  65. * @DPLL_ID_SPLL: HSW and BDW SPLL
  66. */
  67. DPLL_ID_SPLL = 2,
  68. /**
  69. * @DPLL_ID_LCPLL_810: HSW and BDW 0.81 GHz LCPLL
  70. */
  71. DPLL_ID_LCPLL_810 = 3,
  72. /**
  73. * @DPLL_ID_LCPLL_1350: HSW and BDW 1.35 GHz LCPLL
  74. */
  75. DPLL_ID_LCPLL_1350 = 4,
  76. /**
  77. * @DPLL_ID_LCPLL_2700: HSW and BDW 2.7 GHz LCPLL
  78. */
  79. DPLL_ID_LCPLL_2700 = 5,
  80. /**
  81. * @DPLL_ID_SKL_DPLL0: SKL and later DPLL0
  82. */
  83. DPLL_ID_SKL_DPLL0 = 0,
  84. /**
  85. * @DPLL_ID_SKL_DPLL1: SKL and later DPLL1
  86. */
  87. DPLL_ID_SKL_DPLL1 = 1,
  88. /**
  89. * @DPLL_ID_SKL_DPLL2: SKL and later DPLL2
  90. */
  91. DPLL_ID_SKL_DPLL2 = 2,
  92. /**
  93. * @DPLL_ID_SKL_DPLL3: SKL and later DPLL3
  94. */
  95. DPLL_ID_SKL_DPLL3 = 3,
  96. };
  97. #define I915_NUM_PLLS 6
  98. struct intel_dpll_hw_state {
  99. /* i9xx, pch plls */
  100. uint32_t dpll;
  101. uint32_t dpll_md;
  102. uint32_t fp0;
  103. uint32_t fp1;
  104. /* hsw, bdw */
  105. uint32_t wrpll;
  106. uint32_t spll;
  107. /* skl */
  108. /*
  109. * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
  110. * lower part of ctrl1 and they get shifted into position when writing
  111. * the register. This allows us to easily compare the state to share
  112. * the DPLL.
  113. */
  114. uint32_t ctrl1;
  115. /* HDMI only, 0 when used for DP */
  116. uint32_t cfgcr1, cfgcr2;
  117. /* bxt */
  118. uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
  119. pcsdw12;
  120. };
  121. /**
  122. * struct intel_shared_dpll_state - hold the DPLL atomic state
  123. *
  124. * This structure holds an atomic state for the DPLL, that can represent
  125. * either its current state (in struct &intel_shared_dpll) or a desired
  126. * future state which would be applied by an atomic mode set (stored in
  127. * a struct &intel_atomic_state).
  128. *
  129. * See also intel_get_shared_dpll() and intel_release_shared_dpll().
  130. */
  131. struct intel_shared_dpll_state {
  132. /**
  133. * @crtc_mask: mask of CRTC using this DPLL, active or not
  134. */
  135. unsigned crtc_mask;
  136. /**
  137. * @hw_state: hardware configuration for the DPLL stored in
  138. * struct &intel_dpll_hw_state.
  139. */
  140. struct intel_dpll_hw_state hw_state;
  141. };
  142. /**
  143. * struct intel_shared_dpll_funcs - platform specific hooks for managing DPLLs
  144. */
  145. struct intel_shared_dpll_funcs {
  146. /**
  147. * @prepare:
  148. *
  149. * Optional hook to perform operations prior to enabling the PLL.
  150. * Called from intel_prepare_shared_dpll() function unless the PLL
  151. * is already enabled.
  152. */
  153. void (*prepare)(struct drm_i915_private *dev_priv,
  154. struct intel_shared_dpll *pll);
  155. /**
  156. * @enable:
  157. *
  158. * Hook for enabling the pll, called from intel_enable_shared_dpll()
  159. * if the pll is not already enabled.
  160. */
  161. void (*enable)(struct drm_i915_private *dev_priv,
  162. struct intel_shared_dpll *pll);
  163. /**
  164. * @disable:
  165. *
  166. * Hook for disabling the pll, called from intel_disable_shared_dpll()
  167. * only when it is safe to disable the pll, i.e., there are no more
  168. * tracked users for it.
  169. */
  170. void (*disable)(struct drm_i915_private *dev_priv,
  171. struct intel_shared_dpll *pll);
  172. /**
  173. * @get_hw_state:
  174. *
  175. * Hook for reading the values currently programmed to the DPLL
  176. * registers. This is used for initial hw state readout and state
  177. * verification after a mode set.
  178. */
  179. bool (*get_hw_state)(struct drm_i915_private *dev_priv,
  180. struct intel_shared_dpll *pll,
  181. struct intel_dpll_hw_state *hw_state);
  182. };
  183. /**
  184. * struct intel_shared_dpll - display PLL with tracked state and users
  185. */
  186. struct intel_shared_dpll {
  187. /**
  188. * @state:
  189. *
  190. * Store the state for the pll, including the its hw state
  191. * and CRTCs using it.
  192. */
  193. struct intel_shared_dpll_state state;
  194. /**
  195. * @active_mask: mask of active CRTCs (i.e. DPMS on) using this DPLL
  196. */
  197. unsigned active_mask;
  198. /**
  199. * @on: is the PLL actually active? Disabled during modeset
  200. */
  201. bool on;
  202. /**
  203. * @name: DPLL name; used for logging
  204. */
  205. const char *name;
  206. /**
  207. * @id: unique indentifier for this DPLL; should match the index in the
  208. * dev_priv->shared_dplls array
  209. */
  210. enum intel_dpll_id id;
  211. /**
  212. * @funcs: platform specific hooks
  213. */
  214. struct intel_shared_dpll_funcs funcs;
  215. #define INTEL_DPLL_ALWAYS_ON (1 << 0)
  216. /**
  217. * @flags:
  218. *
  219. * INTEL_DPLL_ALWAYS_ON
  220. * Inform the state checker that the DPLL is kept enabled even if
  221. * not in use by any CRTC.
  222. */
  223. uint32_t flags;
  224. };
  225. #define SKL_DPLL0 0
  226. #define SKL_DPLL1 1
  227. #define SKL_DPLL2 2
  228. #define SKL_DPLL3 3
  229. /* shared dpll functions */
  230. struct intel_shared_dpll *
  231. intel_get_shared_dpll_by_id(struct drm_i915_private *dev_priv,
  232. enum intel_dpll_id id);
  233. enum intel_dpll_id
  234. intel_get_shared_dpll_id(struct drm_i915_private *dev_priv,
  235. struct intel_shared_dpll *pll);
  236. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  237. struct intel_shared_dpll *pll,
  238. bool state);
  239. #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
  240. #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
  241. struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
  242. struct intel_crtc_state *state,
  243. struct intel_encoder *encoder);
  244. void intel_release_shared_dpll(struct intel_shared_dpll *dpll,
  245. struct intel_crtc *crtc,
  246. struct drm_atomic_state *state);
  247. void intel_prepare_shared_dpll(struct intel_crtc *crtc);
  248. void intel_enable_shared_dpll(struct intel_crtc *crtc);
  249. void intel_disable_shared_dpll(struct intel_crtc *crtc);
  250. void intel_shared_dpll_swap_state(struct drm_atomic_state *state);
  251. void intel_shared_dpll_init(struct drm_device *dev);
  252. void intel_dpll_dump_hw_state(struct drm_i915_private *dev_priv,
  253. struct intel_dpll_hw_state *hw_state);
  254. /* BXT dpll related functions */
  255. bool bxt_ddi_dp_set_dpll_hw_state(int clock,
  256. struct intel_dpll_hw_state *dpll_hw_state);
  257. /* SKL dpll related functions */
  258. bool skl_ddi_dp_set_dpll_hw_state(int clock,
  259. struct intel_dpll_hw_state *dpll_hw_state);
  260. struct intel_shared_dpll *skl_find_link_pll(struct drm_i915_private *dev_priv,
  261. int clock);
  262. /* HSW dpll related functions */
  263. struct intel_shared_dpll *hsw_ddi_dp_get_dpll(struct intel_encoder *encoder,
  264. int clock);
  265. #endif /* _INTEL_DPLL_MGR_H_ */