intel_csr.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <linux/firmware.h>
  25. #include "i915_drv.h"
  26. #include "i915_reg.h"
  27. /**
  28. * DOC: csr support for dmc
  29. *
  30. * Display Context Save and Restore (CSR) firmware support added from gen9
  31. * onwards to drive newly added DMC (Display microcontroller) in display
  32. * engine to save and restore the state of display engine when it enter into
  33. * low-power state and comes back to normal.
  34. */
  35. #define I915_CSR_GLK "i915/glk_dmc_ver1_01.bin"
  36. MODULE_FIRMWARE(I915_CSR_GLK);
  37. #define GLK_CSR_VERSION_REQUIRED CSR_VERSION(1, 1)
  38. #define I915_CSR_KBL "i915/kbl_dmc_ver1_01.bin"
  39. MODULE_FIRMWARE(I915_CSR_KBL);
  40. #define KBL_CSR_VERSION_REQUIRED CSR_VERSION(1, 1)
  41. #define I915_CSR_SKL "i915/skl_dmc_ver1_26.bin"
  42. MODULE_FIRMWARE(I915_CSR_SKL);
  43. #define SKL_CSR_VERSION_REQUIRED CSR_VERSION(1, 26)
  44. #define I915_CSR_BXT "i915/bxt_dmc_ver1_07.bin"
  45. MODULE_FIRMWARE(I915_CSR_BXT);
  46. #define BXT_CSR_VERSION_REQUIRED CSR_VERSION(1, 7)
  47. #define FIRMWARE_URL "https://01.org/linuxgraphics/intel-linux-graphics-firmwares"
  48. #define CSR_MAX_FW_SIZE 0x2FFF
  49. #define CSR_DEFAULT_FW_OFFSET 0xFFFFFFFF
  50. struct intel_css_header {
  51. /* 0x09 for DMC */
  52. uint32_t module_type;
  53. /* Includes the DMC specific header in dwords */
  54. uint32_t header_len;
  55. /* always value would be 0x10000 */
  56. uint32_t header_ver;
  57. /* Not used */
  58. uint32_t module_id;
  59. /* Not used */
  60. uint32_t module_vendor;
  61. /* in YYYYMMDD format */
  62. uint32_t date;
  63. /* Size in dwords (CSS_Headerlen + PackageHeaderLen + dmc FWsLen)/4 */
  64. uint32_t size;
  65. /* Not used */
  66. uint32_t key_size;
  67. /* Not used */
  68. uint32_t modulus_size;
  69. /* Not used */
  70. uint32_t exponent_size;
  71. /* Not used */
  72. uint32_t reserved1[12];
  73. /* Major Minor */
  74. uint32_t version;
  75. /* Not used */
  76. uint32_t reserved2[8];
  77. /* Not used */
  78. uint32_t kernel_header_info;
  79. } __packed;
  80. struct intel_fw_info {
  81. uint16_t reserved1;
  82. /* Stepping (A, B, C, ..., *). * is a wildcard */
  83. char stepping;
  84. /* Sub-stepping (0, 1, ..., *). * is a wildcard */
  85. char substepping;
  86. uint32_t offset;
  87. uint32_t reserved2;
  88. } __packed;
  89. struct intel_package_header {
  90. /* DMC container header length in dwords */
  91. unsigned char header_len;
  92. /* always value would be 0x01 */
  93. unsigned char header_ver;
  94. unsigned char reserved[10];
  95. /* Number of valid entries in the FWInfo array below */
  96. uint32_t num_entries;
  97. struct intel_fw_info fw_info[20];
  98. } __packed;
  99. struct intel_dmc_header {
  100. /* always value would be 0x40403E3E */
  101. uint32_t signature;
  102. /* DMC binary header length */
  103. unsigned char header_len;
  104. /* 0x01 */
  105. unsigned char header_ver;
  106. /* Reserved */
  107. uint16_t dmcc_ver;
  108. /* Major, Minor */
  109. uint32_t project;
  110. /* Firmware program size (excluding header) in dwords */
  111. uint32_t fw_size;
  112. /* Major Minor version */
  113. uint32_t fw_version;
  114. /* Number of valid MMIO cycles present. */
  115. uint32_t mmio_count;
  116. /* MMIO address */
  117. uint32_t mmioaddr[8];
  118. /* MMIO data */
  119. uint32_t mmiodata[8];
  120. /* FW filename */
  121. unsigned char dfile[32];
  122. uint32_t reserved1[2];
  123. } __packed;
  124. struct stepping_info {
  125. char stepping;
  126. char substepping;
  127. };
  128. static const struct stepping_info skl_stepping_info[] = {
  129. {'A', '0'}, {'B', '0'}, {'C', '0'},
  130. {'D', '0'}, {'E', '0'}, {'F', '0'},
  131. {'G', '0'}, {'H', '0'}, {'I', '0'},
  132. {'J', '0'}, {'K', '0'}
  133. };
  134. static const struct stepping_info bxt_stepping_info[] = {
  135. {'A', '0'}, {'A', '1'}, {'A', '2'},
  136. {'B', '0'}, {'B', '1'}, {'B', '2'}
  137. };
  138. static const struct stepping_info no_stepping_info = { '*', '*' };
  139. static const struct stepping_info *
  140. intel_get_stepping_info(struct drm_i915_private *dev_priv)
  141. {
  142. const struct stepping_info *si;
  143. unsigned int size;
  144. if (IS_SKYLAKE(dev_priv)) {
  145. size = ARRAY_SIZE(skl_stepping_info);
  146. si = skl_stepping_info;
  147. } else if (IS_BROXTON(dev_priv)) {
  148. size = ARRAY_SIZE(bxt_stepping_info);
  149. si = bxt_stepping_info;
  150. } else {
  151. size = 0;
  152. }
  153. if (INTEL_REVID(dev_priv) < size)
  154. return si + INTEL_REVID(dev_priv);
  155. return &no_stepping_info;
  156. }
  157. static void gen9_set_dc_state_debugmask(struct drm_i915_private *dev_priv)
  158. {
  159. uint32_t val, mask;
  160. mask = DC_STATE_DEBUG_MASK_MEMORY_UP;
  161. if (IS_BROXTON(dev_priv))
  162. mask |= DC_STATE_DEBUG_MASK_CORES;
  163. /* The below bit doesn't need to be cleared ever afterwards */
  164. val = I915_READ(DC_STATE_DEBUG);
  165. if ((val & mask) != mask) {
  166. val |= mask;
  167. I915_WRITE(DC_STATE_DEBUG, val);
  168. POSTING_READ(DC_STATE_DEBUG);
  169. }
  170. }
  171. /**
  172. * intel_csr_load_program() - write the firmware from memory to register.
  173. * @dev_priv: i915 drm device.
  174. *
  175. * CSR firmware is read from a .bin file and kept in internal memory one time.
  176. * Everytime display comes back from low power state this function is called to
  177. * copy the firmware from internal memory to registers.
  178. */
  179. void intel_csr_load_program(struct drm_i915_private *dev_priv)
  180. {
  181. u32 *payload = dev_priv->csr.dmc_payload;
  182. uint32_t i, fw_size;
  183. if (!IS_GEN9(dev_priv)) {
  184. DRM_ERROR("No CSR support available for this platform\n");
  185. return;
  186. }
  187. if (!dev_priv->csr.dmc_payload) {
  188. DRM_ERROR("Tried to program CSR with empty payload\n");
  189. return;
  190. }
  191. fw_size = dev_priv->csr.dmc_fw_size;
  192. for (i = 0; i < fw_size; i++)
  193. I915_WRITE(CSR_PROGRAM(i), payload[i]);
  194. for (i = 0; i < dev_priv->csr.mmio_count; i++) {
  195. I915_WRITE(dev_priv->csr.mmioaddr[i],
  196. dev_priv->csr.mmiodata[i]);
  197. }
  198. dev_priv->csr.dc_state = 0;
  199. gen9_set_dc_state_debugmask(dev_priv);
  200. }
  201. static uint32_t *parse_csr_fw(struct drm_i915_private *dev_priv,
  202. const struct firmware *fw)
  203. {
  204. struct intel_css_header *css_header;
  205. struct intel_package_header *package_header;
  206. struct intel_dmc_header *dmc_header;
  207. struct intel_csr *csr = &dev_priv->csr;
  208. const struct stepping_info *si = intel_get_stepping_info(dev_priv);
  209. uint32_t dmc_offset = CSR_DEFAULT_FW_OFFSET, readcount = 0, nbytes;
  210. uint32_t i;
  211. uint32_t *dmc_payload;
  212. uint32_t required_version;
  213. if (!fw)
  214. return NULL;
  215. /* Extract CSS Header information*/
  216. css_header = (struct intel_css_header *)fw->data;
  217. if (sizeof(struct intel_css_header) !=
  218. (css_header->header_len * 4)) {
  219. DRM_ERROR("Firmware has wrong CSS header length %u bytes\n",
  220. (css_header->header_len * 4));
  221. return NULL;
  222. }
  223. csr->version = css_header->version;
  224. if (IS_GEMINILAKE(dev_priv)) {
  225. required_version = GLK_CSR_VERSION_REQUIRED;
  226. } else if (IS_KABYLAKE(dev_priv)) {
  227. required_version = KBL_CSR_VERSION_REQUIRED;
  228. } else if (IS_SKYLAKE(dev_priv)) {
  229. required_version = SKL_CSR_VERSION_REQUIRED;
  230. } else if (IS_BROXTON(dev_priv)) {
  231. required_version = BXT_CSR_VERSION_REQUIRED;
  232. } else {
  233. MISSING_CASE(INTEL_REVID(dev_priv));
  234. required_version = 0;
  235. }
  236. if (csr->version != required_version) {
  237. DRM_INFO("Refusing to load DMC firmware v%u.%u,"
  238. " please use v%u.%u [" FIRMWARE_URL "].\n",
  239. CSR_VERSION_MAJOR(csr->version),
  240. CSR_VERSION_MINOR(csr->version),
  241. CSR_VERSION_MAJOR(required_version),
  242. CSR_VERSION_MINOR(required_version));
  243. return NULL;
  244. }
  245. readcount += sizeof(struct intel_css_header);
  246. /* Extract Package Header information*/
  247. package_header = (struct intel_package_header *)
  248. &fw->data[readcount];
  249. if (sizeof(struct intel_package_header) !=
  250. (package_header->header_len * 4)) {
  251. DRM_ERROR("Firmware has wrong package header length %u bytes\n",
  252. (package_header->header_len * 4));
  253. return NULL;
  254. }
  255. readcount += sizeof(struct intel_package_header);
  256. /* Search for dmc_offset to find firware binary. */
  257. for (i = 0; i < package_header->num_entries; i++) {
  258. if (package_header->fw_info[i].substepping == '*' &&
  259. si->stepping == package_header->fw_info[i].stepping) {
  260. dmc_offset = package_header->fw_info[i].offset;
  261. break;
  262. } else if (si->stepping == package_header->fw_info[i].stepping &&
  263. si->substepping == package_header->fw_info[i].substepping) {
  264. dmc_offset = package_header->fw_info[i].offset;
  265. break;
  266. } else if (package_header->fw_info[i].stepping == '*' &&
  267. package_header->fw_info[i].substepping == '*')
  268. dmc_offset = package_header->fw_info[i].offset;
  269. }
  270. if (dmc_offset == CSR_DEFAULT_FW_OFFSET) {
  271. DRM_ERROR("Firmware not supported for %c stepping\n",
  272. si->stepping);
  273. return NULL;
  274. }
  275. readcount += dmc_offset;
  276. /* Extract dmc_header information. */
  277. dmc_header = (struct intel_dmc_header *)&fw->data[readcount];
  278. if (sizeof(struct intel_dmc_header) != (dmc_header->header_len)) {
  279. DRM_ERROR("Firmware has wrong dmc header length %u bytes\n",
  280. (dmc_header->header_len));
  281. return NULL;
  282. }
  283. readcount += sizeof(struct intel_dmc_header);
  284. /* Cache the dmc header info. */
  285. if (dmc_header->mmio_count > ARRAY_SIZE(csr->mmioaddr)) {
  286. DRM_ERROR("Firmware has wrong mmio count %u\n",
  287. dmc_header->mmio_count);
  288. return NULL;
  289. }
  290. csr->mmio_count = dmc_header->mmio_count;
  291. for (i = 0; i < dmc_header->mmio_count; i++) {
  292. if (dmc_header->mmioaddr[i] < CSR_MMIO_START_RANGE ||
  293. dmc_header->mmioaddr[i] > CSR_MMIO_END_RANGE) {
  294. DRM_ERROR(" Firmware has wrong mmio address 0x%x\n",
  295. dmc_header->mmioaddr[i]);
  296. return NULL;
  297. }
  298. csr->mmioaddr[i] = _MMIO(dmc_header->mmioaddr[i]);
  299. csr->mmiodata[i] = dmc_header->mmiodata[i];
  300. }
  301. /* fw_size is in dwords, so multiplied by 4 to convert into bytes. */
  302. nbytes = dmc_header->fw_size * 4;
  303. if (nbytes > CSR_MAX_FW_SIZE) {
  304. DRM_ERROR("CSR firmware too big (%u) bytes\n", nbytes);
  305. return NULL;
  306. }
  307. csr->dmc_fw_size = dmc_header->fw_size;
  308. dmc_payload = kmalloc(nbytes, GFP_KERNEL);
  309. if (!dmc_payload) {
  310. DRM_ERROR("Memory allocation failed for dmc payload\n");
  311. return NULL;
  312. }
  313. return memcpy(dmc_payload, &fw->data[readcount], nbytes);
  314. }
  315. static void csr_load_work_fn(struct work_struct *work)
  316. {
  317. struct drm_i915_private *dev_priv;
  318. struct intel_csr *csr;
  319. const struct firmware *fw = NULL;
  320. int ret;
  321. dev_priv = container_of(work, typeof(*dev_priv), csr.work);
  322. csr = &dev_priv->csr;
  323. ret = request_firmware(&fw, dev_priv->csr.fw_path,
  324. &dev_priv->drm.pdev->dev);
  325. if (fw)
  326. dev_priv->csr.dmc_payload = parse_csr_fw(dev_priv, fw);
  327. if (dev_priv->csr.dmc_payload) {
  328. intel_csr_load_program(dev_priv);
  329. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  330. DRM_INFO("Finished loading DMC firmware %s (v%u.%u)\n",
  331. dev_priv->csr.fw_path,
  332. CSR_VERSION_MAJOR(csr->version),
  333. CSR_VERSION_MINOR(csr->version));
  334. } else {
  335. dev_notice(dev_priv->drm.dev,
  336. "Failed to load DMC firmware"
  337. " [" FIRMWARE_URL "],"
  338. " disabling runtime power management.\n");
  339. }
  340. release_firmware(fw);
  341. }
  342. /**
  343. * intel_csr_ucode_init() - initialize the firmware loading.
  344. * @dev_priv: i915 drm device.
  345. *
  346. * This function is called at the time of loading the display driver to read
  347. * firmware from a .bin file and copied into a internal memory.
  348. */
  349. void intel_csr_ucode_init(struct drm_i915_private *dev_priv)
  350. {
  351. struct intel_csr *csr = &dev_priv->csr;
  352. INIT_WORK(&dev_priv->csr.work, csr_load_work_fn);
  353. if (!HAS_CSR(dev_priv))
  354. return;
  355. if (IS_GEMINILAKE(dev_priv))
  356. csr->fw_path = I915_CSR_GLK;
  357. else if (IS_KABYLAKE(dev_priv))
  358. csr->fw_path = I915_CSR_KBL;
  359. else if (IS_SKYLAKE(dev_priv))
  360. csr->fw_path = I915_CSR_SKL;
  361. else if (IS_BROXTON(dev_priv))
  362. csr->fw_path = I915_CSR_BXT;
  363. else {
  364. DRM_ERROR("Unexpected: no known CSR firmware for platform\n");
  365. return;
  366. }
  367. DRM_DEBUG_KMS("Loading %s\n", csr->fw_path);
  368. /*
  369. * Obtain a runtime pm reference, until CSR is loaded,
  370. * to avoid entering runtime-suspend.
  371. */
  372. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  373. schedule_work(&dev_priv->csr.work);
  374. }
  375. /**
  376. * intel_csr_ucode_suspend() - prepare CSR firmware before system suspend
  377. * @dev_priv: i915 drm device
  378. *
  379. * Prepare the DMC firmware before entering system suspend. This includes
  380. * flushing pending work items and releasing any resources acquired during
  381. * init.
  382. */
  383. void intel_csr_ucode_suspend(struct drm_i915_private *dev_priv)
  384. {
  385. if (!HAS_CSR(dev_priv))
  386. return;
  387. flush_work(&dev_priv->csr.work);
  388. /* Drop the reference held in case DMC isn't loaded. */
  389. if (!dev_priv->csr.dmc_payload)
  390. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  391. }
  392. /**
  393. * intel_csr_ucode_resume() - init CSR firmware during system resume
  394. * @dev_priv: i915 drm device
  395. *
  396. * Reinitialize the DMC firmware during system resume, reacquiring any
  397. * resources released in intel_csr_ucode_suspend().
  398. */
  399. void intel_csr_ucode_resume(struct drm_i915_private *dev_priv)
  400. {
  401. if (!HAS_CSR(dev_priv))
  402. return;
  403. /*
  404. * Reacquire the reference to keep RPM disabled in case DMC isn't
  405. * loaded.
  406. */
  407. if (!dev_priv->csr.dmc_payload)
  408. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  409. }
  410. /**
  411. * intel_csr_ucode_fini() - unload the CSR firmware.
  412. * @dev_priv: i915 drm device.
  413. *
  414. * Firmmware unloading includes freeing the internal memory and reset the
  415. * firmware loading status.
  416. */
  417. void intel_csr_ucode_fini(struct drm_i915_private *dev_priv)
  418. {
  419. if (!HAS_CSR(dev_priv))
  420. return;
  421. intel_csr_ucode_suspend(dev_priv);
  422. kfree(dev_priv->csr.dmc_payload);
  423. }