intel_bios.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223
  1. /*
  2. * Copyright © 2016 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. */
  23. /*
  24. * Please use intel_vbt_defs.h for VBT private data, to hide and abstract away
  25. * the VBT from the rest of the driver. Add the parsed, clean data to struct
  26. * intel_vbt_data within struct drm_i915_private.
  27. */
  28. #ifndef _INTEL_BIOS_H_
  29. #define _INTEL_BIOS_H_
  30. enum intel_backlight_type {
  31. INTEL_BACKLIGHT_PMIC,
  32. INTEL_BACKLIGHT_LPSS,
  33. INTEL_BACKLIGHT_DISPLAY_DDI,
  34. INTEL_BACKLIGHT_DSI_DCS,
  35. INTEL_BACKLIGHT_PANEL_DRIVER_INTERFACE,
  36. };
  37. struct edp_power_seq {
  38. u16 t1_t3;
  39. u16 t8;
  40. u16 t9;
  41. u16 t10;
  42. u16 t11_t12;
  43. } __packed;
  44. /*
  45. * MIPI Sequence Block definitions
  46. *
  47. * Note the VBT spec has AssertReset / DeassertReset swapped from their
  48. * usual naming, we use the proper names here to avoid confusion when
  49. * reading the code.
  50. */
  51. enum mipi_seq {
  52. MIPI_SEQ_END = 0,
  53. MIPI_SEQ_DEASSERT_RESET, /* Spec says MipiAssertResetPin */
  54. MIPI_SEQ_INIT_OTP,
  55. MIPI_SEQ_DISPLAY_ON,
  56. MIPI_SEQ_DISPLAY_OFF,
  57. MIPI_SEQ_ASSERT_RESET, /* Spec says MipiDeassertResetPin */
  58. MIPI_SEQ_BACKLIGHT_ON, /* sequence block v2+ */
  59. MIPI_SEQ_BACKLIGHT_OFF, /* sequence block v2+ */
  60. MIPI_SEQ_TEAR_ON, /* sequence block v2+ */
  61. MIPI_SEQ_TEAR_OFF, /* sequence block v3+ */
  62. MIPI_SEQ_POWER_ON, /* sequence block v3+ */
  63. MIPI_SEQ_POWER_OFF, /* sequence block v3+ */
  64. MIPI_SEQ_MAX
  65. };
  66. enum mipi_seq_element {
  67. MIPI_SEQ_ELEM_END = 0,
  68. MIPI_SEQ_ELEM_SEND_PKT,
  69. MIPI_SEQ_ELEM_DELAY,
  70. MIPI_SEQ_ELEM_GPIO,
  71. MIPI_SEQ_ELEM_I2C, /* sequence block v2+ */
  72. MIPI_SEQ_ELEM_SPI, /* sequence block v3+ */
  73. MIPI_SEQ_ELEM_PMIC, /* sequence block v3+ */
  74. MIPI_SEQ_ELEM_MAX
  75. };
  76. #define MIPI_DSI_UNDEFINED_PANEL_ID 0
  77. #define MIPI_DSI_GENERIC_PANEL_ID 1
  78. struct mipi_config {
  79. u16 panel_id;
  80. /* General Params */
  81. u32 enable_dithering:1;
  82. u32 rsvd1:1;
  83. u32 is_bridge:1;
  84. u32 panel_arch_type:2;
  85. u32 is_cmd_mode:1;
  86. #define NON_BURST_SYNC_PULSE 0x1
  87. #define NON_BURST_SYNC_EVENTS 0x2
  88. #define BURST_MODE 0x3
  89. u32 video_transfer_mode:2;
  90. u32 cabc_supported:1;
  91. #define PPS_BLC_PMIC 0
  92. #define PPS_BLC_SOC 1
  93. u32 pwm_blc:1;
  94. /* Bit 13:10 */
  95. #define PIXEL_FORMAT_RGB565 0x1
  96. #define PIXEL_FORMAT_RGB666 0x2
  97. #define PIXEL_FORMAT_RGB666_LOOSELY_PACKED 0x3
  98. #define PIXEL_FORMAT_RGB888 0x4
  99. u32 videomode_color_format:4;
  100. /* Bit 15:14 */
  101. #define ENABLE_ROTATION_0 0x0
  102. #define ENABLE_ROTATION_90 0x1
  103. #define ENABLE_ROTATION_180 0x2
  104. #define ENABLE_ROTATION_270 0x3
  105. u32 rotation:2;
  106. u32 bta_enabled:1;
  107. u32 rsvd2:15;
  108. /* 2 byte Port Description */
  109. #define DUAL_LINK_NOT_SUPPORTED 0
  110. #define DUAL_LINK_FRONT_BACK 1
  111. #define DUAL_LINK_PIXEL_ALT 2
  112. u16 dual_link:2;
  113. u16 lane_cnt:2;
  114. u16 pixel_overlap:3;
  115. u16 rgb_flip:1;
  116. #define DL_DCS_PORT_A 0x00
  117. #define DL_DCS_PORT_C 0x01
  118. #define DL_DCS_PORT_A_AND_C 0x02
  119. u16 dl_dcs_cabc_ports:2;
  120. u16 dl_dcs_backlight_ports:2;
  121. u16 rsvd3:4;
  122. u16 rsvd4;
  123. u8 rsvd5;
  124. u32 target_burst_mode_freq;
  125. u32 dsi_ddr_clk;
  126. u32 bridge_ref_clk;
  127. #define BYTE_CLK_SEL_20MHZ 0
  128. #define BYTE_CLK_SEL_10MHZ 1
  129. #define BYTE_CLK_SEL_5MHZ 2
  130. u8 byte_clk_sel:2;
  131. u8 rsvd6:6;
  132. /* DPHY Flags */
  133. u16 dphy_param_valid:1;
  134. u16 eot_pkt_disabled:1;
  135. u16 enable_clk_stop:1;
  136. u16 rsvd7:13;
  137. u32 hs_tx_timeout;
  138. u32 lp_rx_timeout;
  139. u32 turn_around_timeout;
  140. u32 device_reset_timer;
  141. u32 master_init_timer;
  142. u32 dbi_bw_timer;
  143. u32 lp_byte_clk_val;
  144. /* 4 byte Dphy Params */
  145. u32 prepare_cnt:6;
  146. u32 rsvd8:2;
  147. u32 clk_zero_cnt:8;
  148. u32 trail_cnt:5;
  149. u32 rsvd9:3;
  150. u32 exit_zero_cnt:6;
  151. u32 rsvd10:2;
  152. u32 clk_lane_switch_cnt;
  153. u32 hl_switch_cnt;
  154. u32 rsvd11[6];
  155. /* timings based on dphy spec */
  156. u8 tclk_miss;
  157. u8 tclk_post;
  158. u8 rsvd12;
  159. u8 tclk_pre;
  160. u8 tclk_prepare;
  161. u8 tclk_settle;
  162. u8 tclk_term_enable;
  163. u8 tclk_trail;
  164. u16 tclk_prepare_clkzero;
  165. u8 rsvd13;
  166. u8 td_term_enable;
  167. u8 teot;
  168. u8 ths_exit;
  169. u8 ths_prepare;
  170. u16 ths_prepare_hszero;
  171. u8 rsvd14;
  172. u8 ths_settle;
  173. u8 ths_skip;
  174. u8 ths_trail;
  175. u8 tinit;
  176. u8 tlpx;
  177. u8 rsvd15[3];
  178. /* GPIOs */
  179. u8 panel_enable;
  180. u8 bl_enable;
  181. u8 pwm_enable;
  182. u8 reset_r_n;
  183. u8 pwr_down_r;
  184. u8 stdby_r_n;
  185. } __packed;
  186. /* all delays have a unit of 100us */
  187. struct mipi_pps_data {
  188. u16 panel_on_delay;
  189. u16 bl_enable_delay;
  190. u16 bl_disable_delay;
  191. u16 panel_off_delay;
  192. u16 panel_power_cycle_delay;
  193. } __packed;
  194. #endif /* _INTEL_BIOS_H_ */