scheduler.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Zhi Wang <zhi.a.wang@intel.com>
  25. *
  26. * Contributors:
  27. * Ping Gao <ping.a.gao@intel.com>
  28. * Tina Zhang <tina.zhang@intel.com>
  29. * Chanbin Du <changbin.du@intel.com>
  30. * Min He <min.he@intel.com>
  31. * Bing Niu <bing.niu@intel.com>
  32. * Zhenyu Wang <zhenyuw@linux.intel.com>
  33. *
  34. */
  35. #ifndef _GVT_SCHEDULER_H_
  36. #define _GVT_SCHEDULER_H_
  37. struct intel_gvt_workload_scheduler {
  38. struct intel_vgpu *current_vgpu;
  39. struct intel_vgpu *next_vgpu;
  40. struct intel_vgpu_workload *current_workload[I915_NUM_ENGINES];
  41. bool need_reschedule;
  42. wait_queue_head_t workload_complete_wq;
  43. struct task_struct *thread[I915_NUM_ENGINES];
  44. wait_queue_head_t waitq[I915_NUM_ENGINES];
  45. void *sched_data;
  46. struct intel_gvt_sched_policy_ops *sched_ops;
  47. };
  48. #define INDIRECT_CTX_ADDR_MASK 0xffffffc0
  49. #define INDIRECT_CTX_SIZE_MASK 0x3f
  50. struct shadow_indirect_ctx {
  51. struct drm_i915_gem_object *obj;
  52. unsigned long guest_gma;
  53. unsigned long shadow_gma;
  54. void *shadow_va;
  55. uint32_t size;
  56. };
  57. #define PER_CTX_ADDR_MASK 0xfffff000
  58. struct shadow_per_ctx {
  59. unsigned long guest_gma;
  60. unsigned long shadow_gma;
  61. };
  62. struct intel_shadow_wa_ctx {
  63. struct intel_vgpu_workload *workload;
  64. struct shadow_indirect_ctx indirect_ctx;
  65. struct shadow_per_ctx per_ctx;
  66. };
  67. struct intel_vgpu_workload {
  68. struct intel_vgpu *vgpu;
  69. int ring_id;
  70. struct drm_i915_gem_request *req;
  71. /* if this workload has been dispatched to i915? */
  72. bool dispatched;
  73. int status;
  74. struct intel_vgpu_mm *shadow_mm;
  75. /* different submission model may need different handler */
  76. int (*prepare)(struct intel_vgpu_workload *);
  77. int (*complete)(struct intel_vgpu_workload *);
  78. struct list_head list;
  79. DECLARE_BITMAP(pending_events, INTEL_GVT_EVENT_MAX);
  80. void *shadow_ring_buffer_va;
  81. /* execlist context information */
  82. struct execlist_ctx_descriptor_format ctx_desc;
  83. struct execlist_ring_context *ring_context;
  84. unsigned long rb_head, rb_tail, rb_ctl, rb_start, rb_len;
  85. bool restore_inhibit;
  86. struct intel_vgpu_elsp_dwords elsp_dwords;
  87. bool emulate_schedule_in;
  88. atomic_t shadow_ctx_active;
  89. wait_queue_head_t shadow_ctx_status_wq;
  90. u64 ring_context_gpa;
  91. /* shadow batch buffer */
  92. struct list_head shadow_bb;
  93. struct intel_shadow_wa_ctx wa_ctx;
  94. };
  95. /* Intel shadow batch buffer is a i915 gem object */
  96. struct intel_shadow_bb_entry {
  97. struct list_head list;
  98. struct drm_i915_gem_object *obj;
  99. void *va;
  100. unsigned long len;
  101. void *bb_start_cmd_va;
  102. };
  103. #define workload_q_head(vgpu, ring_id) \
  104. (&(vgpu->workload_q_head[ring_id]))
  105. #define queue_workload(workload) do { \
  106. list_add_tail(&workload->list, \
  107. workload_q_head(workload->vgpu, workload->ring_id)); \
  108. wake_up(&workload->vgpu->gvt-> \
  109. scheduler.waitq[workload->ring_id]); \
  110. } while (0)
  111. int intel_gvt_init_workload_scheduler(struct intel_gvt *gvt);
  112. void intel_gvt_clean_workload_scheduler(struct intel_gvt *gvt);
  113. void intel_gvt_wait_vgpu_idle(struct intel_vgpu *vgpu);
  114. int intel_vgpu_init_gvt_context(struct intel_vgpu *vgpu);
  115. void intel_vgpu_clean_gvt_context(struct intel_vgpu *vgpu);
  116. #endif