render.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Eddie Dong <eddie.dong@intel.com>
  25. * Kevin Tian <kevin.tian@intel.com>
  26. *
  27. * Contributors:
  28. * Zhi Wang <zhi.a.wang@intel.com>
  29. * Changbin Du <changbin.du@intel.com>
  30. * Zhenyu Wang <zhenyuw@linux.intel.com>
  31. * Tina Zhang <tina.zhang@intel.com>
  32. * Bing Niu <bing.niu@intel.com>
  33. *
  34. */
  35. #include "i915_drv.h"
  36. #include "gvt.h"
  37. struct render_mmio {
  38. int ring_id;
  39. i915_reg_t reg;
  40. u32 mask;
  41. bool in_context;
  42. u32 value;
  43. };
  44. static struct render_mmio gen8_render_mmio_list[] = {
  45. {RCS, _MMIO(0x229c), 0xffff, false},
  46. {RCS, _MMIO(0x2248), 0x0, false},
  47. {RCS, _MMIO(0x2098), 0x0, false},
  48. {RCS, _MMIO(0x20c0), 0xffff, true},
  49. {RCS, _MMIO(0x24d0), 0, false},
  50. {RCS, _MMIO(0x24d4), 0, false},
  51. {RCS, _MMIO(0x24d8), 0, false},
  52. {RCS, _MMIO(0x24dc), 0, false},
  53. {RCS, _MMIO(0x7004), 0xffff, true},
  54. {RCS, _MMIO(0x7008), 0xffff, true},
  55. {RCS, _MMIO(0x7000), 0xffff, true},
  56. {RCS, _MMIO(0x7010), 0xffff, true},
  57. {RCS, _MMIO(0x7300), 0xffff, true},
  58. {RCS, _MMIO(0x83a4), 0xffff, true},
  59. {BCS, _MMIO(0x2229c), 0xffff, false},
  60. {BCS, _MMIO(0x2209c), 0xffff, false},
  61. {BCS, _MMIO(0x220c0), 0xffff, false},
  62. {BCS, _MMIO(0x22098), 0x0, false},
  63. {BCS, _MMIO(0x22028), 0x0, false},
  64. };
  65. static struct render_mmio gen9_render_mmio_list[] = {
  66. {RCS, _MMIO(0x229c), 0xffff, false},
  67. {RCS, _MMIO(0x2248), 0x0, false},
  68. {RCS, _MMIO(0x2098), 0x0, false},
  69. {RCS, _MMIO(0x20c0), 0xffff, true},
  70. {RCS, _MMIO(0x24d0), 0, false},
  71. {RCS, _MMIO(0x24d4), 0, false},
  72. {RCS, _MMIO(0x24d8), 0, false},
  73. {RCS, _MMIO(0x24dc), 0, false},
  74. {RCS, _MMIO(0x7004), 0xffff, true},
  75. {RCS, _MMIO(0x7008), 0xffff, true},
  76. {RCS, _MMIO(0x7000), 0xffff, true},
  77. {RCS, _MMIO(0x7010), 0xffff, true},
  78. {RCS, _MMIO(0x7300), 0xffff, true},
  79. {RCS, _MMIO(0x83a4), 0xffff, true},
  80. {RCS, _MMIO(0x40e0), 0, false},
  81. {RCS, _MMIO(0x40e4), 0, false},
  82. {RCS, _MMIO(0x2580), 0xffff, true},
  83. {RCS, _MMIO(0x7014), 0xffff, true},
  84. {RCS, _MMIO(0x20ec), 0xffff, false},
  85. {RCS, _MMIO(0xb118), 0, false},
  86. {RCS, _MMIO(0xe100), 0xffff, true},
  87. {RCS, _MMIO(0xe180), 0xffff, true},
  88. {RCS, _MMIO(0xe184), 0xffff, true},
  89. {RCS, _MMIO(0xe188), 0xffff, true},
  90. {RCS, _MMIO(0xe194), 0xffff, true},
  91. {RCS, _MMIO(0x4de0), 0, false},
  92. {RCS, _MMIO(0x4de4), 0, false},
  93. {RCS, _MMIO(0x4de8), 0, false},
  94. {RCS, _MMIO(0x4dec), 0, false},
  95. {RCS, _MMIO(0x4df0), 0, false},
  96. {RCS, _MMIO(0x4df4), 0, false},
  97. {BCS, _MMIO(0x2229c), 0xffff, false},
  98. {BCS, _MMIO(0x2209c), 0xffff, false},
  99. {BCS, _MMIO(0x220c0), 0xffff, false},
  100. {BCS, _MMIO(0x22098), 0x0, false},
  101. {BCS, _MMIO(0x22028), 0x0, false},
  102. {VCS2, _MMIO(0x1c028), 0xffff, false},
  103. {VECS, _MMIO(0x1a028), 0xffff, false},
  104. };
  105. static u32 gen9_render_mocs[I915_NUM_ENGINES][64];
  106. static u32 gen9_render_mocs_L3[32];
  107. static void handle_tlb_pending_event(struct intel_vgpu *vgpu, int ring_id)
  108. {
  109. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  110. enum forcewake_domains fw;
  111. i915_reg_t reg;
  112. u32 regs[] = {
  113. [RCS] = 0x4260,
  114. [VCS] = 0x4264,
  115. [VCS2] = 0x4268,
  116. [BCS] = 0x426c,
  117. [VECS] = 0x4270,
  118. };
  119. if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
  120. return;
  121. if (!test_and_clear_bit(ring_id, (void *)vgpu->tlb_handle_pending))
  122. return;
  123. reg = _MMIO(regs[ring_id]);
  124. /* WaForceWakeRenderDuringMmioTLBInvalidate:skl
  125. * we need to put a forcewake when invalidating RCS TLB caches,
  126. * otherwise device can go to RC6 state and interrupt invalidation
  127. * process
  128. */
  129. fw = intel_uncore_forcewake_for_reg(dev_priv, reg,
  130. FW_REG_READ | FW_REG_WRITE);
  131. if (ring_id == RCS && IS_SKYLAKE(dev_priv))
  132. fw |= FORCEWAKE_RENDER;
  133. intel_uncore_forcewake_get(dev_priv, fw);
  134. I915_WRITE_FW(reg, 0x1);
  135. if (wait_for_atomic((I915_READ_FW(reg) == 0), 50))
  136. gvt_err("timeout in invalidate ring (%d) tlb\n", ring_id);
  137. else
  138. vgpu_vreg(vgpu, regs[ring_id]) = 0;
  139. intel_uncore_forcewake_put(dev_priv, fw);
  140. gvt_dbg_core("invalidate TLB for ring %d\n", ring_id);
  141. }
  142. static void load_mocs(struct intel_vgpu *vgpu, int ring_id)
  143. {
  144. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  145. i915_reg_t offset, l3_offset;
  146. u32 regs[] = {
  147. [RCS] = 0xc800,
  148. [VCS] = 0xc900,
  149. [VCS2] = 0xca00,
  150. [BCS] = 0xcc00,
  151. [VECS] = 0xcb00,
  152. };
  153. int i;
  154. if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
  155. return;
  156. if (!IS_SKYLAKE(dev_priv))
  157. return;
  158. offset.reg = regs[ring_id];
  159. for (i = 0; i < 64; i++) {
  160. gen9_render_mocs[ring_id][i] = I915_READ(offset);
  161. I915_WRITE(offset, vgpu_vreg(vgpu, offset));
  162. POSTING_READ(offset);
  163. offset.reg += 4;
  164. }
  165. if (ring_id == RCS) {
  166. l3_offset.reg = 0xb020;
  167. for (i = 0; i < 32; i++) {
  168. gen9_render_mocs_L3[i] = I915_READ(l3_offset);
  169. I915_WRITE(l3_offset, vgpu_vreg(vgpu, offset));
  170. POSTING_READ(l3_offset);
  171. l3_offset.reg += 4;
  172. }
  173. }
  174. }
  175. static void restore_mocs(struct intel_vgpu *vgpu, int ring_id)
  176. {
  177. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  178. i915_reg_t offset, l3_offset;
  179. u32 regs[] = {
  180. [RCS] = 0xc800,
  181. [VCS] = 0xc900,
  182. [VCS2] = 0xca00,
  183. [BCS] = 0xcc00,
  184. [VECS] = 0xcb00,
  185. };
  186. int i;
  187. if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
  188. return;
  189. if (!IS_SKYLAKE(dev_priv))
  190. return;
  191. offset.reg = regs[ring_id];
  192. for (i = 0; i < 64; i++) {
  193. vgpu_vreg(vgpu, offset) = I915_READ(offset);
  194. I915_WRITE(offset, gen9_render_mocs[ring_id][i]);
  195. POSTING_READ(offset);
  196. offset.reg += 4;
  197. }
  198. if (ring_id == RCS) {
  199. l3_offset.reg = 0xb020;
  200. for (i = 0; i < 32; i++) {
  201. vgpu_vreg(vgpu, l3_offset) = I915_READ(l3_offset);
  202. I915_WRITE(l3_offset, gen9_render_mocs_L3[i]);
  203. POSTING_READ(l3_offset);
  204. l3_offset.reg += 4;
  205. }
  206. }
  207. }
  208. void intel_gvt_load_render_mmio(struct intel_vgpu *vgpu, int ring_id)
  209. {
  210. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  211. struct render_mmio *mmio;
  212. u32 v;
  213. int i, array_size;
  214. if (IS_SKYLAKE(vgpu->gvt->dev_priv)) {
  215. mmio = gen9_render_mmio_list;
  216. array_size = ARRAY_SIZE(gen9_render_mmio_list);
  217. load_mocs(vgpu, ring_id);
  218. } else {
  219. mmio = gen8_render_mmio_list;
  220. array_size = ARRAY_SIZE(gen8_render_mmio_list);
  221. }
  222. for (i = 0; i < array_size; i++, mmio++) {
  223. if (mmio->ring_id != ring_id)
  224. continue;
  225. mmio->value = I915_READ(mmio->reg);
  226. if (mmio->mask)
  227. v = vgpu_vreg(vgpu, mmio->reg) | (mmio->mask << 16);
  228. else
  229. v = vgpu_vreg(vgpu, mmio->reg);
  230. I915_WRITE(mmio->reg, v);
  231. POSTING_READ(mmio->reg);
  232. gvt_dbg_render("load reg %x old %x new %x\n",
  233. i915_mmio_reg_offset(mmio->reg),
  234. mmio->value, v);
  235. }
  236. handle_tlb_pending_event(vgpu, ring_id);
  237. }
  238. void intel_gvt_restore_render_mmio(struct intel_vgpu *vgpu, int ring_id)
  239. {
  240. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  241. struct render_mmio *mmio;
  242. u32 v;
  243. int i, array_size;
  244. if (IS_SKYLAKE(dev_priv)) {
  245. mmio = gen9_render_mmio_list;
  246. array_size = ARRAY_SIZE(gen9_render_mmio_list);
  247. restore_mocs(vgpu, ring_id);
  248. } else {
  249. mmio = gen8_render_mmio_list;
  250. array_size = ARRAY_SIZE(gen8_render_mmio_list);
  251. }
  252. for (i = 0; i < array_size; i++, mmio++) {
  253. if (mmio->ring_id != ring_id)
  254. continue;
  255. vgpu_vreg(vgpu, mmio->reg) = I915_READ(mmio->reg);
  256. if (mmio->mask) {
  257. vgpu_vreg(vgpu, mmio->reg) &= ~(mmio->mask << 16);
  258. v = mmio->value | (mmio->mask << 16);
  259. } else
  260. v = mmio->value;
  261. I915_WRITE(mmio->reg, v);
  262. POSTING_READ(mmio->reg);
  263. gvt_dbg_render("restore reg %x old %x new %x\n",
  264. i915_mmio_reg_offset(mmio->reg),
  265. mmio->value, v);
  266. }
  267. }