reg.h 3.1 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. */
  23. #ifndef _GVT_REG_H
  24. #define _GVT_REG_H
  25. #define INTEL_GVT_PCI_CLASS_VGA_OTHER 0x80
  26. #define INTEL_GVT_PCI_GMCH_CONTROL 0x50
  27. #define BDW_GMCH_GMS_SHIFT 8
  28. #define BDW_GMCH_GMS_MASK 0xff
  29. #define INTEL_GVT_PCI_SWSCI 0xe8
  30. #define SWSCI_SCI_SELECT (1 << 15)
  31. #define SWSCI_SCI_TRIGGER 1
  32. #define INTEL_GVT_PCI_OPREGION 0xfc
  33. #define INTEL_GVT_OPREGION_CLID 0x1AC
  34. #define INTEL_GVT_OPREGION_SCIC 0x200
  35. #define OPREGION_SCIC_FUNC_MASK 0x1E
  36. #define OPREGION_SCIC_FUNC_SHIFT 1
  37. #define OPREGION_SCIC_SUBFUNC_MASK 0xFF00
  38. #define OPREGION_SCIC_SUBFUNC_SHIFT 8
  39. #define OPREGION_SCIC_EXIT_MASK 0xE0
  40. #define INTEL_GVT_OPREGION_SCIC_F_GETBIOSDATA 4
  41. #define INTEL_GVT_OPREGION_SCIC_F_GETBIOSCALLBACKS 6
  42. #define INTEL_GVT_OPREGION_SCIC_SF_SUPPRTEDCALLS 0
  43. #define INTEL_GVT_OPREGION_SCIC_SF_REQEUSTEDCALLBACKS 1
  44. #define INTEL_GVT_OPREGION_PARM 0x204
  45. #define INTEL_GVT_OPREGION_PAGES 2
  46. #define INTEL_GVT_OPREGION_SIZE (INTEL_GVT_OPREGION_PAGES * PAGE_SIZE)
  47. #define VGT_SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _PLANE_STRIDE_2_B)
  48. #define _REG_VECS_EXCC 0x1A028
  49. #define _REG_VCS2_EXCC 0x1c028
  50. #define _REG_701C0(pipe, plane) (0x701c0 + pipe * 0x1000 + (plane - 1) * 0x100)
  51. #define _REG_701C4(pipe, plane) (0x701c4 + pipe * 0x1000 + (plane - 1) * 0x100)
  52. #define GFX_MODE_BIT_SET_IN_MASK(val, bit) \
  53. ((((bit) & 0xffff0000) == 0) && !!((val) & (((bit) << 16))))
  54. #define FORCEWAKE_RENDER_GEN9_REG 0xa278
  55. #define FORCEWAKE_ACK_RENDER_GEN9_REG 0x0D84
  56. #define FORCEWAKE_BLITTER_GEN9_REG 0xa188
  57. #define FORCEWAKE_ACK_BLITTER_GEN9_REG 0x130044
  58. #define FORCEWAKE_MEDIA_GEN9_REG 0xa270
  59. #define FORCEWAKE_ACK_MEDIA_GEN9_REG 0x0D88
  60. #define FORCEWAKE_ACK_HSW_REG 0x130044
  61. #define RB_HEAD_OFF_MASK ((1U << 21) - (1U << 2))
  62. #define RB_TAIL_OFF_MASK ((1U << 21) - (1U << 3))
  63. #define RB_TAIL_SIZE_MASK ((1U << 21) - (1U << 12))
  64. #define _RING_CTL_BUF_SIZE(ctl) (((ctl) & RB_TAIL_SIZE_MASK) + GTT_PAGE_SIZE)
  65. #endif