interrupt.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Kevin Tian <kevin.tian@intel.com>
  25. * Zhi Wang <zhi.a.wang@intel.com>
  26. *
  27. * Contributors:
  28. * Min he <min.he@intel.com>
  29. *
  30. */
  31. #ifndef _GVT_INTERRUPT_H_
  32. #define _GVT_INTERRUPT_H_
  33. enum intel_gvt_event_type {
  34. RCS_MI_USER_INTERRUPT = 0,
  35. RCS_DEBUG,
  36. RCS_MMIO_SYNC_FLUSH,
  37. RCS_CMD_STREAMER_ERR,
  38. RCS_PIPE_CONTROL,
  39. RCS_L3_PARITY_ERR,
  40. RCS_WATCHDOG_EXCEEDED,
  41. RCS_PAGE_DIRECTORY_FAULT,
  42. RCS_AS_CONTEXT_SWITCH,
  43. RCS_MONITOR_BUFF_HALF_FULL,
  44. VCS_MI_USER_INTERRUPT,
  45. VCS_MMIO_SYNC_FLUSH,
  46. VCS_CMD_STREAMER_ERR,
  47. VCS_MI_FLUSH_DW,
  48. VCS_WATCHDOG_EXCEEDED,
  49. VCS_PAGE_DIRECTORY_FAULT,
  50. VCS_AS_CONTEXT_SWITCH,
  51. VCS2_MI_USER_INTERRUPT,
  52. VCS2_MI_FLUSH_DW,
  53. VCS2_AS_CONTEXT_SWITCH,
  54. BCS_MI_USER_INTERRUPT,
  55. BCS_MMIO_SYNC_FLUSH,
  56. BCS_CMD_STREAMER_ERR,
  57. BCS_MI_FLUSH_DW,
  58. BCS_PAGE_DIRECTORY_FAULT,
  59. BCS_AS_CONTEXT_SWITCH,
  60. VECS_MI_USER_INTERRUPT,
  61. VECS_MI_FLUSH_DW,
  62. VECS_AS_CONTEXT_SWITCH,
  63. PIPE_A_FIFO_UNDERRUN,
  64. PIPE_B_FIFO_UNDERRUN,
  65. PIPE_A_CRC_ERR,
  66. PIPE_B_CRC_ERR,
  67. PIPE_A_CRC_DONE,
  68. PIPE_B_CRC_DONE,
  69. PIPE_A_ODD_FIELD,
  70. PIPE_B_ODD_FIELD,
  71. PIPE_A_EVEN_FIELD,
  72. PIPE_B_EVEN_FIELD,
  73. PIPE_A_LINE_COMPARE,
  74. PIPE_B_LINE_COMPARE,
  75. PIPE_C_LINE_COMPARE,
  76. PIPE_A_VBLANK,
  77. PIPE_B_VBLANK,
  78. PIPE_C_VBLANK,
  79. PIPE_A_VSYNC,
  80. PIPE_B_VSYNC,
  81. PIPE_C_VSYNC,
  82. PRIMARY_A_FLIP_DONE,
  83. PRIMARY_B_FLIP_DONE,
  84. PRIMARY_C_FLIP_DONE,
  85. SPRITE_A_FLIP_DONE,
  86. SPRITE_B_FLIP_DONE,
  87. SPRITE_C_FLIP_DONE,
  88. PCU_THERMAL,
  89. PCU_PCODE2DRIVER_MAILBOX,
  90. DPST_PHASE_IN,
  91. DPST_HISTOGRAM,
  92. GSE,
  93. DP_A_HOTPLUG,
  94. AUX_CHANNEL_A,
  95. PERF_COUNTER,
  96. POISON,
  97. GTT_FAULT,
  98. ERROR_INTERRUPT_COMBINED,
  99. FDI_RX_INTERRUPTS_TRANSCODER_A,
  100. AUDIO_CP_CHANGE_TRANSCODER_A,
  101. AUDIO_CP_REQUEST_TRANSCODER_A,
  102. FDI_RX_INTERRUPTS_TRANSCODER_B,
  103. AUDIO_CP_CHANGE_TRANSCODER_B,
  104. AUDIO_CP_REQUEST_TRANSCODER_B,
  105. FDI_RX_INTERRUPTS_TRANSCODER_C,
  106. AUDIO_CP_CHANGE_TRANSCODER_C,
  107. AUDIO_CP_REQUEST_TRANSCODER_C,
  108. ERR_AND_DBG,
  109. GMBUS,
  110. SDVO_B_HOTPLUG,
  111. CRT_HOTPLUG,
  112. DP_B_HOTPLUG,
  113. DP_C_HOTPLUG,
  114. DP_D_HOTPLUG,
  115. AUX_CHANNEL_B,
  116. AUX_CHANNEL_C,
  117. AUX_CHANNEL_D,
  118. AUDIO_POWER_STATE_CHANGE_B,
  119. AUDIO_POWER_STATE_CHANGE_C,
  120. AUDIO_POWER_STATE_CHANGE_D,
  121. INTEL_GVT_EVENT_RESERVED,
  122. INTEL_GVT_EVENT_MAX,
  123. };
  124. struct intel_gvt_irq;
  125. struct intel_gvt;
  126. typedef void (*gvt_event_virt_handler_t)(struct intel_gvt_irq *irq,
  127. enum intel_gvt_event_type event, struct intel_vgpu *vgpu);
  128. struct intel_gvt_irq_ops {
  129. void (*init_irq)(struct intel_gvt_irq *irq);
  130. void (*check_pending_irq)(struct intel_vgpu *vgpu);
  131. };
  132. /* the list of physical interrupt control register groups */
  133. enum intel_gvt_irq_type {
  134. INTEL_GVT_IRQ_INFO_GT,
  135. INTEL_GVT_IRQ_INFO_DPY,
  136. INTEL_GVT_IRQ_INFO_PCH,
  137. INTEL_GVT_IRQ_INFO_PM,
  138. INTEL_GVT_IRQ_INFO_MASTER,
  139. INTEL_GVT_IRQ_INFO_GT0,
  140. INTEL_GVT_IRQ_INFO_GT1,
  141. INTEL_GVT_IRQ_INFO_GT2,
  142. INTEL_GVT_IRQ_INFO_GT3,
  143. INTEL_GVT_IRQ_INFO_DE_PIPE_A,
  144. INTEL_GVT_IRQ_INFO_DE_PIPE_B,
  145. INTEL_GVT_IRQ_INFO_DE_PIPE_C,
  146. INTEL_GVT_IRQ_INFO_DE_PORT,
  147. INTEL_GVT_IRQ_INFO_DE_MISC,
  148. INTEL_GVT_IRQ_INFO_AUD,
  149. INTEL_GVT_IRQ_INFO_PCU,
  150. INTEL_GVT_IRQ_INFO_MAX,
  151. };
  152. #define INTEL_GVT_IRQ_BITWIDTH 32
  153. /* device specific interrupt bit definitions */
  154. struct intel_gvt_irq_info {
  155. char *name;
  156. i915_reg_t reg_base;
  157. enum intel_gvt_event_type bit_to_event[INTEL_GVT_IRQ_BITWIDTH];
  158. unsigned long warned;
  159. int group;
  160. DECLARE_BITMAP(downstream_irq_bitmap, INTEL_GVT_IRQ_BITWIDTH);
  161. bool has_upstream_irq;
  162. };
  163. /* per-event information */
  164. struct intel_gvt_event_info {
  165. int bit; /* map to register bit */
  166. int policy; /* forwarding policy */
  167. struct intel_gvt_irq_info *info; /* register info */
  168. gvt_event_virt_handler_t v_handler; /* for v_event */
  169. };
  170. struct intel_gvt_irq_map {
  171. int up_irq_group;
  172. int up_irq_bit;
  173. int down_irq_group;
  174. u32 down_irq_bitmask;
  175. };
  176. struct intel_gvt_vblank_timer {
  177. struct hrtimer timer;
  178. u64 period;
  179. };
  180. /* structure containing device specific IRQ state */
  181. struct intel_gvt_irq {
  182. struct intel_gvt_irq_ops *ops;
  183. struct intel_gvt_irq_info *info[INTEL_GVT_IRQ_INFO_MAX];
  184. DECLARE_BITMAP(irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX);
  185. struct intel_gvt_event_info events[INTEL_GVT_EVENT_MAX];
  186. DECLARE_BITMAP(pending_events, INTEL_GVT_EVENT_MAX);
  187. struct intel_gvt_irq_map *irq_map;
  188. struct intel_gvt_vblank_timer vblank_timer;
  189. };
  190. int intel_gvt_init_irq(struct intel_gvt *gvt);
  191. void intel_gvt_clean_irq(struct intel_gvt *gvt);
  192. void intel_vgpu_trigger_virtual_event(struct intel_vgpu *vgpu,
  193. enum intel_gvt_event_type event);
  194. int intel_vgpu_reg_iir_handler(struct intel_vgpu *vgpu, unsigned int reg,
  195. void *p_data, unsigned int bytes);
  196. int intel_vgpu_reg_ier_handler(struct intel_vgpu *vgpu,
  197. unsigned int reg, void *p_data, unsigned int bytes);
  198. int intel_vgpu_reg_master_irq_handler(struct intel_vgpu *vgpu,
  199. unsigned int reg, void *p_data, unsigned int bytes);
  200. int intel_vgpu_reg_imr_handler(struct intel_vgpu *vgpu,
  201. unsigned int reg, void *p_data, unsigned int bytes);
  202. int gvt_ring_id_to_pipe_control_notify_event(int ring_id);
  203. int gvt_ring_id_to_mi_flush_dw_event(int ring_id);
  204. int gvt_ring_id_to_mi_user_interrupt_event(int ring_id);
  205. #endif /* _GVT_INTERRUPT_H_ */