interrupt.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Kevin Tian <kevin.tian@intel.com>
  25. * Zhi Wang <zhi.a.wang@intel.com>
  26. *
  27. * Contributors:
  28. * Min he <min.he@intel.com>
  29. *
  30. */
  31. #include "i915_drv.h"
  32. #include "gvt.h"
  33. /* common offset among interrupt control registers */
  34. #define regbase_to_isr(base) (base)
  35. #define regbase_to_imr(base) (base + 0x4)
  36. #define regbase_to_iir(base) (base + 0x8)
  37. #define regbase_to_ier(base) (base + 0xC)
  38. #define iir_to_regbase(iir) (iir - 0x8)
  39. #define ier_to_regbase(ier) (ier - 0xC)
  40. #define get_event_virt_handler(irq, e) (irq->events[e].v_handler)
  41. #define get_irq_info(irq, e) (irq->events[e].info)
  42. #define irq_to_gvt(irq) \
  43. container_of(irq, struct intel_gvt, irq)
  44. static void update_upstream_irq(struct intel_vgpu *vgpu,
  45. struct intel_gvt_irq_info *info);
  46. static const char * const irq_name[INTEL_GVT_EVENT_MAX] = {
  47. [RCS_MI_USER_INTERRUPT] = "Render CS MI USER INTERRUPT",
  48. [RCS_DEBUG] = "Render EU debug from SVG",
  49. [RCS_MMIO_SYNC_FLUSH] = "Render MMIO sync flush status",
  50. [RCS_CMD_STREAMER_ERR] = "Render CS error interrupt",
  51. [RCS_PIPE_CONTROL] = "Render PIPE CONTROL notify",
  52. [RCS_WATCHDOG_EXCEEDED] = "Render CS Watchdog counter exceeded",
  53. [RCS_PAGE_DIRECTORY_FAULT] = "Render page directory faults",
  54. [RCS_AS_CONTEXT_SWITCH] = "Render AS Context Switch Interrupt",
  55. [VCS_MI_USER_INTERRUPT] = "Video CS MI USER INTERRUPT",
  56. [VCS_MMIO_SYNC_FLUSH] = "Video MMIO sync flush status",
  57. [VCS_CMD_STREAMER_ERR] = "Video CS error interrupt",
  58. [VCS_MI_FLUSH_DW] = "Video MI FLUSH DW notify",
  59. [VCS_WATCHDOG_EXCEEDED] = "Video CS Watchdog counter exceeded",
  60. [VCS_PAGE_DIRECTORY_FAULT] = "Video page directory faults",
  61. [VCS_AS_CONTEXT_SWITCH] = "Video AS Context Switch Interrupt",
  62. [VCS2_MI_USER_INTERRUPT] = "VCS2 Video CS MI USER INTERRUPT",
  63. [VCS2_MI_FLUSH_DW] = "VCS2 Video MI FLUSH DW notify",
  64. [VCS2_AS_CONTEXT_SWITCH] = "VCS2 Context Switch Interrupt",
  65. [BCS_MI_USER_INTERRUPT] = "Blitter CS MI USER INTERRUPT",
  66. [BCS_MMIO_SYNC_FLUSH] = "Billter MMIO sync flush status",
  67. [BCS_CMD_STREAMER_ERR] = "Blitter CS error interrupt",
  68. [BCS_MI_FLUSH_DW] = "Blitter MI FLUSH DW notify",
  69. [BCS_PAGE_DIRECTORY_FAULT] = "Blitter page directory faults",
  70. [BCS_AS_CONTEXT_SWITCH] = "Blitter AS Context Switch Interrupt",
  71. [VECS_MI_FLUSH_DW] = "Video Enhanced Streamer MI FLUSH DW notify",
  72. [VECS_AS_CONTEXT_SWITCH] = "VECS Context Switch Interrupt",
  73. [PIPE_A_FIFO_UNDERRUN] = "Pipe A FIFO underrun",
  74. [PIPE_A_CRC_ERR] = "Pipe A CRC error",
  75. [PIPE_A_CRC_DONE] = "Pipe A CRC done",
  76. [PIPE_A_VSYNC] = "Pipe A vsync",
  77. [PIPE_A_LINE_COMPARE] = "Pipe A line compare",
  78. [PIPE_A_ODD_FIELD] = "Pipe A odd field",
  79. [PIPE_A_EVEN_FIELD] = "Pipe A even field",
  80. [PIPE_A_VBLANK] = "Pipe A vblank",
  81. [PIPE_B_FIFO_UNDERRUN] = "Pipe B FIFO underrun",
  82. [PIPE_B_CRC_ERR] = "Pipe B CRC error",
  83. [PIPE_B_CRC_DONE] = "Pipe B CRC done",
  84. [PIPE_B_VSYNC] = "Pipe B vsync",
  85. [PIPE_B_LINE_COMPARE] = "Pipe B line compare",
  86. [PIPE_B_ODD_FIELD] = "Pipe B odd field",
  87. [PIPE_B_EVEN_FIELD] = "Pipe B even field",
  88. [PIPE_B_VBLANK] = "Pipe B vblank",
  89. [PIPE_C_VBLANK] = "Pipe C vblank",
  90. [DPST_PHASE_IN] = "DPST phase in event",
  91. [DPST_HISTOGRAM] = "DPST histogram event",
  92. [GSE] = "GSE",
  93. [DP_A_HOTPLUG] = "DP A Hotplug",
  94. [AUX_CHANNEL_A] = "AUX Channel A",
  95. [PERF_COUNTER] = "Performance counter",
  96. [POISON] = "Poison",
  97. [GTT_FAULT] = "GTT fault",
  98. [PRIMARY_A_FLIP_DONE] = "Primary Plane A flip done",
  99. [PRIMARY_B_FLIP_DONE] = "Primary Plane B flip done",
  100. [PRIMARY_C_FLIP_DONE] = "Primary Plane C flip done",
  101. [SPRITE_A_FLIP_DONE] = "Sprite Plane A flip done",
  102. [SPRITE_B_FLIP_DONE] = "Sprite Plane B flip done",
  103. [SPRITE_C_FLIP_DONE] = "Sprite Plane C flip done",
  104. [PCU_THERMAL] = "PCU Thermal Event",
  105. [PCU_PCODE2DRIVER_MAILBOX] = "PCU pcode2driver mailbox event",
  106. [FDI_RX_INTERRUPTS_TRANSCODER_A] = "FDI RX Interrupts Combined A",
  107. [AUDIO_CP_CHANGE_TRANSCODER_A] = "Audio CP Change Transcoder A",
  108. [AUDIO_CP_REQUEST_TRANSCODER_A] = "Audio CP Request Transcoder A",
  109. [FDI_RX_INTERRUPTS_TRANSCODER_B] = "FDI RX Interrupts Combined B",
  110. [AUDIO_CP_CHANGE_TRANSCODER_B] = "Audio CP Change Transcoder B",
  111. [AUDIO_CP_REQUEST_TRANSCODER_B] = "Audio CP Request Transcoder B",
  112. [FDI_RX_INTERRUPTS_TRANSCODER_C] = "FDI RX Interrupts Combined C",
  113. [AUDIO_CP_CHANGE_TRANSCODER_C] = "Audio CP Change Transcoder C",
  114. [AUDIO_CP_REQUEST_TRANSCODER_C] = "Audio CP Request Transcoder C",
  115. [ERR_AND_DBG] = "South Error and Debug Interupts Combined",
  116. [GMBUS] = "Gmbus",
  117. [SDVO_B_HOTPLUG] = "SDVO B hotplug",
  118. [CRT_HOTPLUG] = "CRT Hotplug",
  119. [DP_B_HOTPLUG] = "DisplayPort/HDMI/DVI B Hotplug",
  120. [DP_C_HOTPLUG] = "DisplayPort/HDMI/DVI C Hotplug",
  121. [DP_D_HOTPLUG] = "DisplayPort/HDMI/DVI D Hotplug",
  122. [AUX_CHANNEL_B] = "AUX Channel B",
  123. [AUX_CHANNEL_C] = "AUX Channel C",
  124. [AUX_CHANNEL_D] = "AUX Channel D",
  125. [AUDIO_POWER_STATE_CHANGE_B] = "Audio Power State change Port B",
  126. [AUDIO_POWER_STATE_CHANGE_C] = "Audio Power State change Port C",
  127. [AUDIO_POWER_STATE_CHANGE_D] = "Audio Power State change Port D",
  128. [INTEL_GVT_EVENT_RESERVED] = "RESERVED EVENTS!!!",
  129. };
  130. static inline struct intel_gvt_irq_info *regbase_to_irq_info(
  131. struct intel_gvt *gvt,
  132. unsigned int reg)
  133. {
  134. struct intel_gvt_irq *irq = &gvt->irq;
  135. int i;
  136. for_each_set_bit(i, irq->irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX) {
  137. if (i915_mmio_reg_offset(irq->info[i]->reg_base) == reg)
  138. return irq->info[i];
  139. }
  140. return NULL;
  141. }
  142. /**
  143. * intel_vgpu_reg_imr_handler - Generic IMR register emulation write handler
  144. * @vgpu: a vGPU
  145. * @reg: register offset written by guest
  146. * @p_data: register data written by guest
  147. * @bytes: register data length
  148. *
  149. * This function is used to emulate the generic IMR register bit change
  150. * behavior.
  151. *
  152. * Returns:
  153. * Zero on success, negative error code if failed.
  154. *
  155. */
  156. int intel_vgpu_reg_imr_handler(struct intel_vgpu *vgpu,
  157. unsigned int reg, void *p_data, unsigned int bytes)
  158. {
  159. struct intel_gvt *gvt = vgpu->gvt;
  160. struct intel_gvt_irq_ops *ops = gvt->irq.ops;
  161. u32 changed, masked, unmasked;
  162. u32 imr = *(u32 *)p_data;
  163. gvt_dbg_irq("write IMR %x with val %x\n",
  164. reg, imr);
  165. gvt_dbg_irq("old vIMR %x\n", vgpu_vreg(vgpu, reg));
  166. /* figure out newly masked/unmasked bits */
  167. changed = vgpu_vreg(vgpu, reg) ^ imr;
  168. masked = (vgpu_vreg(vgpu, reg) & changed) ^ changed;
  169. unmasked = masked ^ changed;
  170. gvt_dbg_irq("changed %x, masked %x, unmasked %x\n",
  171. changed, masked, unmasked);
  172. vgpu_vreg(vgpu, reg) = imr;
  173. ops->check_pending_irq(vgpu);
  174. gvt_dbg_irq("IRQ: new vIMR %x\n", vgpu_vreg(vgpu, reg));
  175. return 0;
  176. }
  177. /**
  178. * intel_vgpu_reg_master_irq_handler - master IRQ write emulation handler
  179. * @vgpu: a vGPU
  180. * @reg: register offset written by guest
  181. * @p_data: register data written by guest
  182. * @bytes: register data length
  183. *
  184. * This function is used to emulate the master IRQ register on gen8+.
  185. *
  186. * Returns:
  187. * Zero on success, negative error code if failed.
  188. *
  189. */
  190. int intel_vgpu_reg_master_irq_handler(struct intel_vgpu *vgpu,
  191. unsigned int reg, void *p_data, unsigned int bytes)
  192. {
  193. struct intel_gvt *gvt = vgpu->gvt;
  194. struct intel_gvt_irq_ops *ops = gvt->irq.ops;
  195. u32 changed, enabled, disabled;
  196. u32 ier = *(u32 *)p_data;
  197. u32 virtual_ier = vgpu_vreg(vgpu, reg);
  198. gvt_dbg_irq("write master irq reg %x with val %x\n",
  199. reg, ier);
  200. gvt_dbg_irq("old vreg %x\n", vgpu_vreg(vgpu, reg));
  201. /*
  202. * GEN8_MASTER_IRQ is a special irq register,
  203. * only bit 31 is allowed to be modified
  204. * and treated as an IER bit.
  205. */
  206. ier &= GEN8_MASTER_IRQ_CONTROL;
  207. virtual_ier &= GEN8_MASTER_IRQ_CONTROL;
  208. vgpu_vreg(vgpu, reg) &= ~GEN8_MASTER_IRQ_CONTROL;
  209. vgpu_vreg(vgpu, reg) |= ier;
  210. /* figure out newly enabled/disable bits */
  211. changed = virtual_ier ^ ier;
  212. enabled = (virtual_ier & changed) ^ changed;
  213. disabled = enabled ^ changed;
  214. gvt_dbg_irq("changed %x, enabled %x, disabled %x\n",
  215. changed, enabled, disabled);
  216. ops->check_pending_irq(vgpu);
  217. gvt_dbg_irq("new vreg %x\n", vgpu_vreg(vgpu, reg));
  218. return 0;
  219. }
  220. /**
  221. * intel_vgpu_reg_ier_handler - Generic IER write emulation handler
  222. * @vgpu: a vGPU
  223. * @reg: register offset written by guest
  224. * @p_data: register data written by guest
  225. * @bytes: register data length
  226. *
  227. * This function is used to emulate the generic IER register behavior.
  228. *
  229. * Returns:
  230. * Zero on success, negative error code if failed.
  231. *
  232. */
  233. int intel_vgpu_reg_ier_handler(struct intel_vgpu *vgpu,
  234. unsigned int reg, void *p_data, unsigned int bytes)
  235. {
  236. struct intel_gvt *gvt = vgpu->gvt;
  237. struct intel_gvt_irq_ops *ops = gvt->irq.ops;
  238. struct intel_gvt_irq_info *info;
  239. u32 changed, enabled, disabled;
  240. u32 ier = *(u32 *)p_data;
  241. gvt_dbg_irq("write IER %x with val %x\n",
  242. reg, ier);
  243. gvt_dbg_irq("old vIER %x\n", vgpu_vreg(vgpu, reg));
  244. /* figure out newly enabled/disable bits */
  245. changed = vgpu_vreg(vgpu, reg) ^ ier;
  246. enabled = (vgpu_vreg(vgpu, reg) & changed) ^ changed;
  247. disabled = enabled ^ changed;
  248. gvt_dbg_irq("changed %x, enabled %x, disabled %x\n",
  249. changed, enabled, disabled);
  250. vgpu_vreg(vgpu, reg) = ier;
  251. info = regbase_to_irq_info(gvt, ier_to_regbase(reg));
  252. if (WARN_ON(!info))
  253. return -EINVAL;
  254. if (info->has_upstream_irq)
  255. update_upstream_irq(vgpu, info);
  256. ops->check_pending_irq(vgpu);
  257. gvt_dbg_irq("new vIER %x\n", vgpu_vreg(vgpu, reg));
  258. return 0;
  259. }
  260. /**
  261. * intel_vgpu_reg_iir_handler - Generic IIR write emulation handler
  262. * @vgpu: a vGPU
  263. * @reg: register offset written by guest
  264. * @p_data: register data written by guest
  265. * @bytes: register data length
  266. *
  267. * This function is used to emulate the generic IIR register behavior.
  268. *
  269. * Returns:
  270. * Zero on success, negative error code if failed.
  271. *
  272. */
  273. int intel_vgpu_reg_iir_handler(struct intel_vgpu *vgpu, unsigned int reg,
  274. void *p_data, unsigned int bytes)
  275. {
  276. struct intel_gvt_irq_info *info = regbase_to_irq_info(vgpu->gvt,
  277. iir_to_regbase(reg));
  278. u32 iir = *(u32 *)p_data;
  279. gvt_dbg_irq("write IIR %x with val %x\n", reg, iir);
  280. if (WARN_ON(!info))
  281. return -EINVAL;
  282. vgpu_vreg(vgpu, reg) &= ~iir;
  283. if (info->has_upstream_irq)
  284. update_upstream_irq(vgpu, info);
  285. return 0;
  286. }
  287. static struct intel_gvt_irq_map gen8_irq_map[] = {
  288. { INTEL_GVT_IRQ_INFO_MASTER, 0, INTEL_GVT_IRQ_INFO_GT0, 0xffff },
  289. { INTEL_GVT_IRQ_INFO_MASTER, 1, INTEL_GVT_IRQ_INFO_GT0, 0xffff0000 },
  290. { INTEL_GVT_IRQ_INFO_MASTER, 2, INTEL_GVT_IRQ_INFO_GT1, 0xffff },
  291. { INTEL_GVT_IRQ_INFO_MASTER, 3, INTEL_GVT_IRQ_INFO_GT1, 0xffff0000 },
  292. { INTEL_GVT_IRQ_INFO_MASTER, 4, INTEL_GVT_IRQ_INFO_GT2, 0xffff },
  293. { INTEL_GVT_IRQ_INFO_MASTER, 6, INTEL_GVT_IRQ_INFO_GT3, 0xffff },
  294. { INTEL_GVT_IRQ_INFO_MASTER, 16, INTEL_GVT_IRQ_INFO_DE_PIPE_A, ~0 },
  295. { INTEL_GVT_IRQ_INFO_MASTER, 17, INTEL_GVT_IRQ_INFO_DE_PIPE_B, ~0 },
  296. { INTEL_GVT_IRQ_INFO_MASTER, 18, INTEL_GVT_IRQ_INFO_DE_PIPE_C, ~0 },
  297. { INTEL_GVT_IRQ_INFO_MASTER, 20, INTEL_GVT_IRQ_INFO_DE_PORT, ~0 },
  298. { INTEL_GVT_IRQ_INFO_MASTER, 22, INTEL_GVT_IRQ_INFO_DE_MISC, ~0 },
  299. { INTEL_GVT_IRQ_INFO_MASTER, 23, INTEL_GVT_IRQ_INFO_PCH, ~0 },
  300. { INTEL_GVT_IRQ_INFO_MASTER, 30, INTEL_GVT_IRQ_INFO_PCU, ~0 },
  301. { -1, -1, ~0 },
  302. };
  303. static void update_upstream_irq(struct intel_vgpu *vgpu,
  304. struct intel_gvt_irq_info *info)
  305. {
  306. struct intel_gvt_irq *irq = &vgpu->gvt->irq;
  307. struct intel_gvt_irq_map *map = irq->irq_map;
  308. struct intel_gvt_irq_info *up_irq_info = NULL;
  309. u32 set_bits = 0;
  310. u32 clear_bits = 0;
  311. int bit;
  312. u32 val = vgpu_vreg(vgpu,
  313. regbase_to_iir(i915_mmio_reg_offset(info->reg_base)))
  314. & vgpu_vreg(vgpu,
  315. regbase_to_ier(i915_mmio_reg_offset(info->reg_base)));
  316. if (!info->has_upstream_irq)
  317. return;
  318. for (map = irq->irq_map; map->up_irq_bit != -1; map++) {
  319. if (info->group != map->down_irq_group)
  320. continue;
  321. if (!up_irq_info)
  322. up_irq_info = irq->info[map->up_irq_group];
  323. else
  324. WARN_ON(up_irq_info != irq->info[map->up_irq_group]);
  325. bit = map->up_irq_bit;
  326. if (val & map->down_irq_bitmask)
  327. set_bits |= (1 << bit);
  328. else
  329. clear_bits |= (1 << bit);
  330. }
  331. WARN_ON(!up_irq_info);
  332. if (up_irq_info->group == INTEL_GVT_IRQ_INFO_MASTER) {
  333. u32 isr = i915_mmio_reg_offset(up_irq_info->reg_base);
  334. vgpu_vreg(vgpu, isr) &= ~clear_bits;
  335. vgpu_vreg(vgpu, isr) |= set_bits;
  336. } else {
  337. u32 iir = regbase_to_iir(
  338. i915_mmio_reg_offset(up_irq_info->reg_base));
  339. u32 imr = regbase_to_imr(
  340. i915_mmio_reg_offset(up_irq_info->reg_base));
  341. vgpu_vreg(vgpu, iir) |= (set_bits & ~vgpu_vreg(vgpu, imr));
  342. }
  343. if (up_irq_info->has_upstream_irq)
  344. update_upstream_irq(vgpu, up_irq_info);
  345. }
  346. static void init_irq_map(struct intel_gvt_irq *irq)
  347. {
  348. struct intel_gvt_irq_map *map;
  349. struct intel_gvt_irq_info *up_info, *down_info;
  350. int up_bit;
  351. for (map = irq->irq_map; map->up_irq_bit != -1; map++) {
  352. up_info = irq->info[map->up_irq_group];
  353. up_bit = map->up_irq_bit;
  354. down_info = irq->info[map->down_irq_group];
  355. set_bit(up_bit, up_info->downstream_irq_bitmap);
  356. down_info->has_upstream_irq = true;
  357. gvt_dbg_irq("[up] grp %d bit %d -> [down] grp %d bitmask %x\n",
  358. up_info->group, up_bit,
  359. down_info->group, map->down_irq_bitmask);
  360. }
  361. }
  362. /* =======================vEvent injection===================== */
  363. static int inject_virtual_interrupt(struct intel_vgpu *vgpu)
  364. {
  365. return intel_gvt_hypervisor_inject_msi(vgpu);
  366. }
  367. static void propagate_event(struct intel_gvt_irq *irq,
  368. enum intel_gvt_event_type event, struct intel_vgpu *vgpu)
  369. {
  370. struct intel_gvt_irq_info *info;
  371. unsigned int reg_base;
  372. int bit;
  373. info = get_irq_info(irq, event);
  374. if (WARN_ON(!info))
  375. return;
  376. reg_base = i915_mmio_reg_offset(info->reg_base);
  377. bit = irq->events[event].bit;
  378. if (!test_bit(bit, (void *)&vgpu_vreg(vgpu,
  379. regbase_to_imr(reg_base)))) {
  380. gvt_dbg_irq("set bit (%d) for (%s) for vgpu (%d)\n",
  381. bit, irq_name[event], vgpu->id);
  382. set_bit(bit, (void *)&vgpu_vreg(vgpu,
  383. regbase_to_iir(reg_base)));
  384. }
  385. }
  386. /* =======================vEvent Handlers===================== */
  387. static void handle_default_event_virt(struct intel_gvt_irq *irq,
  388. enum intel_gvt_event_type event, struct intel_vgpu *vgpu)
  389. {
  390. if (!vgpu->irq.irq_warn_once[event]) {
  391. gvt_dbg_core("vgpu%d: IRQ receive event %d (%s)\n",
  392. vgpu->id, event, irq_name[event]);
  393. vgpu->irq.irq_warn_once[event] = true;
  394. }
  395. propagate_event(irq, event, vgpu);
  396. }
  397. /* =====================GEN specific logic======================= */
  398. /* GEN8 interrupt routines. */
  399. #define DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(regname, regbase) \
  400. static struct intel_gvt_irq_info gen8_##regname##_info = { \
  401. .name = #regname"-IRQ", \
  402. .reg_base = (regbase), \
  403. .bit_to_event = {[0 ... INTEL_GVT_IRQ_BITWIDTH-1] = \
  404. INTEL_GVT_EVENT_RESERVED}, \
  405. }
  406. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt0, GEN8_GT_ISR(0));
  407. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt1, GEN8_GT_ISR(1));
  408. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt2, GEN8_GT_ISR(2));
  409. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt3, GEN8_GT_ISR(3));
  410. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_a, GEN8_DE_PIPE_ISR(PIPE_A));
  411. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_b, GEN8_DE_PIPE_ISR(PIPE_B));
  412. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_c, GEN8_DE_PIPE_ISR(PIPE_C));
  413. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_port, GEN8_DE_PORT_ISR);
  414. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_misc, GEN8_DE_MISC_ISR);
  415. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(pcu, GEN8_PCU_ISR);
  416. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(master, GEN8_MASTER_IRQ);
  417. static struct intel_gvt_irq_info gvt_base_pch_info = {
  418. .name = "PCH-IRQ",
  419. .reg_base = SDEISR,
  420. .bit_to_event = {[0 ... INTEL_GVT_IRQ_BITWIDTH-1] =
  421. INTEL_GVT_EVENT_RESERVED},
  422. };
  423. static void gen8_check_pending_irq(struct intel_vgpu *vgpu)
  424. {
  425. struct intel_gvt_irq *irq = &vgpu->gvt->irq;
  426. int i;
  427. if (!(vgpu_vreg(vgpu, i915_mmio_reg_offset(GEN8_MASTER_IRQ)) &
  428. GEN8_MASTER_IRQ_CONTROL))
  429. return;
  430. for_each_set_bit(i, irq->irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX) {
  431. struct intel_gvt_irq_info *info = irq->info[i];
  432. u32 reg_base;
  433. if (!info->has_upstream_irq)
  434. continue;
  435. reg_base = i915_mmio_reg_offset(info->reg_base);
  436. if ((vgpu_vreg(vgpu, regbase_to_iir(reg_base))
  437. & vgpu_vreg(vgpu, regbase_to_ier(reg_base))))
  438. update_upstream_irq(vgpu, info);
  439. }
  440. if (vgpu_vreg(vgpu, i915_mmio_reg_offset(GEN8_MASTER_IRQ))
  441. & ~GEN8_MASTER_IRQ_CONTROL)
  442. inject_virtual_interrupt(vgpu);
  443. }
  444. static void gen8_init_irq(
  445. struct intel_gvt_irq *irq)
  446. {
  447. struct intel_gvt *gvt = irq_to_gvt(irq);
  448. #define SET_BIT_INFO(s, b, e, i) \
  449. do { \
  450. s->events[e].bit = b; \
  451. s->events[e].info = s->info[i]; \
  452. s->info[i]->bit_to_event[b] = e;\
  453. } while (0)
  454. #define SET_IRQ_GROUP(s, g, i) \
  455. do { \
  456. s->info[g] = i; \
  457. (i)->group = g; \
  458. set_bit(g, s->irq_info_bitmap); \
  459. } while (0)
  460. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_MASTER, &gen8_master_info);
  461. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT0, &gen8_gt0_info);
  462. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT1, &gen8_gt1_info);
  463. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT2, &gen8_gt2_info);
  464. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT3, &gen8_gt3_info);
  465. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_A, &gen8_de_pipe_a_info);
  466. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_B, &gen8_de_pipe_b_info);
  467. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_C, &gen8_de_pipe_c_info);
  468. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PORT, &gen8_de_port_info);
  469. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_MISC, &gen8_de_misc_info);
  470. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_PCU, &gen8_pcu_info);
  471. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_PCH, &gvt_base_pch_info);
  472. /* GEN8 level 2 interrupts. */
  473. /* GEN8 interrupt GT0 events */
  474. SET_BIT_INFO(irq, 0, RCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT0);
  475. SET_BIT_INFO(irq, 4, RCS_PIPE_CONTROL, INTEL_GVT_IRQ_INFO_GT0);
  476. SET_BIT_INFO(irq, 8, RCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT0);
  477. SET_BIT_INFO(irq, 16, BCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT0);
  478. SET_BIT_INFO(irq, 20, BCS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT0);
  479. SET_BIT_INFO(irq, 24, BCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT0);
  480. /* GEN8 interrupt GT1 events */
  481. SET_BIT_INFO(irq, 0, VCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT1);
  482. SET_BIT_INFO(irq, 4, VCS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT1);
  483. SET_BIT_INFO(irq, 8, VCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT1);
  484. if (HAS_BSD2(gvt->dev_priv)) {
  485. SET_BIT_INFO(irq, 16, VCS2_MI_USER_INTERRUPT,
  486. INTEL_GVT_IRQ_INFO_GT1);
  487. SET_BIT_INFO(irq, 20, VCS2_MI_FLUSH_DW,
  488. INTEL_GVT_IRQ_INFO_GT1);
  489. SET_BIT_INFO(irq, 24, VCS2_AS_CONTEXT_SWITCH,
  490. INTEL_GVT_IRQ_INFO_GT1);
  491. }
  492. /* GEN8 interrupt GT3 events */
  493. SET_BIT_INFO(irq, 0, VECS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT3);
  494. SET_BIT_INFO(irq, 4, VECS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT3);
  495. SET_BIT_INFO(irq, 8, VECS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT3);
  496. SET_BIT_INFO(irq, 0, PIPE_A_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  497. SET_BIT_INFO(irq, 0, PIPE_B_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  498. SET_BIT_INFO(irq, 0, PIPE_C_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  499. /* GEN8 interrupt DE PORT events */
  500. SET_BIT_INFO(irq, 0, AUX_CHANNEL_A, INTEL_GVT_IRQ_INFO_DE_PORT);
  501. SET_BIT_INFO(irq, 3, DP_A_HOTPLUG, INTEL_GVT_IRQ_INFO_DE_PORT);
  502. /* GEN8 interrupt DE MISC events */
  503. SET_BIT_INFO(irq, 0, GSE, INTEL_GVT_IRQ_INFO_DE_MISC);
  504. /* PCH events */
  505. SET_BIT_INFO(irq, 17, GMBUS, INTEL_GVT_IRQ_INFO_PCH);
  506. SET_BIT_INFO(irq, 19, CRT_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
  507. SET_BIT_INFO(irq, 21, DP_B_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
  508. SET_BIT_INFO(irq, 22, DP_C_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
  509. SET_BIT_INFO(irq, 23, DP_D_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
  510. if (IS_BROADWELL(gvt->dev_priv)) {
  511. SET_BIT_INFO(irq, 25, AUX_CHANNEL_B, INTEL_GVT_IRQ_INFO_PCH);
  512. SET_BIT_INFO(irq, 26, AUX_CHANNEL_C, INTEL_GVT_IRQ_INFO_PCH);
  513. SET_BIT_INFO(irq, 27, AUX_CHANNEL_D, INTEL_GVT_IRQ_INFO_PCH);
  514. SET_BIT_INFO(irq, 4, PRIMARY_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  515. SET_BIT_INFO(irq, 5, SPRITE_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  516. SET_BIT_INFO(irq, 4, PRIMARY_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  517. SET_BIT_INFO(irq, 5, SPRITE_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  518. SET_BIT_INFO(irq, 4, PRIMARY_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  519. SET_BIT_INFO(irq, 5, SPRITE_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  520. } else if (IS_SKYLAKE(gvt->dev_priv)) {
  521. SET_BIT_INFO(irq, 25, AUX_CHANNEL_B, INTEL_GVT_IRQ_INFO_DE_PORT);
  522. SET_BIT_INFO(irq, 26, AUX_CHANNEL_C, INTEL_GVT_IRQ_INFO_DE_PORT);
  523. SET_BIT_INFO(irq, 27, AUX_CHANNEL_D, INTEL_GVT_IRQ_INFO_DE_PORT);
  524. SET_BIT_INFO(irq, 3, PRIMARY_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  525. SET_BIT_INFO(irq, 3, PRIMARY_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  526. SET_BIT_INFO(irq, 3, PRIMARY_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  527. }
  528. /* GEN8 interrupt PCU events */
  529. SET_BIT_INFO(irq, 24, PCU_THERMAL, INTEL_GVT_IRQ_INFO_PCU);
  530. SET_BIT_INFO(irq, 25, PCU_PCODE2DRIVER_MAILBOX, INTEL_GVT_IRQ_INFO_PCU);
  531. }
  532. static struct intel_gvt_irq_ops gen8_irq_ops = {
  533. .init_irq = gen8_init_irq,
  534. .check_pending_irq = gen8_check_pending_irq,
  535. };
  536. /**
  537. * intel_vgpu_trigger_virtual_event - Trigger a virtual event for a vGPU
  538. * @vgpu: a vGPU
  539. * @event: interrupt event
  540. *
  541. * This function is used to trigger a virtual interrupt event for vGPU.
  542. * The caller provides the event to be triggered, the framework itself
  543. * will emulate the IRQ register bit change.
  544. *
  545. */
  546. void intel_vgpu_trigger_virtual_event(struct intel_vgpu *vgpu,
  547. enum intel_gvt_event_type event)
  548. {
  549. struct intel_gvt *gvt = vgpu->gvt;
  550. struct intel_gvt_irq *irq = &gvt->irq;
  551. gvt_event_virt_handler_t handler;
  552. struct intel_gvt_irq_ops *ops = gvt->irq.ops;
  553. handler = get_event_virt_handler(irq, event);
  554. WARN_ON(!handler);
  555. handler(irq, event, vgpu);
  556. ops->check_pending_irq(vgpu);
  557. }
  558. static void init_events(
  559. struct intel_gvt_irq *irq)
  560. {
  561. int i;
  562. for (i = 0; i < INTEL_GVT_EVENT_MAX; i++) {
  563. irq->events[i].info = NULL;
  564. irq->events[i].v_handler = handle_default_event_virt;
  565. }
  566. }
  567. static enum hrtimer_restart vblank_timer_fn(struct hrtimer *data)
  568. {
  569. struct intel_gvt_vblank_timer *vblank_timer;
  570. struct intel_gvt_irq *irq;
  571. struct intel_gvt *gvt;
  572. vblank_timer = container_of(data, struct intel_gvt_vblank_timer, timer);
  573. irq = container_of(vblank_timer, struct intel_gvt_irq, vblank_timer);
  574. gvt = container_of(irq, struct intel_gvt, irq);
  575. intel_gvt_request_service(gvt, INTEL_GVT_REQUEST_EMULATE_VBLANK);
  576. hrtimer_add_expires_ns(&vblank_timer->timer, vblank_timer->period);
  577. return HRTIMER_RESTART;
  578. }
  579. /**
  580. * intel_gvt_clean_irq - clean up GVT-g IRQ emulation subsystem
  581. * @gvt: a GVT device
  582. *
  583. * This function is called at driver unloading stage, to clean up GVT-g IRQ
  584. * emulation subsystem.
  585. *
  586. */
  587. void intel_gvt_clean_irq(struct intel_gvt *gvt)
  588. {
  589. struct intel_gvt_irq *irq = &gvt->irq;
  590. hrtimer_cancel(&irq->vblank_timer.timer);
  591. }
  592. #define VBLNAK_TIMER_PERIOD 16000000
  593. /**
  594. * intel_gvt_init_irq - initialize GVT-g IRQ emulation subsystem
  595. * @gvt: a GVT device
  596. *
  597. * This function is called at driver loading stage, to initialize the GVT-g IRQ
  598. * emulation subsystem.
  599. *
  600. * Returns:
  601. * Zero on success, negative error code if failed.
  602. */
  603. int intel_gvt_init_irq(struct intel_gvt *gvt)
  604. {
  605. struct intel_gvt_irq *irq = &gvt->irq;
  606. struct intel_gvt_vblank_timer *vblank_timer = &irq->vblank_timer;
  607. gvt_dbg_core("init irq framework\n");
  608. if (IS_BROADWELL(gvt->dev_priv) || IS_SKYLAKE(gvt->dev_priv)) {
  609. irq->ops = &gen8_irq_ops;
  610. irq->irq_map = gen8_irq_map;
  611. } else {
  612. WARN_ON(1);
  613. return -ENODEV;
  614. }
  615. /* common event initialization */
  616. init_events(irq);
  617. /* gen specific initialization */
  618. irq->ops->init_irq(irq);
  619. init_irq_map(irq);
  620. hrtimer_init(&vblank_timer->timer, CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
  621. vblank_timer->timer.function = vblank_timer_fn;
  622. vblank_timer->period = VBLNAK_TIMER_PERIOD;
  623. return 0;
  624. }