handlers.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Kevin Tian <kevin.tian@intel.com>
  25. * Eddie Dong <eddie.dong@intel.com>
  26. * Zhiyuan Lv <zhiyuan.lv@intel.com>
  27. *
  28. * Contributors:
  29. * Min He <min.he@intel.com>
  30. * Tina Zhang <tina.zhang@intel.com>
  31. * Pei Zhang <pei.zhang@intel.com>
  32. * Niu Bing <bing.niu@intel.com>
  33. * Ping Gao <ping.a.gao@intel.com>
  34. * Zhi Wang <zhi.a.wang@intel.com>
  35. *
  36. */
  37. #include "i915_drv.h"
  38. #include "gvt.h"
  39. #include "i915_pvinfo.h"
  40. /* XXX FIXME i915 has changed PP_XXX definition */
  41. #define PCH_PP_STATUS _MMIO(0xc7200)
  42. #define PCH_PP_CONTROL _MMIO(0xc7204)
  43. #define PCH_PP_ON_DELAYS _MMIO(0xc7208)
  44. #define PCH_PP_OFF_DELAYS _MMIO(0xc720c)
  45. #define PCH_PP_DIVISOR _MMIO(0xc7210)
  46. /* Register contains RO bits */
  47. #define F_RO (1 << 0)
  48. /* Register contains graphics address */
  49. #define F_GMADR (1 << 1)
  50. /* Mode mask registers with high 16 bits as the mask bits */
  51. #define F_MODE_MASK (1 << 2)
  52. /* This reg can be accessed by GPU commands */
  53. #define F_CMD_ACCESS (1 << 3)
  54. /* This reg has been accessed by a VM */
  55. #define F_ACCESSED (1 << 4)
  56. /* This reg has been accessed through GPU commands */
  57. #define F_CMD_ACCESSED (1 << 5)
  58. /* This reg could be accessed by unaligned address */
  59. #define F_UNALIGN (1 << 6)
  60. unsigned long intel_gvt_get_device_type(struct intel_gvt *gvt)
  61. {
  62. if (IS_BROADWELL(gvt->dev_priv))
  63. return D_BDW;
  64. else if (IS_SKYLAKE(gvt->dev_priv))
  65. return D_SKL;
  66. return 0;
  67. }
  68. bool intel_gvt_match_device(struct intel_gvt *gvt,
  69. unsigned long device)
  70. {
  71. return intel_gvt_get_device_type(gvt) & device;
  72. }
  73. static void read_vreg(struct intel_vgpu *vgpu, unsigned int offset,
  74. void *p_data, unsigned int bytes)
  75. {
  76. memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
  77. }
  78. static void write_vreg(struct intel_vgpu *vgpu, unsigned int offset,
  79. void *p_data, unsigned int bytes)
  80. {
  81. memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes);
  82. }
  83. static int new_mmio_info(struct intel_gvt *gvt,
  84. u32 offset, u32 flags, u32 size,
  85. u32 addr_mask, u32 ro_mask, u32 device,
  86. int (*read)(struct intel_vgpu *, unsigned int, void *, unsigned int),
  87. int (*write)(struct intel_vgpu *, unsigned int, void *, unsigned int))
  88. {
  89. struct intel_gvt_mmio_info *info, *p;
  90. u32 start, end, i;
  91. if (!intel_gvt_match_device(gvt, device))
  92. return 0;
  93. if (WARN_ON(!IS_ALIGNED(offset, 4)))
  94. return -EINVAL;
  95. start = offset;
  96. end = offset + size;
  97. for (i = start; i < end; i += 4) {
  98. info = kzalloc(sizeof(*info), GFP_KERNEL);
  99. if (!info)
  100. return -ENOMEM;
  101. info->offset = i;
  102. p = intel_gvt_find_mmio_info(gvt, info->offset);
  103. if (p)
  104. gvt_err("dup mmio definition offset %x\n",
  105. info->offset);
  106. info->size = size;
  107. info->length = (i + 4) < end ? 4 : (end - i);
  108. info->addr_mask = addr_mask;
  109. info->device = device;
  110. info->read = read ? read : intel_vgpu_default_mmio_read;
  111. info->write = write ? write : intel_vgpu_default_mmio_write;
  112. gvt->mmio.mmio_attribute[info->offset / 4] = flags;
  113. INIT_HLIST_NODE(&info->node);
  114. hash_add(gvt->mmio.mmio_info_table, &info->node, info->offset);
  115. }
  116. return 0;
  117. }
  118. static int render_mmio_to_ring_id(struct intel_gvt *gvt, unsigned int reg)
  119. {
  120. enum intel_engine_id id;
  121. struct intel_engine_cs *engine;
  122. reg &= ~GENMASK(11, 0);
  123. for_each_engine(engine, gvt->dev_priv, id) {
  124. if (engine->mmio_base == reg)
  125. return id;
  126. }
  127. return -1;
  128. }
  129. #define offset_to_fence_num(offset) \
  130. ((offset - i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0))) >> 3)
  131. #define fence_num_to_offset(num) \
  132. (num * 8 + i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0)))
  133. static int sanitize_fence_mmio_access(struct intel_vgpu *vgpu,
  134. unsigned int fence_num, void *p_data, unsigned int bytes)
  135. {
  136. if (fence_num >= vgpu_fence_sz(vgpu)) {
  137. gvt_err("vgpu%d: found oob fence register access\n",
  138. vgpu->id);
  139. gvt_err("vgpu%d: total fence num %d access fence num %d\n",
  140. vgpu->id, vgpu_fence_sz(vgpu), fence_num);
  141. memset(p_data, 0, bytes);
  142. }
  143. return 0;
  144. }
  145. static int fence_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
  146. void *p_data, unsigned int bytes)
  147. {
  148. int ret;
  149. ret = sanitize_fence_mmio_access(vgpu, offset_to_fence_num(off),
  150. p_data, bytes);
  151. if (ret)
  152. return ret;
  153. read_vreg(vgpu, off, p_data, bytes);
  154. return 0;
  155. }
  156. static int fence_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
  157. void *p_data, unsigned int bytes)
  158. {
  159. unsigned int fence_num = offset_to_fence_num(off);
  160. int ret;
  161. ret = sanitize_fence_mmio_access(vgpu, fence_num, p_data, bytes);
  162. if (ret)
  163. return ret;
  164. write_vreg(vgpu, off, p_data, bytes);
  165. intel_vgpu_write_fence(vgpu, fence_num,
  166. vgpu_vreg64(vgpu, fence_num_to_offset(fence_num)));
  167. return 0;
  168. }
  169. #define CALC_MODE_MASK_REG(old, new) \
  170. (((new) & GENMASK(31, 16)) \
  171. | ((((old) & GENMASK(15, 0)) & ~((new) >> 16)) \
  172. | ((new) & ((new) >> 16))))
  173. static int mul_force_wake_write(struct intel_vgpu *vgpu,
  174. unsigned int offset, void *p_data, unsigned int bytes)
  175. {
  176. u32 old, new;
  177. uint32_t ack_reg_offset;
  178. old = vgpu_vreg(vgpu, offset);
  179. new = CALC_MODE_MASK_REG(old, *(u32 *)p_data);
  180. if (IS_SKYLAKE(vgpu->gvt->dev_priv)) {
  181. switch (offset) {
  182. case FORCEWAKE_RENDER_GEN9_REG:
  183. ack_reg_offset = FORCEWAKE_ACK_RENDER_GEN9_REG;
  184. break;
  185. case FORCEWAKE_BLITTER_GEN9_REG:
  186. ack_reg_offset = FORCEWAKE_ACK_BLITTER_GEN9_REG;
  187. break;
  188. case FORCEWAKE_MEDIA_GEN9_REG:
  189. ack_reg_offset = FORCEWAKE_ACK_MEDIA_GEN9_REG;
  190. break;
  191. default:
  192. /*should not hit here*/
  193. gvt_err("invalid forcewake offset 0x%x\n", offset);
  194. return -EINVAL;
  195. }
  196. } else {
  197. ack_reg_offset = FORCEWAKE_ACK_HSW_REG;
  198. }
  199. vgpu_vreg(vgpu, offset) = new;
  200. vgpu_vreg(vgpu, ack_reg_offset) = (new & GENMASK(15, 0));
  201. return 0;
  202. }
  203. static int gdrst_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  204. void *p_data, unsigned int bytes)
  205. {
  206. unsigned int engine_mask = 0;
  207. u32 data;
  208. write_vreg(vgpu, offset, p_data, bytes);
  209. data = vgpu_vreg(vgpu, offset);
  210. if (data & GEN6_GRDOM_FULL) {
  211. gvt_dbg_mmio("vgpu%d: request full GPU reset\n", vgpu->id);
  212. engine_mask = ALL_ENGINES;
  213. } else {
  214. if (data & GEN6_GRDOM_RENDER) {
  215. gvt_dbg_mmio("vgpu%d: request RCS reset\n", vgpu->id);
  216. engine_mask |= (1 << RCS);
  217. }
  218. if (data & GEN6_GRDOM_MEDIA) {
  219. gvt_dbg_mmio("vgpu%d: request VCS reset\n", vgpu->id);
  220. engine_mask |= (1 << VCS);
  221. }
  222. if (data & GEN6_GRDOM_BLT) {
  223. gvt_dbg_mmio("vgpu%d: request BCS Reset\n", vgpu->id);
  224. engine_mask |= (1 << BCS);
  225. }
  226. if (data & GEN6_GRDOM_VECS) {
  227. gvt_dbg_mmio("vgpu%d: request VECS Reset\n", vgpu->id);
  228. engine_mask |= (1 << VECS);
  229. }
  230. if (data & GEN8_GRDOM_MEDIA2) {
  231. gvt_dbg_mmio("vgpu%d: request VCS2 Reset\n", vgpu->id);
  232. if (HAS_BSD2(vgpu->gvt->dev_priv))
  233. engine_mask |= (1 << VCS2);
  234. }
  235. }
  236. intel_gvt_reset_vgpu_locked(vgpu, false, engine_mask);
  237. return 0;
  238. }
  239. static int gmbus_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  240. void *p_data, unsigned int bytes)
  241. {
  242. return intel_gvt_i2c_handle_gmbus_read(vgpu, offset, p_data, bytes);
  243. }
  244. static int gmbus_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  245. void *p_data, unsigned int bytes)
  246. {
  247. return intel_gvt_i2c_handle_gmbus_write(vgpu, offset, p_data, bytes);
  248. }
  249. static int pch_pp_control_mmio_write(struct intel_vgpu *vgpu,
  250. unsigned int offset, void *p_data, unsigned int bytes)
  251. {
  252. write_vreg(vgpu, offset, p_data, bytes);
  253. if (vgpu_vreg(vgpu, offset) & PANEL_POWER_ON) {
  254. vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_ON;
  255. vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_SEQUENCE_STATE_ON_IDLE;
  256. vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_SEQUENCE_POWER_DOWN;
  257. vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_CYCLE_DELAY_ACTIVE;
  258. } else
  259. vgpu_vreg(vgpu, PCH_PP_STATUS) &=
  260. ~(PP_ON | PP_SEQUENCE_POWER_DOWN
  261. | PP_CYCLE_DELAY_ACTIVE);
  262. return 0;
  263. }
  264. static int transconf_mmio_write(struct intel_vgpu *vgpu,
  265. unsigned int offset, void *p_data, unsigned int bytes)
  266. {
  267. write_vreg(vgpu, offset, p_data, bytes);
  268. if (vgpu_vreg(vgpu, offset) & TRANS_ENABLE)
  269. vgpu_vreg(vgpu, offset) |= TRANS_STATE_ENABLE;
  270. else
  271. vgpu_vreg(vgpu, offset) &= ~TRANS_STATE_ENABLE;
  272. return 0;
  273. }
  274. static int lcpll_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  275. void *p_data, unsigned int bytes)
  276. {
  277. write_vreg(vgpu, offset, p_data, bytes);
  278. if (vgpu_vreg(vgpu, offset) & LCPLL_PLL_DISABLE)
  279. vgpu_vreg(vgpu, offset) &= ~LCPLL_PLL_LOCK;
  280. else
  281. vgpu_vreg(vgpu, offset) |= LCPLL_PLL_LOCK;
  282. if (vgpu_vreg(vgpu, offset) & LCPLL_CD_SOURCE_FCLK)
  283. vgpu_vreg(vgpu, offset) |= LCPLL_CD_SOURCE_FCLK_DONE;
  284. else
  285. vgpu_vreg(vgpu, offset) &= ~LCPLL_CD_SOURCE_FCLK_DONE;
  286. return 0;
  287. }
  288. static int dpy_reg_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  289. void *p_data, unsigned int bytes)
  290. {
  291. *(u32 *)p_data = (1 << 17);
  292. return 0;
  293. }
  294. static int dpy_reg_mmio_read_2(struct intel_vgpu *vgpu, unsigned int offset,
  295. void *p_data, unsigned int bytes)
  296. {
  297. *(u32 *)p_data = 3;
  298. return 0;
  299. }
  300. static int dpy_reg_mmio_read_3(struct intel_vgpu *vgpu, unsigned int offset,
  301. void *p_data, unsigned int bytes)
  302. {
  303. *(u32 *)p_data = (0x2f << 16);
  304. return 0;
  305. }
  306. static int pipeconf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  307. void *p_data, unsigned int bytes)
  308. {
  309. u32 data;
  310. write_vreg(vgpu, offset, p_data, bytes);
  311. data = vgpu_vreg(vgpu, offset);
  312. if (data & PIPECONF_ENABLE)
  313. vgpu_vreg(vgpu, offset) |= I965_PIPECONF_ACTIVE;
  314. else
  315. vgpu_vreg(vgpu, offset) &= ~I965_PIPECONF_ACTIVE;
  316. intel_gvt_check_vblank_emulation(vgpu->gvt);
  317. return 0;
  318. }
  319. static int ddi_buf_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  320. void *p_data, unsigned int bytes)
  321. {
  322. write_vreg(vgpu, offset, p_data, bytes);
  323. if (vgpu_vreg(vgpu, offset) & DDI_BUF_CTL_ENABLE) {
  324. vgpu_vreg(vgpu, offset) &= ~DDI_BUF_IS_IDLE;
  325. } else {
  326. vgpu_vreg(vgpu, offset) |= DDI_BUF_IS_IDLE;
  327. if (offset == i915_mmio_reg_offset(DDI_BUF_CTL(PORT_E)))
  328. vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E))
  329. &= ~DP_TP_STATUS_AUTOTRAIN_DONE;
  330. }
  331. return 0;
  332. }
  333. static int fdi_rx_iir_mmio_write(struct intel_vgpu *vgpu,
  334. unsigned int offset, void *p_data, unsigned int bytes)
  335. {
  336. vgpu_vreg(vgpu, offset) &= ~*(u32 *)p_data;
  337. return 0;
  338. }
  339. #define FDI_LINK_TRAIN_PATTERN1 0
  340. #define FDI_LINK_TRAIN_PATTERN2 1
  341. static int fdi_auto_training_started(struct intel_vgpu *vgpu)
  342. {
  343. u32 ddi_buf_ctl = vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_E));
  344. u32 rx_ctl = vgpu_vreg(vgpu, _FDI_RXA_CTL);
  345. u32 tx_ctl = vgpu_vreg(vgpu, DP_TP_CTL(PORT_E));
  346. if ((ddi_buf_ctl & DDI_BUF_CTL_ENABLE) &&
  347. (rx_ctl & FDI_RX_ENABLE) &&
  348. (rx_ctl & FDI_AUTO_TRAINING) &&
  349. (tx_ctl & DP_TP_CTL_ENABLE) &&
  350. (tx_ctl & DP_TP_CTL_FDI_AUTOTRAIN))
  351. return 1;
  352. else
  353. return 0;
  354. }
  355. static int check_fdi_rx_train_status(struct intel_vgpu *vgpu,
  356. enum pipe pipe, unsigned int train_pattern)
  357. {
  358. i915_reg_t fdi_rx_imr, fdi_tx_ctl, fdi_rx_ctl;
  359. unsigned int fdi_rx_check_bits, fdi_tx_check_bits;
  360. unsigned int fdi_rx_train_bits, fdi_tx_train_bits;
  361. unsigned int fdi_iir_check_bits;
  362. fdi_rx_imr = FDI_RX_IMR(pipe);
  363. fdi_tx_ctl = FDI_TX_CTL(pipe);
  364. fdi_rx_ctl = FDI_RX_CTL(pipe);
  365. if (train_pattern == FDI_LINK_TRAIN_PATTERN1) {
  366. fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_1_CPT;
  367. fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_1;
  368. fdi_iir_check_bits = FDI_RX_BIT_LOCK;
  369. } else if (train_pattern == FDI_LINK_TRAIN_PATTERN2) {
  370. fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_2_CPT;
  371. fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_2;
  372. fdi_iir_check_bits = FDI_RX_SYMBOL_LOCK;
  373. } else {
  374. gvt_err("Invalid train pattern %d\n", train_pattern);
  375. return -EINVAL;
  376. }
  377. fdi_rx_check_bits = FDI_RX_ENABLE | fdi_rx_train_bits;
  378. fdi_tx_check_bits = FDI_TX_ENABLE | fdi_tx_train_bits;
  379. /* If imr bit has been masked */
  380. if (vgpu_vreg(vgpu, fdi_rx_imr) & fdi_iir_check_bits)
  381. return 0;
  382. if (((vgpu_vreg(vgpu, fdi_tx_ctl) & fdi_tx_check_bits)
  383. == fdi_tx_check_bits)
  384. && ((vgpu_vreg(vgpu, fdi_rx_ctl) & fdi_rx_check_bits)
  385. == fdi_rx_check_bits))
  386. return 1;
  387. else
  388. return 0;
  389. }
  390. #define INVALID_INDEX (~0U)
  391. static unsigned int calc_index(unsigned int offset, unsigned int start,
  392. unsigned int next, unsigned int end, i915_reg_t i915_end)
  393. {
  394. unsigned int range = next - start;
  395. if (!end)
  396. end = i915_mmio_reg_offset(i915_end);
  397. if (offset < start || offset > end)
  398. return INVALID_INDEX;
  399. offset -= start;
  400. return offset / range;
  401. }
  402. #define FDI_RX_CTL_TO_PIPE(offset) \
  403. calc_index(offset, _FDI_RXA_CTL, _FDI_RXB_CTL, 0, FDI_RX_CTL(PIPE_C))
  404. #define FDI_TX_CTL_TO_PIPE(offset) \
  405. calc_index(offset, _FDI_TXA_CTL, _FDI_TXB_CTL, 0, FDI_TX_CTL(PIPE_C))
  406. #define FDI_RX_IMR_TO_PIPE(offset) \
  407. calc_index(offset, _FDI_RXA_IMR, _FDI_RXB_IMR, 0, FDI_RX_IMR(PIPE_C))
  408. static int update_fdi_rx_iir_status(struct intel_vgpu *vgpu,
  409. unsigned int offset, void *p_data, unsigned int bytes)
  410. {
  411. i915_reg_t fdi_rx_iir;
  412. unsigned int index;
  413. int ret;
  414. if (FDI_RX_CTL_TO_PIPE(offset) != INVALID_INDEX)
  415. index = FDI_RX_CTL_TO_PIPE(offset);
  416. else if (FDI_TX_CTL_TO_PIPE(offset) != INVALID_INDEX)
  417. index = FDI_TX_CTL_TO_PIPE(offset);
  418. else if (FDI_RX_IMR_TO_PIPE(offset) != INVALID_INDEX)
  419. index = FDI_RX_IMR_TO_PIPE(offset);
  420. else {
  421. gvt_err("Unsupport registers %x\n", offset);
  422. return -EINVAL;
  423. }
  424. write_vreg(vgpu, offset, p_data, bytes);
  425. fdi_rx_iir = FDI_RX_IIR(index);
  426. ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN1);
  427. if (ret < 0)
  428. return ret;
  429. if (ret)
  430. vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_BIT_LOCK;
  431. ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN2);
  432. if (ret < 0)
  433. return ret;
  434. if (ret)
  435. vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_SYMBOL_LOCK;
  436. if (offset == _FDI_RXA_CTL)
  437. if (fdi_auto_training_started(vgpu))
  438. vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E)) |=
  439. DP_TP_STATUS_AUTOTRAIN_DONE;
  440. return 0;
  441. }
  442. #define DP_TP_CTL_TO_PORT(offset) \
  443. calc_index(offset, _DP_TP_CTL_A, _DP_TP_CTL_B, 0, DP_TP_CTL(PORT_E))
  444. static int dp_tp_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  445. void *p_data, unsigned int bytes)
  446. {
  447. i915_reg_t status_reg;
  448. unsigned int index;
  449. u32 data;
  450. write_vreg(vgpu, offset, p_data, bytes);
  451. index = DP_TP_CTL_TO_PORT(offset);
  452. data = (vgpu_vreg(vgpu, offset) & GENMASK(10, 8)) >> 8;
  453. if (data == 0x2) {
  454. status_reg = DP_TP_STATUS(index);
  455. vgpu_vreg(vgpu, status_reg) |= (1 << 25);
  456. }
  457. return 0;
  458. }
  459. static int dp_tp_status_mmio_write(struct intel_vgpu *vgpu,
  460. unsigned int offset, void *p_data, unsigned int bytes)
  461. {
  462. u32 reg_val;
  463. u32 sticky_mask;
  464. reg_val = *((u32 *)p_data);
  465. sticky_mask = GENMASK(27, 26) | (1 << 24);
  466. vgpu_vreg(vgpu, offset) = (reg_val & ~sticky_mask) |
  467. (vgpu_vreg(vgpu, offset) & sticky_mask);
  468. vgpu_vreg(vgpu, offset) &= ~(reg_val & sticky_mask);
  469. return 0;
  470. }
  471. static int pch_adpa_mmio_write(struct intel_vgpu *vgpu,
  472. unsigned int offset, void *p_data, unsigned int bytes)
  473. {
  474. u32 data;
  475. write_vreg(vgpu, offset, p_data, bytes);
  476. data = vgpu_vreg(vgpu, offset);
  477. if (data & ADPA_CRT_HOTPLUG_FORCE_TRIGGER)
  478. vgpu_vreg(vgpu, offset) &= ~ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  479. return 0;
  480. }
  481. static int south_chicken2_mmio_write(struct intel_vgpu *vgpu,
  482. unsigned int offset, void *p_data, unsigned int bytes)
  483. {
  484. u32 data;
  485. write_vreg(vgpu, offset, p_data, bytes);
  486. data = vgpu_vreg(vgpu, offset);
  487. if (data & FDI_MPHY_IOSFSB_RESET_CTL)
  488. vgpu_vreg(vgpu, offset) |= FDI_MPHY_IOSFSB_RESET_STATUS;
  489. else
  490. vgpu_vreg(vgpu, offset) &= ~FDI_MPHY_IOSFSB_RESET_STATUS;
  491. return 0;
  492. }
  493. #define DSPSURF_TO_PIPE(offset) \
  494. calc_index(offset, _DSPASURF, _DSPBSURF, 0, DSPSURF(PIPE_C))
  495. static int pri_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  496. void *p_data, unsigned int bytes)
  497. {
  498. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  499. unsigned int index = DSPSURF_TO_PIPE(offset);
  500. i915_reg_t surflive_reg = DSPSURFLIVE(index);
  501. int flip_event[] = {
  502. [PIPE_A] = PRIMARY_A_FLIP_DONE,
  503. [PIPE_B] = PRIMARY_B_FLIP_DONE,
  504. [PIPE_C] = PRIMARY_C_FLIP_DONE,
  505. };
  506. write_vreg(vgpu, offset, p_data, bytes);
  507. vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
  508. set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
  509. return 0;
  510. }
  511. #define SPRSURF_TO_PIPE(offset) \
  512. calc_index(offset, _SPRA_SURF, _SPRB_SURF, 0, SPRSURF(PIPE_C))
  513. static int spr_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  514. void *p_data, unsigned int bytes)
  515. {
  516. unsigned int index = SPRSURF_TO_PIPE(offset);
  517. i915_reg_t surflive_reg = SPRSURFLIVE(index);
  518. int flip_event[] = {
  519. [PIPE_A] = SPRITE_A_FLIP_DONE,
  520. [PIPE_B] = SPRITE_B_FLIP_DONE,
  521. [PIPE_C] = SPRITE_C_FLIP_DONE,
  522. };
  523. write_vreg(vgpu, offset, p_data, bytes);
  524. vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
  525. set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
  526. return 0;
  527. }
  528. static int trigger_aux_channel_interrupt(struct intel_vgpu *vgpu,
  529. unsigned int reg)
  530. {
  531. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  532. enum intel_gvt_event_type event;
  533. if (reg == _DPA_AUX_CH_CTL)
  534. event = AUX_CHANNEL_A;
  535. else if (reg == _PCH_DPB_AUX_CH_CTL || reg == _DPB_AUX_CH_CTL)
  536. event = AUX_CHANNEL_B;
  537. else if (reg == _PCH_DPC_AUX_CH_CTL || reg == _DPC_AUX_CH_CTL)
  538. event = AUX_CHANNEL_C;
  539. else if (reg == _PCH_DPD_AUX_CH_CTL || reg == _DPD_AUX_CH_CTL)
  540. event = AUX_CHANNEL_D;
  541. else {
  542. WARN_ON(true);
  543. return -EINVAL;
  544. }
  545. intel_vgpu_trigger_virtual_event(vgpu, event);
  546. return 0;
  547. }
  548. static int dp_aux_ch_ctl_trans_done(struct intel_vgpu *vgpu, u32 value,
  549. unsigned int reg, int len, bool data_valid)
  550. {
  551. /* mark transaction done */
  552. value |= DP_AUX_CH_CTL_DONE;
  553. value &= ~DP_AUX_CH_CTL_SEND_BUSY;
  554. value &= ~DP_AUX_CH_CTL_RECEIVE_ERROR;
  555. if (data_valid)
  556. value &= ~DP_AUX_CH_CTL_TIME_OUT_ERROR;
  557. else
  558. value |= DP_AUX_CH_CTL_TIME_OUT_ERROR;
  559. /* message size */
  560. value &= ~(0xf << 20);
  561. value |= (len << 20);
  562. vgpu_vreg(vgpu, reg) = value;
  563. if (value & DP_AUX_CH_CTL_INTERRUPT)
  564. return trigger_aux_channel_interrupt(vgpu, reg);
  565. return 0;
  566. }
  567. static void dp_aux_ch_ctl_link_training(struct intel_vgpu_dpcd_data *dpcd,
  568. uint8_t t)
  569. {
  570. if ((t & DPCD_TRAINING_PATTERN_SET_MASK) == DPCD_TRAINING_PATTERN_1) {
  571. /* training pattern 1 for CR */
  572. /* set LANE0_CR_DONE, LANE1_CR_DONE */
  573. dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_CR_DONE;
  574. /* set LANE2_CR_DONE, LANE3_CR_DONE */
  575. dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_CR_DONE;
  576. } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
  577. DPCD_TRAINING_PATTERN_2) {
  578. /* training pattern 2 for EQ */
  579. /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane0_1 */
  580. dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_EQ_DONE;
  581. dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_SYMBOL_LOCKED;
  582. /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane2_3 */
  583. dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_EQ_DONE;
  584. dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_SYMBOL_LOCKED;
  585. /* set INTERLANE_ALIGN_DONE */
  586. dpcd->data[DPCD_LANE_ALIGN_STATUS_UPDATED] |=
  587. DPCD_INTERLANE_ALIGN_DONE;
  588. } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
  589. DPCD_LINK_TRAINING_DISABLED) {
  590. /* finish link training */
  591. /* set sink status as synchronized */
  592. dpcd->data[DPCD_SINK_STATUS] = DPCD_SINK_IN_SYNC;
  593. }
  594. }
  595. #define _REG_HSW_DP_AUX_CH_CTL(dp) \
  596. ((dp) ? (_PCH_DPB_AUX_CH_CTL + ((dp)-1)*0x100) : 0x64010)
  597. #define _REG_SKL_DP_AUX_CH_CTL(dp) (0x64010 + (dp) * 0x100)
  598. #define OFFSET_TO_DP_AUX_PORT(offset) (((offset) & 0xF00) >> 8)
  599. #define dpy_is_valid_port(port) \
  600. (((port) >= PORT_A) && ((port) < I915_MAX_PORTS))
  601. static int dp_aux_ch_ctl_mmio_write(struct intel_vgpu *vgpu,
  602. unsigned int offset, void *p_data, unsigned int bytes)
  603. {
  604. struct intel_vgpu_display *display = &vgpu->display;
  605. int msg, addr, ctrl, op, len;
  606. int port_index = OFFSET_TO_DP_AUX_PORT(offset);
  607. struct intel_vgpu_dpcd_data *dpcd = NULL;
  608. struct intel_vgpu_port *port = NULL;
  609. u32 data;
  610. if (!dpy_is_valid_port(port_index)) {
  611. gvt_err("GVT(%d): Unsupported DP port access!\n", vgpu->id);
  612. return 0;
  613. }
  614. write_vreg(vgpu, offset, p_data, bytes);
  615. data = vgpu_vreg(vgpu, offset);
  616. if (IS_SKYLAKE(vgpu->gvt->dev_priv) &&
  617. offset != _REG_SKL_DP_AUX_CH_CTL(port_index)) {
  618. /* SKL DPB/C/D aux ctl register changed */
  619. return 0;
  620. } else if (IS_BROADWELL(vgpu->gvt->dev_priv) &&
  621. offset != _REG_HSW_DP_AUX_CH_CTL(port_index)) {
  622. /* write to the data registers */
  623. return 0;
  624. }
  625. if (!(data & DP_AUX_CH_CTL_SEND_BUSY)) {
  626. /* just want to clear the sticky bits */
  627. vgpu_vreg(vgpu, offset) = 0;
  628. return 0;
  629. }
  630. port = &display->ports[port_index];
  631. dpcd = port->dpcd;
  632. /* read out message from DATA1 register */
  633. msg = vgpu_vreg(vgpu, offset + 4);
  634. addr = (msg >> 8) & 0xffff;
  635. ctrl = (msg >> 24) & 0xff;
  636. len = msg & 0xff;
  637. op = ctrl >> 4;
  638. if (op == GVT_AUX_NATIVE_WRITE) {
  639. int t;
  640. uint8_t buf[16];
  641. if ((addr + len + 1) >= DPCD_SIZE) {
  642. /*
  643. * Write request exceeds what we supported,
  644. * DCPD spec: When a Source Device is writing a DPCD
  645. * address not supported by the Sink Device, the Sink
  646. * Device shall reply with AUX NACK and “M” equal to
  647. * zero.
  648. */
  649. /* NAK the write */
  650. vgpu_vreg(vgpu, offset + 4) = AUX_NATIVE_REPLY_NAK;
  651. dp_aux_ch_ctl_trans_done(vgpu, data, offset, 2, true);
  652. return 0;
  653. }
  654. /*
  655. * Write request format: (command + address) occupies
  656. * 3 bytes, followed by (len + 1) bytes of data.
  657. */
  658. if (WARN_ON((len + 4) > AUX_BURST_SIZE))
  659. return -EINVAL;
  660. /* unpack data from vreg to buf */
  661. for (t = 0; t < 4; t++) {
  662. u32 r = vgpu_vreg(vgpu, offset + 8 + t * 4);
  663. buf[t * 4] = (r >> 24) & 0xff;
  664. buf[t * 4 + 1] = (r >> 16) & 0xff;
  665. buf[t * 4 + 2] = (r >> 8) & 0xff;
  666. buf[t * 4 + 3] = r & 0xff;
  667. }
  668. /* write to virtual DPCD */
  669. if (dpcd && dpcd->data_valid) {
  670. for (t = 0; t <= len; t++) {
  671. int p = addr + t;
  672. dpcd->data[p] = buf[t];
  673. /* check for link training */
  674. if (p == DPCD_TRAINING_PATTERN_SET)
  675. dp_aux_ch_ctl_link_training(dpcd,
  676. buf[t]);
  677. }
  678. }
  679. /* ACK the write */
  680. vgpu_vreg(vgpu, offset + 4) = 0;
  681. dp_aux_ch_ctl_trans_done(vgpu, data, offset, 1,
  682. dpcd && dpcd->data_valid);
  683. return 0;
  684. }
  685. if (op == GVT_AUX_NATIVE_READ) {
  686. int idx, i, ret = 0;
  687. if ((addr + len + 1) >= DPCD_SIZE) {
  688. /*
  689. * read request exceeds what we supported
  690. * DPCD spec: A Sink Device receiving a Native AUX CH
  691. * read request for an unsupported DPCD address must
  692. * reply with an AUX ACK and read data set equal to
  693. * zero instead of replying with AUX NACK.
  694. */
  695. /* ACK the READ*/
  696. vgpu_vreg(vgpu, offset + 4) = 0;
  697. vgpu_vreg(vgpu, offset + 8) = 0;
  698. vgpu_vreg(vgpu, offset + 12) = 0;
  699. vgpu_vreg(vgpu, offset + 16) = 0;
  700. vgpu_vreg(vgpu, offset + 20) = 0;
  701. dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
  702. true);
  703. return 0;
  704. }
  705. for (idx = 1; idx <= 5; idx++) {
  706. /* clear the data registers */
  707. vgpu_vreg(vgpu, offset + 4 * idx) = 0;
  708. }
  709. /*
  710. * Read reply format: ACK (1 byte) plus (len + 1) bytes of data.
  711. */
  712. if (WARN_ON((len + 2) > AUX_BURST_SIZE))
  713. return -EINVAL;
  714. /* read from virtual DPCD to vreg */
  715. /* first 4 bytes: [ACK][addr][addr+1][addr+2] */
  716. if (dpcd && dpcd->data_valid) {
  717. for (i = 1; i <= (len + 1); i++) {
  718. int t;
  719. t = dpcd->data[addr + i - 1];
  720. t <<= (24 - 8 * (i % 4));
  721. ret |= t;
  722. if ((i % 4 == 3) || (i == (len + 1))) {
  723. vgpu_vreg(vgpu, offset +
  724. (i / 4 + 1) * 4) = ret;
  725. ret = 0;
  726. }
  727. }
  728. }
  729. dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
  730. dpcd && dpcd->data_valid);
  731. return 0;
  732. }
  733. /* i2c transaction starts */
  734. intel_gvt_i2c_handle_aux_ch_write(vgpu, port_index, offset, p_data);
  735. if (data & DP_AUX_CH_CTL_INTERRUPT)
  736. trigger_aux_channel_interrupt(vgpu, offset);
  737. return 0;
  738. }
  739. static int vga_control_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  740. void *p_data, unsigned int bytes)
  741. {
  742. bool vga_disable;
  743. write_vreg(vgpu, offset, p_data, bytes);
  744. vga_disable = vgpu_vreg(vgpu, offset) & VGA_DISP_DISABLE;
  745. gvt_dbg_core("vgpu%d: %s VGA mode\n", vgpu->id,
  746. vga_disable ? "Disable" : "Enable");
  747. return 0;
  748. }
  749. static u32 read_virtual_sbi_register(struct intel_vgpu *vgpu,
  750. unsigned int sbi_offset)
  751. {
  752. struct intel_vgpu_display *display = &vgpu->display;
  753. int num = display->sbi.number;
  754. int i;
  755. for (i = 0; i < num; ++i)
  756. if (display->sbi.registers[i].offset == sbi_offset)
  757. break;
  758. if (i == num)
  759. return 0;
  760. return display->sbi.registers[i].value;
  761. }
  762. static void write_virtual_sbi_register(struct intel_vgpu *vgpu,
  763. unsigned int offset, u32 value)
  764. {
  765. struct intel_vgpu_display *display = &vgpu->display;
  766. int num = display->sbi.number;
  767. int i;
  768. for (i = 0; i < num; ++i) {
  769. if (display->sbi.registers[i].offset == offset)
  770. break;
  771. }
  772. if (i == num) {
  773. if (num == SBI_REG_MAX) {
  774. gvt_err("vgpu%d: SBI caching meets maximum limits\n",
  775. vgpu->id);
  776. return;
  777. }
  778. display->sbi.number++;
  779. }
  780. display->sbi.registers[i].offset = offset;
  781. display->sbi.registers[i].value = value;
  782. }
  783. static int sbi_data_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  784. void *p_data, unsigned int bytes)
  785. {
  786. if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
  787. SBI_OPCODE_SHIFT) == SBI_CMD_CRRD) {
  788. unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
  789. SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
  790. vgpu_vreg(vgpu, offset) = read_virtual_sbi_register(vgpu,
  791. sbi_offset);
  792. }
  793. read_vreg(vgpu, offset, p_data, bytes);
  794. return 0;
  795. }
  796. static int sbi_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  797. void *p_data, unsigned int bytes)
  798. {
  799. u32 data;
  800. write_vreg(vgpu, offset, p_data, bytes);
  801. data = vgpu_vreg(vgpu, offset);
  802. data &= ~(SBI_STAT_MASK << SBI_STAT_SHIFT);
  803. data |= SBI_READY;
  804. data &= ~(SBI_RESPONSE_MASK << SBI_RESPONSE_SHIFT);
  805. data |= SBI_RESPONSE_SUCCESS;
  806. vgpu_vreg(vgpu, offset) = data;
  807. if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
  808. SBI_OPCODE_SHIFT) == SBI_CMD_CRWR) {
  809. unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
  810. SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
  811. write_virtual_sbi_register(vgpu, sbi_offset,
  812. vgpu_vreg(vgpu, SBI_DATA));
  813. }
  814. return 0;
  815. }
  816. #define _vgtif_reg(x) \
  817. (VGT_PVINFO_PAGE + offsetof(struct vgt_if, x))
  818. static int pvinfo_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  819. void *p_data, unsigned int bytes)
  820. {
  821. bool invalid_read = false;
  822. read_vreg(vgpu, offset, p_data, bytes);
  823. switch (offset) {
  824. case _vgtif_reg(magic) ... _vgtif_reg(vgt_id):
  825. if (offset + bytes > _vgtif_reg(vgt_id) + 4)
  826. invalid_read = true;
  827. break;
  828. case _vgtif_reg(avail_rs.mappable_gmadr.base) ...
  829. _vgtif_reg(avail_rs.fence_num):
  830. if (offset + bytes >
  831. _vgtif_reg(avail_rs.fence_num) + 4)
  832. invalid_read = true;
  833. break;
  834. case 0x78010: /* vgt_caps */
  835. case 0x7881c:
  836. break;
  837. default:
  838. invalid_read = true;
  839. break;
  840. }
  841. if (invalid_read)
  842. gvt_err("invalid pvinfo read: [%x:%x] = %x\n",
  843. offset, bytes, *(u32 *)p_data);
  844. return 0;
  845. }
  846. static int handle_g2v_notification(struct intel_vgpu *vgpu, int notification)
  847. {
  848. int ret = 0;
  849. switch (notification) {
  850. case VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE:
  851. ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 3);
  852. break;
  853. case VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY:
  854. ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 3);
  855. break;
  856. case VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE:
  857. ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 4);
  858. break;
  859. case VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY:
  860. ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 4);
  861. break;
  862. case VGT_G2V_EXECLIST_CONTEXT_CREATE:
  863. case VGT_G2V_EXECLIST_CONTEXT_DESTROY:
  864. case 1: /* Remove this in guest driver. */
  865. break;
  866. default:
  867. gvt_err("Invalid PV notification %d\n", notification);
  868. }
  869. return ret;
  870. }
  871. static int send_display_ready_uevent(struct intel_vgpu *vgpu, int ready)
  872. {
  873. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  874. struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
  875. char *env[3] = {NULL, NULL, NULL};
  876. char vmid_str[20];
  877. char display_ready_str[20];
  878. snprintf(display_ready_str, 20, "GVT_DISPLAY_READY=%d\n", ready);
  879. env[0] = display_ready_str;
  880. snprintf(vmid_str, 20, "VMID=%d", vgpu->id);
  881. env[1] = vmid_str;
  882. return kobject_uevent_env(kobj, KOBJ_ADD, env);
  883. }
  884. static int pvinfo_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  885. void *p_data, unsigned int bytes)
  886. {
  887. u32 data;
  888. int ret;
  889. write_vreg(vgpu, offset, p_data, bytes);
  890. data = vgpu_vreg(vgpu, offset);
  891. switch (offset) {
  892. case _vgtif_reg(display_ready):
  893. send_display_ready_uevent(vgpu, data ? 1 : 0);
  894. break;
  895. case _vgtif_reg(g2v_notify):
  896. ret = handle_g2v_notification(vgpu, data);
  897. break;
  898. /* add xhot and yhot to handled list to avoid error log */
  899. case 0x78830:
  900. case 0x78834:
  901. case _vgtif_reg(pdp[0].lo):
  902. case _vgtif_reg(pdp[0].hi):
  903. case _vgtif_reg(pdp[1].lo):
  904. case _vgtif_reg(pdp[1].hi):
  905. case _vgtif_reg(pdp[2].lo):
  906. case _vgtif_reg(pdp[2].hi):
  907. case _vgtif_reg(pdp[3].lo):
  908. case _vgtif_reg(pdp[3].hi):
  909. case _vgtif_reg(execlist_context_descriptor_lo):
  910. case _vgtif_reg(execlist_context_descriptor_hi):
  911. break;
  912. default:
  913. gvt_err("invalid pvinfo write offset %x bytes %x data %x\n",
  914. offset, bytes, data);
  915. break;
  916. }
  917. return 0;
  918. }
  919. static int pf_write(struct intel_vgpu *vgpu,
  920. unsigned int offset, void *p_data, unsigned int bytes)
  921. {
  922. u32 val = *(u32 *)p_data;
  923. if ((offset == _PS_1A_CTRL || offset == _PS_2A_CTRL ||
  924. offset == _PS_1B_CTRL || offset == _PS_2B_CTRL ||
  925. offset == _PS_1C_CTRL) && (val & PS_PLANE_SEL_MASK) != 0) {
  926. WARN_ONCE(true, "VM(%d): guest is trying to scaling a plane\n",
  927. vgpu->id);
  928. return 0;
  929. }
  930. return intel_vgpu_default_mmio_write(vgpu, offset, p_data, bytes);
  931. }
  932. static int power_well_ctl_mmio_write(struct intel_vgpu *vgpu,
  933. unsigned int offset, void *p_data, unsigned int bytes)
  934. {
  935. write_vreg(vgpu, offset, p_data, bytes);
  936. if (vgpu_vreg(vgpu, offset) & HSW_PWR_WELL_ENABLE_REQUEST)
  937. vgpu_vreg(vgpu, offset) |= HSW_PWR_WELL_STATE_ENABLED;
  938. else
  939. vgpu_vreg(vgpu, offset) &= ~HSW_PWR_WELL_STATE_ENABLED;
  940. return 0;
  941. }
  942. static int fpga_dbg_mmio_write(struct intel_vgpu *vgpu,
  943. unsigned int offset, void *p_data, unsigned int bytes)
  944. {
  945. write_vreg(vgpu, offset, p_data, bytes);
  946. if (vgpu_vreg(vgpu, offset) & FPGA_DBG_RM_NOCLAIM)
  947. vgpu_vreg(vgpu, offset) &= ~FPGA_DBG_RM_NOCLAIM;
  948. return 0;
  949. }
  950. static int dma_ctrl_write(struct intel_vgpu *vgpu, unsigned int offset,
  951. void *p_data, unsigned int bytes)
  952. {
  953. u32 mode;
  954. write_vreg(vgpu, offset, p_data, bytes);
  955. mode = vgpu_vreg(vgpu, offset);
  956. if (GFX_MODE_BIT_SET_IN_MASK(mode, START_DMA)) {
  957. WARN_ONCE(1, "VM(%d): iGVT-g doesn't supporte GuC\n",
  958. vgpu->id);
  959. return 0;
  960. }
  961. return 0;
  962. }
  963. static int gen9_trtte_write(struct intel_vgpu *vgpu, unsigned int offset,
  964. void *p_data, unsigned int bytes)
  965. {
  966. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  967. u32 trtte = *(u32 *)p_data;
  968. if ((trtte & 1) && (trtte & (1 << 1)) == 0) {
  969. WARN(1, "VM(%d): Use physical address for TRTT!\n",
  970. vgpu->id);
  971. return -EINVAL;
  972. }
  973. write_vreg(vgpu, offset, p_data, bytes);
  974. /* TRTTE is not per-context */
  975. I915_WRITE(_MMIO(offset), vgpu_vreg(vgpu, offset));
  976. return 0;
  977. }
  978. static int gen9_trtt_chicken_write(struct intel_vgpu *vgpu, unsigned int offset,
  979. void *p_data, unsigned int bytes)
  980. {
  981. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  982. u32 val = *(u32 *)p_data;
  983. if (val & 1) {
  984. /* unblock hw logic */
  985. I915_WRITE(_MMIO(offset), val);
  986. }
  987. write_vreg(vgpu, offset, p_data, bytes);
  988. return 0;
  989. }
  990. static int dpll_status_read(struct intel_vgpu *vgpu, unsigned int offset,
  991. void *p_data, unsigned int bytes)
  992. {
  993. u32 v = 0;
  994. if (vgpu_vreg(vgpu, 0x46010) & (1 << 31))
  995. v |= (1 << 0);
  996. if (vgpu_vreg(vgpu, 0x46014) & (1 << 31))
  997. v |= (1 << 8);
  998. if (vgpu_vreg(vgpu, 0x46040) & (1 << 31))
  999. v |= (1 << 16);
  1000. if (vgpu_vreg(vgpu, 0x46060) & (1 << 31))
  1001. v |= (1 << 24);
  1002. vgpu_vreg(vgpu, offset) = v;
  1003. return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
  1004. }
  1005. static int mailbox_write(struct intel_vgpu *vgpu, unsigned int offset,
  1006. void *p_data, unsigned int bytes)
  1007. {
  1008. u32 value = *(u32 *)p_data;
  1009. u32 cmd = value & 0xff;
  1010. u32 *data0 = &vgpu_vreg(vgpu, GEN6_PCODE_DATA);
  1011. switch (cmd) {
  1012. case 0x6:
  1013. /**
  1014. * "Read memory latency" command on gen9.
  1015. * Below memory latency values are read
  1016. * from skylake platform.
  1017. */
  1018. if (!*data0)
  1019. *data0 = 0x1e1a1100;
  1020. else
  1021. *data0 = 0x61514b3d;
  1022. break;
  1023. case 0x5:
  1024. *data0 |= 0x1;
  1025. break;
  1026. }
  1027. gvt_dbg_core("VM(%d) write %x to mailbox, return data0 %x\n",
  1028. vgpu->id, value, *data0);
  1029. value &= ~(1 << 31);
  1030. return intel_vgpu_default_mmio_write(vgpu, offset, &value, bytes);
  1031. }
  1032. static int skl_power_well_ctl_write(struct intel_vgpu *vgpu,
  1033. unsigned int offset, void *p_data, unsigned int bytes)
  1034. {
  1035. u32 v = *(u32 *)p_data;
  1036. v &= (1 << 31) | (1 << 29) | (1 << 9) |
  1037. (1 << 7) | (1 << 5) | (1 << 3) | (1 << 1);
  1038. v |= (v >> 1);
  1039. return intel_vgpu_default_mmio_write(vgpu, offset, &v, bytes);
  1040. }
  1041. static int skl_misc_ctl_write(struct intel_vgpu *vgpu, unsigned int offset,
  1042. void *p_data, unsigned int bytes)
  1043. {
  1044. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  1045. i915_reg_t reg = {.reg = offset};
  1046. switch (offset) {
  1047. case 0x4ddc:
  1048. vgpu_vreg(vgpu, offset) = 0x8000003c;
  1049. /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl */
  1050. I915_WRITE(reg, vgpu_vreg(vgpu, offset));
  1051. break;
  1052. case 0x42080:
  1053. vgpu_vreg(vgpu, offset) = 0x8000;
  1054. /* WaCompressedResourceDisplayNewHashMode:skl */
  1055. I915_WRITE(reg, vgpu_vreg(vgpu, offset));
  1056. break;
  1057. default:
  1058. return -EINVAL;
  1059. }
  1060. return 0;
  1061. }
  1062. static int skl_lcpll_write(struct intel_vgpu *vgpu, unsigned int offset,
  1063. void *p_data, unsigned int bytes)
  1064. {
  1065. u32 v = *(u32 *)p_data;
  1066. /* other bits are MBZ. */
  1067. v &= (1 << 31) | (1 << 30);
  1068. v & (1 << 31) ? (v |= (1 << 30)) : (v &= ~(1 << 30));
  1069. vgpu_vreg(vgpu, offset) = v;
  1070. return 0;
  1071. }
  1072. static int ring_timestamp_mmio_read(struct intel_vgpu *vgpu,
  1073. unsigned int offset, void *p_data, unsigned int bytes)
  1074. {
  1075. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  1076. vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
  1077. return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
  1078. }
  1079. static int elsp_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  1080. void *p_data, unsigned int bytes)
  1081. {
  1082. int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
  1083. struct intel_vgpu_execlist *execlist;
  1084. u32 data = *(u32 *)p_data;
  1085. int ret = 0;
  1086. if (WARN_ON(ring_id < 0 || ring_id > I915_NUM_ENGINES - 1))
  1087. return -EINVAL;
  1088. execlist = &vgpu->execlist[ring_id];
  1089. execlist->elsp_dwords.data[execlist->elsp_dwords.index] = data;
  1090. if (execlist->elsp_dwords.index == 3) {
  1091. ret = intel_vgpu_submit_execlist(vgpu, ring_id);
  1092. if(ret)
  1093. gvt_err("fail submit workload on ring %d\n", ring_id);
  1094. }
  1095. ++execlist->elsp_dwords.index;
  1096. execlist->elsp_dwords.index &= 0x3;
  1097. return ret;
  1098. }
  1099. static int ring_mode_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  1100. void *p_data, unsigned int bytes)
  1101. {
  1102. u32 data = *(u32 *)p_data;
  1103. int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
  1104. bool enable_execlist;
  1105. write_vreg(vgpu, offset, p_data, bytes);
  1106. if ((data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE))
  1107. || (data & _MASKED_BIT_DISABLE(GFX_RUN_LIST_ENABLE))) {
  1108. enable_execlist = !!(data & GFX_RUN_LIST_ENABLE);
  1109. gvt_dbg_core("EXECLIST %s on ring %d\n",
  1110. (enable_execlist ? "enabling" : "disabling"),
  1111. ring_id);
  1112. if (enable_execlist)
  1113. intel_vgpu_start_schedule(vgpu);
  1114. }
  1115. return 0;
  1116. }
  1117. static int gvt_reg_tlb_control_handler(struct intel_vgpu *vgpu,
  1118. unsigned int offset, void *p_data, unsigned int bytes)
  1119. {
  1120. unsigned int id = 0;
  1121. write_vreg(vgpu, offset, p_data, bytes);
  1122. vgpu_vreg(vgpu, offset) = 0;
  1123. switch (offset) {
  1124. case 0x4260:
  1125. id = RCS;
  1126. break;
  1127. case 0x4264:
  1128. id = VCS;
  1129. break;
  1130. case 0x4268:
  1131. id = VCS2;
  1132. break;
  1133. case 0x426c:
  1134. id = BCS;
  1135. break;
  1136. case 0x4270:
  1137. id = VECS;
  1138. break;
  1139. default:
  1140. return -EINVAL;
  1141. }
  1142. set_bit(id, (void *)vgpu->tlb_handle_pending);
  1143. return 0;
  1144. }
  1145. static int ring_reset_ctl_write(struct intel_vgpu *vgpu,
  1146. unsigned int offset, void *p_data, unsigned int bytes)
  1147. {
  1148. u32 data;
  1149. write_vreg(vgpu, offset, p_data, bytes);
  1150. data = vgpu_vreg(vgpu, offset);
  1151. if (data & _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET))
  1152. data |= RESET_CTL_READY_TO_RESET;
  1153. else if (data & _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET))
  1154. data &= ~RESET_CTL_READY_TO_RESET;
  1155. vgpu_vreg(vgpu, offset) = data;
  1156. return 0;
  1157. }
  1158. #define MMIO_F(reg, s, f, am, rm, d, r, w) do { \
  1159. ret = new_mmio_info(gvt, INTEL_GVT_MMIO_OFFSET(reg), \
  1160. f, s, am, rm, d, r, w); \
  1161. if (ret) \
  1162. return ret; \
  1163. } while (0)
  1164. #define MMIO_D(reg, d) \
  1165. MMIO_F(reg, 4, 0, 0, 0, d, NULL, NULL)
  1166. #define MMIO_DH(reg, d, r, w) \
  1167. MMIO_F(reg, 4, 0, 0, 0, d, r, w)
  1168. #define MMIO_DFH(reg, d, f, r, w) \
  1169. MMIO_F(reg, 4, f, 0, 0, d, r, w)
  1170. #define MMIO_GM(reg, d, r, w) \
  1171. MMIO_F(reg, 4, F_GMADR, 0xFFFFF000, 0, d, r, w)
  1172. #define MMIO_RO(reg, d, f, rm, r, w) \
  1173. MMIO_F(reg, 4, F_RO | f, 0, rm, d, r, w)
  1174. #define MMIO_RING_F(prefix, s, f, am, rm, d, r, w) do { \
  1175. MMIO_F(prefix(RENDER_RING_BASE), s, f, am, rm, d, r, w); \
  1176. MMIO_F(prefix(BLT_RING_BASE), s, f, am, rm, d, r, w); \
  1177. MMIO_F(prefix(GEN6_BSD_RING_BASE), s, f, am, rm, d, r, w); \
  1178. MMIO_F(prefix(VEBOX_RING_BASE), s, f, am, rm, d, r, w); \
  1179. } while (0)
  1180. #define MMIO_RING_D(prefix, d) \
  1181. MMIO_RING_F(prefix, 4, 0, 0, 0, d, NULL, NULL)
  1182. #define MMIO_RING_DFH(prefix, d, f, r, w) \
  1183. MMIO_RING_F(prefix, 4, f, 0, 0, d, r, w)
  1184. #define MMIO_RING_GM(prefix, d, r, w) \
  1185. MMIO_RING_F(prefix, 4, F_GMADR, 0xFFFF0000, 0, d, r, w)
  1186. #define MMIO_RING_RO(prefix, d, f, rm, r, w) \
  1187. MMIO_RING_F(prefix, 4, F_RO | f, 0, rm, d, r, w)
  1188. static int init_generic_mmio_info(struct intel_gvt *gvt)
  1189. {
  1190. struct drm_i915_private *dev_priv = gvt->dev_priv;
  1191. int ret;
  1192. MMIO_RING_DFH(RING_IMR, D_ALL, 0, NULL, intel_vgpu_reg_imr_handler);
  1193. MMIO_DFH(SDEIMR, D_ALL, 0, NULL, intel_vgpu_reg_imr_handler);
  1194. MMIO_DFH(SDEIER, D_ALL, 0, NULL, intel_vgpu_reg_ier_handler);
  1195. MMIO_DFH(SDEIIR, D_ALL, 0, NULL, intel_vgpu_reg_iir_handler);
  1196. MMIO_D(SDEISR, D_ALL);
  1197. MMIO_RING_D(RING_HWSTAM, D_ALL);
  1198. MMIO_GM(RENDER_HWS_PGA_GEN7, D_ALL, NULL, NULL);
  1199. MMIO_GM(BSD_HWS_PGA_GEN7, D_ALL, NULL, NULL);
  1200. MMIO_GM(BLT_HWS_PGA_GEN7, D_ALL, NULL, NULL);
  1201. MMIO_GM(VEBOX_HWS_PGA_GEN7, D_ALL, NULL, NULL);
  1202. #define RING_REG(base) (base + 0x28)
  1203. MMIO_RING_D(RING_REG, D_ALL);
  1204. #undef RING_REG
  1205. #define RING_REG(base) (base + 0x134)
  1206. MMIO_RING_D(RING_REG, D_ALL);
  1207. #undef RING_REG
  1208. MMIO_GM(0x2148, D_ALL, NULL, NULL);
  1209. MMIO_GM(CCID, D_ALL, NULL, NULL);
  1210. MMIO_GM(0x12198, D_ALL, NULL, NULL);
  1211. MMIO_D(GEN7_CXT_SIZE, D_ALL);
  1212. MMIO_RING_D(RING_TAIL, D_ALL);
  1213. MMIO_RING_D(RING_HEAD, D_ALL);
  1214. MMIO_RING_D(RING_CTL, D_ALL);
  1215. MMIO_RING_D(RING_ACTHD, D_ALL);
  1216. MMIO_RING_GM(RING_START, D_ALL, NULL, NULL);
  1217. /* RING MODE */
  1218. #define RING_REG(base) (base + 0x29c)
  1219. MMIO_RING_DFH(RING_REG, D_ALL, F_MODE_MASK, NULL, ring_mode_mmio_write);
  1220. #undef RING_REG
  1221. MMIO_RING_DFH(RING_MI_MODE, D_ALL, F_MODE_MASK, NULL, NULL);
  1222. MMIO_RING_DFH(RING_INSTPM, D_ALL, F_MODE_MASK, NULL, NULL);
  1223. MMIO_RING_DFH(RING_TIMESTAMP, D_ALL, F_CMD_ACCESS,
  1224. ring_timestamp_mmio_read, NULL);
  1225. MMIO_RING_DFH(RING_TIMESTAMP_UDW, D_ALL, F_CMD_ACCESS,
  1226. ring_timestamp_mmio_read, NULL);
  1227. MMIO_DFH(GEN7_GT_MODE, D_ALL, F_MODE_MASK, NULL, NULL);
  1228. MMIO_DFH(CACHE_MODE_0_GEN7, D_ALL, F_MODE_MASK, NULL, NULL);
  1229. MMIO_DFH(CACHE_MODE_1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1230. MMIO_DFH(0x20dc, D_ALL, F_MODE_MASK, NULL, NULL);
  1231. MMIO_DFH(_3D_CHICKEN3, D_ALL, F_MODE_MASK, NULL, NULL);
  1232. MMIO_DFH(0x2088, D_ALL, F_MODE_MASK, NULL, NULL);
  1233. MMIO_DFH(0x20e4, D_ALL, F_MODE_MASK, NULL, NULL);
  1234. MMIO_DFH(0x2470, D_ALL, F_MODE_MASK, NULL, NULL);
  1235. MMIO_D(GAM_ECOCHK, D_ALL);
  1236. MMIO_DFH(GEN7_COMMON_SLICE_CHICKEN1, D_ALL, F_MODE_MASK, NULL, NULL);
  1237. MMIO_DFH(COMMON_SLICE_CHICKEN2, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1238. MMIO_D(0x9030, D_ALL);
  1239. MMIO_D(0x20a0, D_ALL);
  1240. MMIO_D(0x2420, D_ALL);
  1241. MMIO_D(0x2430, D_ALL);
  1242. MMIO_D(0x2434, D_ALL);
  1243. MMIO_D(0x2438, D_ALL);
  1244. MMIO_D(0x243c, D_ALL);
  1245. MMIO_DFH(0x7018, D_ALL, F_MODE_MASK, NULL, NULL);
  1246. MMIO_DFH(HALF_SLICE_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1247. MMIO_DFH(0xe100, D_ALL, F_MODE_MASK, NULL, NULL);
  1248. /* display */
  1249. MMIO_F(0x60220, 0x20, 0, 0, 0, D_ALL, NULL, NULL);
  1250. MMIO_D(0x602a0, D_ALL);
  1251. MMIO_D(0x65050, D_ALL);
  1252. MMIO_D(0x650b4, D_ALL);
  1253. MMIO_D(0xc4040, D_ALL);
  1254. MMIO_D(DERRMR, D_ALL);
  1255. MMIO_D(PIPEDSL(PIPE_A), D_ALL);
  1256. MMIO_D(PIPEDSL(PIPE_B), D_ALL);
  1257. MMIO_D(PIPEDSL(PIPE_C), D_ALL);
  1258. MMIO_D(PIPEDSL(_PIPE_EDP), D_ALL);
  1259. MMIO_DH(PIPECONF(PIPE_A), D_ALL, NULL, pipeconf_mmio_write);
  1260. MMIO_DH(PIPECONF(PIPE_B), D_ALL, NULL, pipeconf_mmio_write);
  1261. MMIO_DH(PIPECONF(PIPE_C), D_ALL, NULL, pipeconf_mmio_write);
  1262. MMIO_DH(PIPECONF(_PIPE_EDP), D_ALL, NULL, pipeconf_mmio_write);
  1263. MMIO_D(PIPESTAT(PIPE_A), D_ALL);
  1264. MMIO_D(PIPESTAT(PIPE_B), D_ALL);
  1265. MMIO_D(PIPESTAT(PIPE_C), D_ALL);
  1266. MMIO_D(PIPESTAT(_PIPE_EDP), D_ALL);
  1267. MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_A), D_ALL);
  1268. MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_B), D_ALL);
  1269. MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_C), D_ALL);
  1270. MMIO_D(PIPE_FLIPCOUNT_G4X(_PIPE_EDP), D_ALL);
  1271. MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_A), D_ALL);
  1272. MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_B), D_ALL);
  1273. MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_C), D_ALL);
  1274. MMIO_D(PIPE_FRMCOUNT_G4X(_PIPE_EDP), D_ALL);
  1275. MMIO_D(CURCNTR(PIPE_A), D_ALL);
  1276. MMIO_D(CURCNTR(PIPE_B), D_ALL);
  1277. MMIO_D(CURCNTR(PIPE_C), D_ALL);
  1278. MMIO_D(CURPOS(PIPE_A), D_ALL);
  1279. MMIO_D(CURPOS(PIPE_B), D_ALL);
  1280. MMIO_D(CURPOS(PIPE_C), D_ALL);
  1281. MMIO_D(CURBASE(PIPE_A), D_ALL);
  1282. MMIO_D(CURBASE(PIPE_B), D_ALL);
  1283. MMIO_D(CURBASE(PIPE_C), D_ALL);
  1284. MMIO_D(0x700ac, D_ALL);
  1285. MMIO_D(0x710ac, D_ALL);
  1286. MMIO_D(0x720ac, D_ALL);
  1287. MMIO_D(0x70090, D_ALL);
  1288. MMIO_D(0x70094, D_ALL);
  1289. MMIO_D(0x70098, D_ALL);
  1290. MMIO_D(0x7009c, D_ALL);
  1291. MMIO_D(DSPCNTR(PIPE_A), D_ALL);
  1292. MMIO_D(DSPADDR(PIPE_A), D_ALL);
  1293. MMIO_D(DSPSTRIDE(PIPE_A), D_ALL);
  1294. MMIO_D(DSPPOS(PIPE_A), D_ALL);
  1295. MMIO_D(DSPSIZE(PIPE_A), D_ALL);
  1296. MMIO_DH(DSPSURF(PIPE_A), D_ALL, NULL, pri_surf_mmio_write);
  1297. MMIO_D(DSPOFFSET(PIPE_A), D_ALL);
  1298. MMIO_D(DSPSURFLIVE(PIPE_A), D_ALL);
  1299. MMIO_D(DSPCNTR(PIPE_B), D_ALL);
  1300. MMIO_D(DSPADDR(PIPE_B), D_ALL);
  1301. MMIO_D(DSPSTRIDE(PIPE_B), D_ALL);
  1302. MMIO_D(DSPPOS(PIPE_B), D_ALL);
  1303. MMIO_D(DSPSIZE(PIPE_B), D_ALL);
  1304. MMIO_DH(DSPSURF(PIPE_B), D_ALL, NULL, pri_surf_mmio_write);
  1305. MMIO_D(DSPOFFSET(PIPE_B), D_ALL);
  1306. MMIO_D(DSPSURFLIVE(PIPE_B), D_ALL);
  1307. MMIO_D(DSPCNTR(PIPE_C), D_ALL);
  1308. MMIO_D(DSPADDR(PIPE_C), D_ALL);
  1309. MMIO_D(DSPSTRIDE(PIPE_C), D_ALL);
  1310. MMIO_D(DSPPOS(PIPE_C), D_ALL);
  1311. MMIO_D(DSPSIZE(PIPE_C), D_ALL);
  1312. MMIO_DH(DSPSURF(PIPE_C), D_ALL, NULL, pri_surf_mmio_write);
  1313. MMIO_D(DSPOFFSET(PIPE_C), D_ALL);
  1314. MMIO_D(DSPSURFLIVE(PIPE_C), D_ALL);
  1315. MMIO_D(SPRCTL(PIPE_A), D_ALL);
  1316. MMIO_D(SPRLINOFF(PIPE_A), D_ALL);
  1317. MMIO_D(SPRSTRIDE(PIPE_A), D_ALL);
  1318. MMIO_D(SPRPOS(PIPE_A), D_ALL);
  1319. MMIO_D(SPRSIZE(PIPE_A), D_ALL);
  1320. MMIO_D(SPRKEYVAL(PIPE_A), D_ALL);
  1321. MMIO_D(SPRKEYMSK(PIPE_A), D_ALL);
  1322. MMIO_DH(SPRSURF(PIPE_A), D_ALL, NULL, spr_surf_mmio_write);
  1323. MMIO_D(SPRKEYMAX(PIPE_A), D_ALL);
  1324. MMIO_D(SPROFFSET(PIPE_A), D_ALL);
  1325. MMIO_D(SPRSCALE(PIPE_A), D_ALL);
  1326. MMIO_D(SPRSURFLIVE(PIPE_A), D_ALL);
  1327. MMIO_D(SPRCTL(PIPE_B), D_ALL);
  1328. MMIO_D(SPRLINOFF(PIPE_B), D_ALL);
  1329. MMIO_D(SPRSTRIDE(PIPE_B), D_ALL);
  1330. MMIO_D(SPRPOS(PIPE_B), D_ALL);
  1331. MMIO_D(SPRSIZE(PIPE_B), D_ALL);
  1332. MMIO_D(SPRKEYVAL(PIPE_B), D_ALL);
  1333. MMIO_D(SPRKEYMSK(PIPE_B), D_ALL);
  1334. MMIO_DH(SPRSURF(PIPE_B), D_ALL, NULL, spr_surf_mmio_write);
  1335. MMIO_D(SPRKEYMAX(PIPE_B), D_ALL);
  1336. MMIO_D(SPROFFSET(PIPE_B), D_ALL);
  1337. MMIO_D(SPRSCALE(PIPE_B), D_ALL);
  1338. MMIO_D(SPRSURFLIVE(PIPE_B), D_ALL);
  1339. MMIO_D(SPRCTL(PIPE_C), D_ALL);
  1340. MMIO_D(SPRLINOFF(PIPE_C), D_ALL);
  1341. MMIO_D(SPRSTRIDE(PIPE_C), D_ALL);
  1342. MMIO_D(SPRPOS(PIPE_C), D_ALL);
  1343. MMIO_D(SPRSIZE(PIPE_C), D_ALL);
  1344. MMIO_D(SPRKEYVAL(PIPE_C), D_ALL);
  1345. MMIO_D(SPRKEYMSK(PIPE_C), D_ALL);
  1346. MMIO_DH(SPRSURF(PIPE_C), D_ALL, NULL, spr_surf_mmio_write);
  1347. MMIO_D(SPRKEYMAX(PIPE_C), D_ALL);
  1348. MMIO_D(SPROFFSET(PIPE_C), D_ALL);
  1349. MMIO_D(SPRSCALE(PIPE_C), D_ALL);
  1350. MMIO_D(SPRSURFLIVE(PIPE_C), D_ALL);
  1351. MMIO_F(LGC_PALETTE(PIPE_A, 0), 4 * 256, 0, 0, 0, D_ALL, NULL, NULL);
  1352. MMIO_F(LGC_PALETTE(PIPE_B, 0), 4 * 256, 0, 0, 0, D_ALL, NULL, NULL);
  1353. MMIO_F(LGC_PALETTE(PIPE_C, 0), 4 * 256, 0, 0, 0, D_ALL, NULL, NULL);
  1354. MMIO_D(HTOTAL(TRANSCODER_A), D_ALL);
  1355. MMIO_D(HBLANK(TRANSCODER_A), D_ALL);
  1356. MMIO_D(HSYNC(TRANSCODER_A), D_ALL);
  1357. MMIO_D(VTOTAL(TRANSCODER_A), D_ALL);
  1358. MMIO_D(VBLANK(TRANSCODER_A), D_ALL);
  1359. MMIO_D(VSYNC(TRANSCODER_A), D_ALL);
  1360. MMIO_D(BCLRPAT(TRANSCODER_A), D_ALL);
  1361. MMIO_D(VSYNCSHIFT(TRANSCODER_A), D_ALL);
  1362. MMIO_D(PIPESRC(TRANSCODER_A), D_ALL);
  1363. MMIO_D(HTOTAL(TRANSCODER_B), D_ALL);
  1364. MMIO_D(HBLANK(TRANSCODER_B), D_ALL);
  1365. MMIO_D(HSYNC(TRANSCODER_B), D_ALL);
  1366. MMIO_D(VTOTAL(TRANSCODER_B), D_ALL);
  1367. MMIO_D(VBLANK(TRANSCODER_B), D_ALL);
  1368. MMIO_D(VSYNC(TRANSCODER_B), D_ALL);
  1369. MMIO_D(BCLRPAT(TRANSCODER_B), D_ALL);
  1370. MMIO_D(VSYNCSHIFT(TRANSCODER_B), D_ALL);
  1371. MMIO_D(PIPESRC(TRANSCODER_B), D_ALL);
  1372. MMIO_D(HTOTAL(TRANSCODER_C), D_ALL);
  1373. MMIO_D(HBLANK(TRANSCODER_C), D_ALL);
  1374. MMIO_D(HSYNC(TRANSCODER_C), D_ALL);
  1375. MMIO_D(VTOTAL(TRANSCODER_C), D_ALL);
  1376. MMIO_D(VBLANK(TRANSCODER_C), D_ALL);
  1377. MMIO_D(VSYNC(TRANSCODER_C), D_ALL);
  1378. MMIO_D(BCLRPAT(TRANSCODER_C), D_ALL);
  1379. MMIO_D(VSYNCSHIFT(TRANSCODER_C), D_ALL);
  1380. MMIO_D(PIPESRC(TRANSCODER_C), D_ALL);
  1381. MMIO_D(HTOTAL(TRANSCODER_EDP), D_ALL);
  1382. MMIO_D(HBLANK(TRANSCODER_EDP), D_ALL);
  1383. MMIO_D(HSYNC(TRANSCODER_EDP), D_ALL);
  1384. MMIO_D(VTOTAL(TRANSCODER_EDP), D_ALL);
  1385. MMIO_D(VBLANK(TRANSCODER_EDP), D_ALL);
  1386. MMIO_D(VSYNC(TRANSCODER_EDP), D_ALL);
  1387. MMIO_D(BCLRPAT(TRANSCODER_EDP), D_ALL);
  1388. MMIO_D(VSYNCSHIFT(TRANSCODER_EDP), D_ALL);
  1389. MMIO_D(PIPE_DATA_M1(TRANSCODER_A), D_ALL);
  1390. MMIO_D(PIPE_DATA_N1(TRANSCODER_A), D_ALL);
  1391. MMIO_D(PIPE_DATA_M2(TRANSCODER_A), D_ALL);
  1392. MMIO_D(PIPE_DATA_N2(TRANSCODER_A), D_ALL);
  1393. MMIO_D(PIPE_LINK_M1(TRANSCODER_A), D_ALL);
  1394. MMIO_D(PIPE_LINK_N1(TRANSCODER_A), D_ALL);
  1395. MMIO_D(PIPE_LINK_M2(TRANSCODER_A), D_ALL);
  1396. MMIO_D(PIPE_LINK_N2(TRANSCODER_A), D_ALL);
  1397. MMIO_D(PIPE_DATA_M1(TRANSCODER_B), D_ALL);
  1398. MMIO_D(PIPE_DATA_N1(TRANSCODER_B), D_ALL);
  1399. MMIO_D(PIPE_DATA_M2(TRANSCODER_B), D_ALL);
  1400. MMIO_D(PIPE_DATA_N2(TRANSCODER_B), D_ALL);
  1401. MMIO_D(PIPE_LINK_M1(TRANSCODER_B), D_ALL);
  1402. MMIO_D(PIPE_LINK_N1(TRANSCODER_B), D_ALL);
  1403. MMIO_D(PIPE_LINK_M2(TRANSCODER_B), D_ALL);
  1404. MMIO_D(PIPE_LINK_N2(TRANSCODER_B), D_ALL);
  1405. MMIO_D(PIPE_DATA_M1(TRANSCODER_C), D_ALL);
  1406. MMIO_D(PIPE_DATA_N1(TRANSCODER_C), D_ALL);
  1407. MMIO_D(PIPE_DATA_M2(TRANSCODER_C), D_ALL);
  1408. MMIO_D(PIPE_DATA_N2(TRANSCODER_C), D_ALL);
  1409. MMIO_D(PIPE_LINK_M1(TRANSCODER_C), D_ALL);
  1410. MMIO_D(PIPE_LINK_N1(TRANSCODER_C), D_ALL);
  1411. MMIO_D(PIPE_LINK_M2(TRANSCODER_C), D_ALL);
  1412. MMIO_D(PIPE_LINK_N2(TRANSCODER_C), D_ALL);
  1413. MMIO_D(PIPE_DATA_M1(TRANSCODER_EDP), D_ALL);
  1414. MMIO_D(PIPE_DATA_N1(TRANSCODER_EDP), D_ALL);
  1415. MMIO_D(PIPE_DATA_M2(TRANSCODER_EDP), D_ALL);
  1416. MMIO_D(PIPE_DATA_N2(TRANSCODER_EDP), D_ALL);
  1417. MMIO_D(PIPE_LINK_M1(TRANSCODER_EDP), D_ALL);
  1418. MMIO_D(PIPE_LINK_N1(TRANSCODER_EDP), D_ALL);
  1419. MMIO_D(PIPE_LINK_M2(TRANSCODER_EDP), D_ALL);
  1420. MMIO_D(PIPE_LINK_N2(TRANSCODER_EDP), D_ALL);
  1421. MMIO_D(PF_CTL(PIPE_A), D_ALL);
  1422. MMIO_D(PF_WIN_SZ(PIPE_A), D_ALL);
  1423. MMIO_D(PF_WIN_POS(PIPE_A), D_ALL);
  1424. MMIO_D(PF_VSCALE(PIPE_A), D_ALL);
  1425. MMIO_D(PF_HSCALE(PIPE_A), D_ALL);
  1426. MMIO_D(PF_CTL(PIPE_B), D_ALL);
  1427. MMIO_D(PF_WIN_SZ(PIPE_B), D_ALL);
  1428. MMIO_D(PF_WIN_POS(PIPE_B), D_ALL);
  1429. MMIO_D(PF_VSCALE(PIPE_B), D_ALL);
  1430. MMIO_D(PF_HSCALE(PIPE_B), D_ALL);
  1431. MMIO_D(PF_CTL(PIPE_C), D_ALL);
  1432. MMIO_D(PF_WIN_SZ(PIPE_C), D_ALL);
  1433. MMIO_D(PF_WIN_POS(PIPE_C), D_ALL);
  1434. MMIO_D(PF_VSCALE(PIPE_C), D_ALL);
  1435. MMIO_D(PF_HSCALE(PIPE_C), D_ALL);
  1436. MMIO_D(WM0_PIPEA_ILK, D_ALL);
  1437. MMIO_D(WM0_PIPEB_ILK, D_ALL);
  1438. MMIO_D(WM0_PIPEC_IVB, D_ALL);
  1439. MMIO_D(WM1_LP_ILK, D_ALL);
  1440. MMIO_D(WM2_LP_ILK, D_ALL);
  1441. MMIO_D(WM3_LP_ILK, D_ALL);
  1442. MMIO_D(WM1S_LP_ILK, D_ALL);
  1443. MMIO_D(WM2S_LP_IVB, D_ALL);
  1444. MMIO_D(WM3S_LP_IVB, D_ALL);
  1445. MMIO_D(BLC_PWM_CPU_CTL2, D_ALL);
  1446. MMIO_D(BLC_PWM_CPU_CTL, D_ALL);
  1447. MMIO_D(BLC_PWM_PCH_CTL1, D_ALL);
  1448. MMIO_D(BLC_PWM_PCH_CTL2, D_ALL);
  1449. MMIO_D(0x48268, D_ALL);
  1450. MMIO_F(PCH_GMBUS0, 4 * 4, 0, 0, 0, D_ALL, gmbus_mmio_read,
  1451. gmbus_mmio_write);
  1452. MMIO_F(PCH_GPIOA, 6 * 4, F_UNALIGN, 0, 0, D_ALL, NULL, NULL);
  1453. MMIO_F(0xe4f00, 0x28, 0, 0, 0, D_ALL, NULL, NULL);
  1454. MMIO_F(_PCH_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
  1455. dp_aux_ch_ctl_mmio_write);
  1456. MMIO_F(_PCH_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
  1457. dp_aux_ch_ctl_mmio_write);
  1458. MMIO_F(_PCH_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
  1459. dp_aux_ch_ctl_mmio_write);
  1460. MMIO_RO(PCH_ADPA, D_ALL, 0, ADPA_CRT_HOTPLUG_MONITOR_MASK, NULL, pch_adpa_mmio_write);
  1461. MMIO_DH(_PCH_TRANSACONF, D_ALL, NULL, transconf_mmio_write);
  1462. MMIO_DH(_PCH_TRANSBCONF, D_ALL, NULL, transconf_mmio_write);
  1463. MMIO_DH(FDI_RX_IIR(PIPE_A), D_ALL, NULL, fdi_rx_iir_mmio_write);
  1464. MMIO_DH(FDI_RX_IIR(PIPE_B), D_ALL, NULL, fdi_rx_iir_mmio_write);
  1465. MMIO_DH(FDI_RX_IIR(PIPE_C), D_ALL, NULL, fdi_rx_iir_mmio_write);
  1466. MMIO_DH(FDI_RX_IMR(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
  1467. MMIO_DH(FDI_RX_IMR(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
  1468. MMIO_DH(FDI_RX_IMR(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
  1469. MMIO_DH(FDI_RX_CTL(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
  1470. MMIO_DH(FDI_RX_CTL(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
  1471. MMIO_DH(FDI_RX_CTL(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
  1472. MMIO_D(_PCH_TRANS_HTOTAL_A, D_ALL);
  1473. MMIO_D(_PCH_TRANS_HBLANK_A, D_ALL);
  1474. MMIO_D(_PCH_TRANS_HSYNC_A, D_ALL);
  1475. MMIO_D(_PCH_TRANS_VTOTAL_A, D_ALL);
  1476. MMIO_D(_PCH_TRANS_VBLANK_A, D_ALL);
  1477. MMIO_D(_PCH_TRANS_VSYNC_A, D_ALL);
  1478. MMIO_D(_PCH_TRANS_VSYNCSHIFT_A, D_ALL);
  1479. MMIO_D(_PCH_TRANS_HTOTAL_B, D_ALL);
  1480. MMIO_D(_PCH_TRANS_HBLANK_B, D_ALL);
  1481. MMIO_D(_PCH_TRANS_HSYNC_B, D_ALL);
  1482. MMIO_D(_PCH_TRANS_VTOTAL_B, D_ALL);
  1483. MMIO_D(_PCH_TRANS_VBLANK_B, D_ALL);
  1484. MMIO_D(_PCH_TRANS_VSYNC_B, D_ALL);
  1485. MMIO_D(_PCH_TRANS_VSYNCSHIFT_B, D_ALL);
  1486. MMIO_D(_PCH_TRANSA_DATA_M1, D_ALL);
  1487. MMIO_D(_PCH_TRANSA_DATA_N1, D_ALL);
  1488. MMIO_D(_PCH_TRANSA_DATA_M2, D_ALL);
  1489. MMIO_D(_PCH_TRANSA_DATA_N2, D_ALL);
  1490. MMIO_D(_PCH_TRANSA_LINK_M1, D_ALL);
  1491. MMIO_D(_PCH_TRANSA_LINK_N1, D_ALL);
  1492. MMIO_D(_PCH_TRANSA_LINK_M2, D_ALL);
  1493. MMIO_D(_PCH_TRANSA_LINK_N2, D_ALL);
  1494. MMIO_D(TRANS_DP_CTL(PIPE_A), D_ALL);
  1495. MMIO_D(TRANS_DP_CTL(PIPE_B), D_ALL);
  1496. MMIO_D(TRANS_DP_CTL(PIPE_C), D_ALL);
  1497. MMIO_D(TVIDEO_DIP_CTL(PIPE_A), D_ALL);
  1498. MMIO_D(TVIDEO_DIP_DATA(PIPE_A), D_ALL);
  1499. MMIO_D(TVIDEO_DIP_GCP(PIPE_A), D_ALL);
  1500. MMIO_D(TVIDEO_DIP_CTL(PIPE_B), D_ALL);
  1501. MMIO_D(TVIDEO_DIP_DATA(PIPE_B), D_ALL);
  1502. MMIO_D(TVIDEO_DIP_GCP(PIPE_B), D_ALL);
  1503. MMIO_D(TVIDEO_DIP_CTL(PIPE_C), D_ALL);
  1504. MMIO_D(TVIDEO_DIP_DATA(PIPE_C), D_ALL);
  1505. MMIO_D(TVIDEO_DIP_GCP(PIPE_C), D_ALL);
  1506. MMIO_D(_FDI_RXA_MISC, D_ALL);
  1507. MMIO_D(_FDI_RXB_MISC, D_ALL);
  1508. MMIO_D(_FDI_RXA_TUSIZE1, D_ALL);
  1509. MMIO_D(_FDI_RXA_TUSIZE2, D_ALL);
  1510. MMIO_D(_FDI_RXB_TUSIZE1, D_ALL);
  1511. MMIO_D(_FDI_RXB_TUSIZE2, D_ALL);
  1512. MMIO_DH(PCH_PP_CONTROL, D_ALL, NULL, pch_pp_control_mmio_write);
  1513. MMIO_D(PCH_PP_DIVISOR, D_ALL);
  1514. MMIO_D(PCH_PP_STATUS, D_ALL);
  1515. MMIO_D(PCH_LVDS, D_ALL);
  1516. MMIO_D(_PCH_DPLL_A, D_ALL);
  1517. MMIO_D(_PCH_DPLL_B, D_ALL);
  1518. MMIO_D(_PCH_FPA0, D_ALL);
  1519. MMIO_D(_PCH_FPA1, D_ALL);
  1520. MMIO_D(_PCH_FPB0, D_ALL);
  1521. MMIO_D(_PCH_FPB1, D_ALL);
  1522. MMIO_D(PCH_DREF_CONTROL, D_ALL);
  1523. MMIO_D(PCH_RAWCLK_FREQ, D_ALL);
  1524. MMIO_D(PCH_DPLL_SEL, D_ALL);
  1525. MMIO_D(0x61208, D_ALL);
  1526. MMIO_D(0x6120c, D_ALL);
  1527. MMIO_D(PCH_PP_ON_DELAYS, D_ALL);
  1528. MMIO_D(PCH_PP_OFF_DELAYS, D_ALL);
  1529. MMIO_DH(0xe651c, D_ALL, dpy_reg_mmio_read, NULL);
  1530. MMIO_DH(0xe661c, D_ALL, dpy_reg_mmio_read, NULL);
  1531. MMIO_DH(0xe671c, D_ALL, dpy_reg_mmio_read, NULL);
  1532. MMIO_DH(0xe681c, D_ALL, dpy_reg_mmio_read, NULL);
  1533. MMIO_DH(0xe6c04, D_ALL, dpy_reg_mmio_read_2, NULL);
  1534. MMIO_DH(0xe6e1c, D_ALL, dpy_reg_mmio_read_3, NULL);
  1535. MMIO_RO(PCH_PORT_HOTPLUG, D_ALL, 0,
  1536. PORTA_HOTPLUG_STATUS_MASK
  1537. | PORTB_HOTPLUG_STATUS_MASK
  1538. | PORTC_HOTPLUG_STATUS_MASK
  1539. | PORTD_HOTPLUG_STATUS_MASK,
  1540. NULL, NULL);
  1541. MMIO_DH(LCPLL_CTL, D_ALL, NULL, lcpll_ctl_mmio_write);
  1542. MMIO_D(FUSE_STRAP, D_ALL);
  1543. MMIO_D(DIGITAL_PORT_HOTPLUG_CNTRL, D_ALL);
  1544. MMIO_D(DISP_ARB_CTL, D_ALL);
  1545. MMIO_D(DISP_ARB_CTL2, D_ALL);
  1546. MMIO_D(ILK_DISPLAY_CHICKEN1, D_ALL);
  1547. MMIO_D(ILK_DISPLAY_CHICKEN2, D_ALL);
  1548. MMIO_D(ILK_DSPCLK_GATE_D, D_ALL);
  1549. MMIO_D(SOUTH_CHICKEN1, D_ALL);
  1550. MMIO_DH(SOUTH_CHICKEN2, D_ALL, NULL, south_chicken2_mmio_write);
  1551. MMIO_D(_TRANSA_CHICKEN1, D_ALL);
  1552. MMIO_D(_TRANSB_CHICKEN1, D_ALL);
  1553. MMIO_D(SOUTH_DSPCLK_GATE_D, D_ALL);
  1554. MMIO_D(_TRANSA_CHICKEN2, D_ALL);
  1555. MMIO_D(_TRANSB_CHICKEN2, D_ALL);
  1556. MMIO_D(ILK_DPFC_CB_BASE, D_ALL);
  1557. MMIO_D(ILK_DPFC_CONTROL, D_ALL);
  1558. MMIO_D(ILK_DPFC_RECOMP_CTL, D_ALL);
  1559. MMIO_D(ILK_DPFC_STATUS, D_ALL);
  1560. MMIO_D(ILK_DPFC_FENCE_YOFF, D_ALL);
  1561. MMIO_D(ILK_DPFC_CHICKEN, D_ALL);
  1562. MMIO_D(ILK_FBC_RT_BASE, D_ALL);
  1563. MMIO_D(IPS_CTL, D_ALL);
  1564. MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_A), D_ALL);
  1565. MMIO_D(PIPE_CSC_COEFF_BY(PIPE_A), D_ALL);
  1566. MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_A), D_ALL);
  1567. MMIO_D(PIPE_CSC_COEFF_BU(PIPE_A), D_ALL);
  1568. MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_A), D_ALL);
  1569. MMIO_D(PIPE_CSC_COEFF_BV(PIPE_A), D_ALL);
  1570. MMIO_D(PIPE_CSC_MODE(PIPE_A), D_ALL);
  1571. MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_A), D_ALL);
  1572. MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_A), D_ALL);
  1573. MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_A), D_ALL);
  1574. MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_A), D_ALL);
  1575. MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_A), D_ALL);
  1576. MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_A), D_ALL);
  1577. MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_B), D_ALL);
  1578. MMIO_D(PIPE_CSC_COEFF_BY(PIPE_B), D_ALL);
  1579. MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_B), D_ALL);
  1580. MMIO_D(PIPE_CSC_COEFF_BU(PIPE_B), D_ALL);
  1581. MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_B), D_ALL);
  1582. MMIO_D(PIPE_CSC_COEFF_BV(PIPE_B), D_ALL);
  1583. MMIO_D(PIPE_CSC_MODE(PIPE_B), D_ALL);
  1584. MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_B), D_ALL);
  1585. MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_B), D_ALL);
  1586. MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_B), D_ALL);
  1587. MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_B), D_ALL);
  1588. MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_B), D_ALL);
  1589. MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_B), D_ALL);
  1590. MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_C), D_ALL);
  1591. MMIO_D(PIPE_CSC_COEFF_BY(PIPE_C), D_ALL);
  1592. MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_C), D_ALL);
  1593. MMIO_D(PIPE_CSC_COEFF_BU(PIPE_C), D_ALL);
  1594. MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_C), D_ALL);
  1595. MMIO_D(PIPE_CSC_COEFF_BV(PIPE_C), D_ALL);
  1596. MMIO_D(PIPE_CSC_MODE(PIPE_C), D_ALL);
  1597. MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_C), D_ALL);
  1598. MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_C), D_ALL);
  1599. MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_C), D_ALL);
  1600. MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_C), D_ALL);
  1601. MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_C), D_ALL);
  1602. MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_C), D_ALL);
  1603. MMIO_D(PREC_PAL_INDEX(PIPE_A), D_ALL);
  1604. MMIO_D(PREC_PAL_DATA(PIPE_A), D_ALL);
  1605. MMIO_F(PREC_PAL_GC_MAX(PIPE_A, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
  1606. MMIO_D(PREC_PAL_INDEX(PIPE_B), D_ALL);
  1607. MMIO_D(PREC_PAL_DATA(PIPE_B), D_ALL);
  1608. MMIO_F(PREC_PAL_GC_MAX(PIPE_B, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
  1609. MMIO_D(PREC_PAL_INDEX(PIPE_C), D_ALL);
  1610. MMIO_D(PREC_PAL_DATA(PIPE_C), D_ALL);
  1611. MMIO_F(PREC_PAL_GC_MAX(PIPE_C, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
  1612. MMIO_D(0x60110, D_ALL);
  1613. MMIO_D(0x61110, D_ALL);
  1614. MMIO_F(0x70400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
  1615. MMIO_F(0x71400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
  1616. MMIO_F(0x72400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
  1617. MMIO_F(0x70440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1618. MMIO_F(0x71440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1619. MMIO_F(0x72440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1620. MMIO_F(0x7044c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1621. MMIO_F(0x7144c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1622. MMIO_F(0x7244c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1623. MMIO_D(PIPE_WM_LINETIME(PIPE_A), D_ALL);
  1624. MMIO_D(PIPE_WM_LINETIME(PIPE_B), D_ALL);
  1625. MMIO_D(PIPE_WM_LINETIME(PIPE_C), D_ALL);
  1626. MMIO_D(SPLL_CTL, D_ALL);
  1627. MMIO_D(_WRPLL_CTL1, D_ALL);
  1628. MMIO_D(_WRPLL_CTL2, D_ALL);
  1629. MMIO_D(PORT_CLK_SEL(PORT_A), D_ALL);
  1630. MMIO_D(PORT_CLK_SEL(PORT_B), D_ALL);
  1631. MMIO_D(PORT_CLK_SEL(PORT_C), D_ALL);
  1632. MMIO_D(PORT_CLK_SEL(PORT_D), D_ALL);
  1633. MMIO_D(PORT_CLK_SEL(PORT_E), D_ALL);
  1634. MMIO_D(TRANS_CLK_SEL(TRANSCODER_A), D_ALL);
  1635. MMIO_D(TRANS_CLK_SEL(TRANSCODER_B), D_ALL);
  1636. MMIO_D(TRANS_CLK_SEL(TRANSCODER_C), D_ALL);
  1637. MMIO_D(HSW_NDE_RSTWRN_OPT, D_ALL);
  1638. MMIO_D(0x46508, D_ALL);
  1639. MMIO_D(0x49080, D_ALL);
  1640. MMIO_D(0x49180, D_ALL);
  1641. MMIO_D(0x49280, D_ALL);
  1642. MMIO_F(0x49090, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
  1643. MMIO_F(0x49190, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
  1644. MMIO_F(0x49290, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
  1645. MMIO_D(GAMMA_MODE(PIPE_A), D_ALL);
  1646. MMIO_D(GAMMA_MODE(PIPE_B), D_ALL);
  1647. MMIO_D(GAMMA_MODE(PIPE_C), D_ALL);
  1648. MMIO_D(PIPE_MULT(PIPE_A), D_ALL);
  1649. MMIO_D(PIPE_MULT(PIPE_B), D_ALL);
  1650. MMIO_D(PIPE_MULT(PIPE_C), D_ALL);
  1651. MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_A), D_ALL);
  1652. MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_B), D_ALL);
  1653. MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_C), D_ALL);
  1654. MMIO_DH(SFUSE_STRAP, D_ALL, NULL, NULL);
  1655. MMIO_D(SBI_ADDR, D_ALL);
  1656. MMIO_DH(SBI_DATA, D_ALL, sbi_data_mmio_read, NULL);
  1657. MMIO_DH(SBI_CTL_STAT, D_ALL, NULL, sbi_ctl_mmio_write);
  1658. MMIO_D(PIXCLK_GATE, D_ALL);
  1659. MMIO_F(_DPA_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_ALL, NULL,
  1660. dp_aux_ch_ctl_mmio_write);
  1661. MMIO_DH(DDI_BUF_CTL(PORT_A), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1662. MMIO_DH(DDI_BUF_CTL(PORT_B), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1663. MMIO_DH(DDI_BUF_CTL(PORT_C), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1664. MMIO_DH(DDI_BUF_CTL(PORT_D), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1665. MMIO_DH(DDI_BUF_CTL(PORT_E), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1666. MMIO_DH(DP_TP_CTL(PORT_A), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1667. MMIO_DH(DP_TP_CTL(PORT_B), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1668. MMIO_DH(DP_TP_CTL(PORT_C), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1669. MMIO_DH(DP_TP_CTL(PORT_D), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1670. MMIO_DH(DP_TP_CTL(PORT_E), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1671. MMIO_DH(DP_TP_STATUS(PORT_A), D_ALL, NULL, dp_tp_status_mmio_write);
  1672. MMIO_DH(DP_TP_STATUS(PORT_B), D_ALL, NULL, dp_tp_status_mmio_write);
  1673. MMIO_DH(DP_TP_STATUS(PORT_C), D_ALL, NULL, dp_tp_status_mmio_write);
  1674. MMIO_DH(DP_TP_STATUS(PORT_D), D_ALL, NULL, dp_tp_status_mmio_write);
  1675. MMIO_DH(DP_TP_STATUS(PORT_E), D_ALL, NULL, NULL);
  1676. MMIO_F(_DDI_BUF_TRANS_A, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1677. MMIO_F(0x64e60, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1678. MMIO_F(0x64eC0, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1679. MMIO_F(0x64f20, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1680. MMIO_F(0x64f80, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1681. MMIO_D(HSW_AUD_CFG(PIPE_A), D_ALL);
  1682. MMIO_D(HSW_AUD_PIN_ELD_CP_VLD, D_ALL);
  1683. MMIO_DH(_TRANS_DDI_FUNC_CTL_A, D_ALL, NULL, NULL);
  1684. MMIO_DH(_TRANS_DDI_FUNC_CTL_B, D_ALL, NULL, NULL);
  1685. MMIO_DH(_TRANS_DDI_FUNC_CTL_C, D_ALL, NULL, NULL);
  1686. MMIO_DH(_TRANS_DDI_FUNC_CTL_EDP, D_ALL, NULL, NULL);
  1687. MMIO_D(_TRANSA_MSA_MISC, D_ALL);
  1688. MMIO_D(_TRANSB_MSA_MISC, D_ALL);
  1689. MMIO_D(_TRANSC_MSA_MISC, D_ALL);
  1690. MMIO_D(_TRANS_EDP_MSA_MISC, D_ALL);
  1691. MMIO_DH(FORCEWAKE, D_ALL, NULL, NULL);
  1692. MMIO_D(FORCEWAKE_ACK, D_ALL);
  1693. MMIO_D(GEN6_GT_CORE_STATUS, D_ALL);
  1694. MMIO_D(GEN6_GT_THREAD_STATUS_REG, D_ALL);
  1695. MMIO_D(GTFIFODBG, D_ALL);
  1696. MMIO_D(GTFIFOCTL, D_ALL);
  1697. MMIO_DH(FORCEWAKE_MT, D_PRE_SKL, NULL, mul_force_wake_write);
  1698. MMIO_DH(FORCEWAKE_ACK_HSW, D_HSW | D_BDW, NULL, NULL);
  1699. MMIO_D(ECOBUS, D_ALL);
  1700. MMIO_DH(GEN6_RC_CONTROL, D_ALL, NULL, NULL);
  1701. MMIO_DH(GEN6_RC_STATE, D_ALL, NULL, NULL);
  1702. MMIO_D(GEN6_RPNSWREQ, D_ALL);
  1703. MMIO_D(GEN6_RC_VIDEO_FREQ, D_ALL);
  1704. MMIO_D(GEN6_RP_DOWN_TIMEOUT, D_ALL);
  1705. MMIO_D(GEN6_RP_INTERRUPT_LIMITS, D_ALL);
  1706. MMIO_D(GEN6_RPSTAT1, D_ALL);
  1707. MMIO_D(GEN6_RP_CONTROL, D_ALL);
  1708. MMIO_D(GEN6_RP_UP_THRESHOLD, D_ALL);
  1709. MMIO_D(GEN6_RP_DOWN_THRESHOLD, D_ALL);
  1710. MMIO_D(GEN6_RP_CUR_UP_EI, D_ALL);
  1711. MMIO_D(GEN6_RP_CUR_UP, D_ALL);
  1712. MMIO_D(GEN6_RP_PREV_UP, D_ALL);
  1713. MMIO_D(GEN6_RP_CUR_DOWN_EI, D_ALL);
  1714. MMIO_D(GEN6_RP_CUR_DOWN, D_ALL);
  1715. MMIO_D(GEN6_RP_PREV_DOWN, D_ALL);
  1716. MMIO_D(GEN6_RP_UP_EI, D_ALL);
  1717. MMIO_D(GEN6_RP_DOWN_EI, D_ALL);
  1718. MMIO_D(GEN6_RP_IDLE_HYSTERSIS, D_ALL);
  1719. MMIO_D(GEN6_RC1_WAKE_RATE_LIMIT, D_ALL);
  1720. MMIO_D(GEN6_RC6_WAKE_RATE_LIMIT, D_ALL);
  1721. MMIO_D(GEN6_RC6pp_WAKE_RATE_LIMIT, D_ALL);
  1722. MMIO_D(GEN6_RC_EVALUATION_INTERVAL, D_ALL);
  1723. MMIO_D(GEN6_RC_IDLE_HYSTERSIS, D_ALL);
  1724. MMIO_D(GEN6_RC_SLEEP, D_ALL);
  1725. MMIO_D(GEN6_RC1e_THRESHOLD, D_ALL);
  1726. MMIO_D(GEN6_RC6_THRESHOLD, D_ALL);
  1727. MMIO_D(GEN6_RC6p_THRESHOLD, D_ALL);
  1728. MMIO_D(GEN6_RC6pp_THRESHOLD, D_ALL);
  1729. MMIO_D(GEN6_PMINTRMSK, D_ALL);
  1730. MMIO_DH(HSW_PWR_WELL_BIOS, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
  1731. MMIO_DH(HSW_PWR_WELL_DRIVER, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
  1732. MMIO_DH(HSW_PWR_WELL_KVMR, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
  1733. MMIO_DH(HSW_PWR_WELL_DEBUG, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
  1734. MMIO_DH(HSW_PWR_WELL_CTL5, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
  1735. MMIO_DH(HSW_PWR_WELL_CTL6, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
  1736. MMIO_D(RSTDBYCTL, D_ALL);
  1737. MMIO_DH(GEN6_GDRST, D_ALL, NULL, gdrst_mmio_write);
  1738. MMIO_F(FENCE_REG_GEN6_LO(0), 0x80, 0, 0, 0, D_ALL, fence_mmio_read, fence_mmio_write);
  1739. MMIO_F(VGT_PVINFO_PAGE, VGT_PVINFO_SIZE, F_UNALIGN, 0, 0, D_ALL, pvinfo_mmio_read, pvinfo_mmio_write);
  1740. MMIO_DH(CPU_VGACNTRL, D_ALL, NULL, vga_control_mmio_write);
  1741. MMIO_F(MCHBAR_MIRROR_BASE_SNB, 0x40000, 0, 0, 0, D_ALL, NULL, NULL);
  1742. MMIO_D(TILECTL, D_ALL);
  1743. MMIO_D(GEN6_UCGCTL1, D_ALL);
  1744. MMIO_D(GEN6_UCGCTL2, D_ALL);
  1745. MMIO_F(0x4f000, 0x90, 0, 0, 0, D_ALL, NULL, NULL);
  1746. MMIO_D(GEN6_PCODE_MAILBOX, D_PRE_SKL);
  1747. MMIO_D(GEN6_PCODE_DATA, D_ALL);
  1748. MMIO_D(0x13812c, D_ALL);
  1749. MMIO_DH(GEN7_ERR_INT, D_ALL, NULL, NULL);
  1750. MMIO_D(HSW_EDRAM_CAP, D_ALL);
  1751. MMIO_D(HSW_IDICR, D_ALL);
  1752. MMIO_DH(GFX_FLSH_CNTL_GEN6, D_ALL, NULL, NULL);
  1753. MMIO_D(0x3c, D_ALL);
  1754. MMIO_D(0x860, D_ALL);
  1755. MMIO_D(ECOSKPD, D_ALL);
  1756. MMIO_D(0x121d0, D_ALL);
  1757. MMIO_D(GEN6_BLITTER_ECOSKPD, D_ALL);
  1758. MMIO_D(0x41d0, D_ALL);
  1759. MMIO_D(GAC_ECO_BITS, D_ALL);
  1760. MMIO_D(0x6200, D_ALL);
  1761. MMIO_D(0x6204, D_ALL);
  1762. MMIO_D(0x6208, D_ALL);
  1763. MMIO_D(0x7118, D_ALL);
  1764. MMIO_D(0x7180, D_ALL);
  1765. MMIO_D(0x7408, D_ALL);
  1766. MMIO_D(0x7c00, D_ALL);
  1767. MMIO_D(GEN6_MBCTL, D_ALL);
  1768. MMIO_D(0x911c, D_ALL);
  1769. MMIO_D(0x9120, D_ALL);
  1770. MMIO_DFH(GEN7_UCGCTL4, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1771. MMIO_D(GAB_CTL, D_ALL);
  1772. MMIO_D(0x48800, D_ALL);
  1773. MMIO_D(0xce044, D_ALL);
  1774. MMIO_D(0xe6500, D_ALL);
  1775. MMIO_D(0xe6504, D_ALL);
  1776. MMIO_D(0xe6600, D_ALL);
  1777. MMIO_D(0xe6604, D_ALL);
  1778. MMIO_D(0xe6700, D_ALL);
  1779. MMIO_D(0xe6704, D_ALL);
  1780. MMIO_D(0xe6800, D_ALL);
  1781. MMIO_D(0xe6804, D_ALL);
  1782. MMIO_D(PCH_GMBUS4, D_ALL);
  1783. MMIO_D(PCH_GMBUS5, D_ALL);
  1784. MMIO_D(0x902c, D_ALL);
  1785. MMIO_D(0xec008, D_ALL);
  1786. MMIO_D(0xec00c, D_ALL);
  1787. MMIO_D(0xec008 + 0x18, D_ALL);
  1788. MMIO_D(0xec00c + 0x18, D_ALL);
  1789. MMIO_D(0xec008 + 0x18 * 2, D_ALL);
  1790. MMIO_D(0xec00c + 0x18 * 2, D_ALL);
  1791. MMIO_D(0xec008 + 0x18 * 3, D_ALL);
  1792. MMIO_D(0xec00c + 0x18 * 3, D_ALL);
  1793. MMIO_D(0xec408, D_ALL);
  1794. MMIO_D(0xec40c, D_ALL);
  1795. MMIO_D(0xec408 + 0x18, D_ALL);
  1796. MMIO_D(0xec40c + 0x18, D_ALL);
  1797. MMIO_D(0xec408 + 0x18 * 2, D_ALL);
  1798. MMIO_D(0xec40c + 0x18 * 2, D_ALL);
  1799. MMIO_D(0xec408 + 0x18 * 3, D_ALL);
  1800. MMIO_D(0xec40c + 0x18 * 3, D_ALL);
  1801. MMIO_D(0xfc810, D_ALL);
  1802. MMIO_D(0xfc81c, D_ALL);
  1803. MMIO_D(0xfc828, D_ALL);
  1804. MMIO_D(0xfc834, D_ALL);
  1805. MMIO_D(0xfcc00, D_ALL);
  1806. MMIO_D(0xfcc0c, D_ALL);
  1807. MMIO_D(0xfcc18, D_ALL);
  1808. MMIO_D(0xfcc24, D_ALL);
  1809. MMIO_D(0xfd000, D_ALL);
  1810. MMIO_D(0xfd00c, D_ALL);
  1811. MMIO_D(0xfd018, D_ALL);
  1812. MMIO_D(0xfd024, D_ALL);
  1813. MMIO_D(0xfd034, D_ALL);
  1814. MMIO_DH(FPGA_DBG, D_ALL, NULL, fpga_dbg_mmio_write);
  1815. MMIO_D(0x2054, D_ALL);
  1816. MMIO_D(0x12054, D_ALL);
  1817. MMIO_D(0x22054, D_ALL);
  1818. MMIO_D(0x1a054, D_ALL);
  1819. MMIO_D(0x44070, D_ALL);
  1820. MMIO_D(0x215c, D_HSW_PLUS);
  1821. MMIO_DFH(0x2178, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1822. MMIO_DFH(0x217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1823. MMIO_DFH(0x12178, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1824. MMIO_DFH(0x1217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1825. MMIO_F(0x2290, 8, 0, 0, 0, D_HSW_PLUS, NULL, NULL);
  1826. MMIO_D(GEN7_OACONTROL, D_HSW);
  1827. MMIO_D(0x2b00, D_BDW_PLUS);
  1828. MMIO_D(0x2360, D_BDW_PLUS);
  1829. MMIO_F(0x5200, 32, 0, 0, 0, D_ALL, NULL, NULL);
  1830. MMIO_F(0x5240, 32, 0, 0, 0, D_ALL, NULL, NULL);
  1831. MMIO_F(0x5280, 16, 0, 0, 0, D_ALL, NULL, NULL);
  1832. MMIO_DFH(0x1c17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1833. MMIO_DFH(0x1c178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1834. MMIO_D(BCS_SWCTRL, D_ALL);
  1835. MMIO_F(HS_INVOCATION_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
  1836. MMIO_F(DS_INVOCATION_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
  1837. MMIO_F(IA_VERTICES_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
  1838. MMIO_F(IA_PRIMITIVES_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
  1839. MMIO_F(VS_INVOCATION_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
  1840. MMIO_F(GS_INVOCATION_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
  1841. MMIO_F(GS_PRIMITIVES_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
  1842. MMIO_F(CL_INVOCATION_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
  1843. MMIO_F(CL_PRIMITIVES_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
  1844. MMIO_F(PS_INVOCATION_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
  1845. MMIO_F(PS_DEPTH_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
  1846. MMIO_DH(0x4260, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  1847. MMIO_DH(0x4264, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  1848. MMIO_DH(0x4268, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  1849. MMIO_DH(0x426c, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  1850. MMIO_DH(0x4270, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  1851. MMIO_DFH(0x4094, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1852. return 0;
  1853. }
  1854. static int init_broadwell_mmio_info(struct intel_gvt *gvt)
  1855. {
  1856. struct drm_i915_private *dev_priv = gvt->dev_priv;
  1857. int ret;
  1858. MMIO_DH(RING_IMR(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL,
  1859. intel_vgpu_reg_imr_handler);
  1860. MMIO_DH(GEN8_GT_IMR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  1861. MMIO_DH(GEN8_GT_IER(0), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  1862. MMIO_DH(GEN8_GT_IIR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  1863. MMIO_D(GEN8_GT_ISR(0), D_BDW_PLUS);
  1864. MMIO_DH(GEN8_GT_IMR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  1865. MMIO_DH(GEN8_GT_IER(1), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  1866. MMIO_DH(GEN8_GT_IIR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  1867. MMIO_D(GEN8_GT_ISR(1), D_BDW_PLUS);
  1868. MMIO_DH(GEN8_GT_IMR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  1869. MMIO_DH(GEN8_GT_IER(2), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  1870. MMIO_DH(GEN8_GT_IIR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  1871. MMIO_D(GEN8_GT_ISR(2), D_BDW_PLUS);
  1872. MMIO_DH(GEN8_GT_IMR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  1873. MMIO_DH(GEN8_GT_IER(3), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  1874. MMIO_DH(GEN8_GT_IIR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  1875. MMIO_D(GEN8_GT_ISR(3), D_BDW_PLUS);
  1876. MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_A), D_BDW_PLUS, NULL,
  1877. intel_vgpu_reg_imr_handler);
  1878. MMIO_DH(GEN8_DE_PIPE_IER(PIPE_A), D_BDW_PLUS, NULL,
  1879. intel_vgpu_reg_ier_handler);
  1880. MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_A), D_BDW_PLUS, NULL,
  1881. intel_vgpu_reg_iir_handler);
  1882. MMIO_D(GEN8_DE_PIPE_ISR(PIPE_A), D_BDW_PLUS);
  1883. MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_B), D_BDW_PLUS, NULL,
  1884. intel_vgpu_reg_imr_handler);
  1885. MMIO_DH(GEN8_DE_PIPE_IER(PIPE_B), D_BDW_PLUS, NULL,
  1886. intel_vgpu_reg_ier_handler);
  1887. MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_B), D_BDW_PLUS, NULL,
  1888. intel_vgpu_reg_iir_handler);
  1889. MMIO_D(GEN8_DE_PIPE_ISR(PIPE_B), D_BDW_PLUS);
  1890. MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_C), D_BDW_PLUS, NULL,
  1891. intel_vgpu_reg_imr_handler);
  1892. MMIO_DH(GEN8_DE_PIPE_IER(PIPE_C), D_BDW_PLUS, NULL,
  1893. intel_vgpu_reg_ier_handler);
  1894. MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_C), D_BDW_PLUS, NULL,
  1895. intel_vgpu_reg_iir_handler);
  1896. MMIO_D(GEN8_DE_PIPE_ISR(PIPE_C), D_BDW_PLUS);
  1897. MMIO_DH(GEN8_DE_PORT_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  1898. MMIO_DH(GEN8_DE_PORT_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  1899. MMIO_DH(GEN8_DE_PORT_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  1900. MMIO_D(GEN8_DE_PORT_ISR, D_BDW_PLUS);
  1901. MMIO_DH(GEN8_DE_MISC_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  1902. MMIO_DH(GEN8_DE_MISC_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  1903. MMIO_DH(GEN8_DE_MISC_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  1904. MMIO_D(GEN8_DE_MISC_ISR, D_BDW_PLUS);
  1905. MMIO_DH(GEN8_PCU_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  1906. MMIO_DH(GEN8_PCU_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  1907. MMIO_DH(GEN8_PCU_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  1908. MMIO_D(GEN8_PCU_ISR, D_BDW_PLUS);
  1909. MMIO_DH(GEN8_MASTER_IRQ, D_BDW_PLUS, NULL,
  1910. intel_vgpu_reg_master_irq_handler);
  1911. MMIO_D(RING_HWSTAM(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
  1912. MMIO_D(0x1c134, D_BDW_PLUS);
  1913. MMIO_D(RING_TAIL(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
  1914. MMIO_D(RING_HEAD(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
  1915. MMIO_GM(RING_START(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, NULL);
  1916. MMIO_D(RING_CTL(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
  1917. MMIO_D(RING_ACTHD(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
  1918. MMIO_D(RING_ACTHD_UDW(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
  1919. MMIO_DFH(0x1c29c, D_BDW_PLUS, F_MODE_MASK, NULL, ring_mode_mmio_write);
  1920. MMIO_DFH(RING_MI_MODE(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_MODE_MASK,
  1921. NULL, NULL);
  1922. MMIO_DFH(RING_INSTPM(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_MODE_MASK,
  1923. NULL, NULL);
  1924. MMIO_DFH(RING_TIMESTAMP(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
  1925. ring_timestamp_mmio_read, NULL);
  1926. MMIO_RING_D(RING_ACTHD_UDW, D_BDW_PLUS);
  1927. #define RING_REG(base) (base + 0xd0)
  1928. MMIO_RING_F(RING_REG, 4, F_RO, 0,
  1929. ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
  1930. ring_reset_ctl_write);
  1931. MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO, 0,
  1932. ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
  1933. ring_reset_ctl_write);
  1934. #undef RING_REG
  1935. #define RING_REG(base) (base + 0x230)
  1936. MMIO_RING_DFH(RING_REG, D_BDW_PLUS, 0, NULL, elsp_mmio_write);
  1937. MMIO_DH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, elsp_mmio_write);
  1938. #undef RING_REG
  1939. #define RING_REG(base) (base + 0x234)
  1940. MMIO_RING_F(RING_REG, 8, F_RO, 0, ~0, D_BDW_PLUS, NULL, NULL);
  1941. MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO, 0, ~0LL, D_BDW_PLUS, NULL, NULL);
  1942. #undef RING_REG
  1943. #define RING_REG(base) (base + 0x244)
  1944. MMIO_RING_D(RING_REG, D_BDW_PLUS);
  1945. MMIO_D(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
  1946. #undef RING_REG
  1947. #define RING_REG(base) (base + 0x370)
  1948. MMIO_RING_F(RING_REG, 48, F_RO, 0, ~0, D_BDW_PLUS, NULL, NULL);
  1949. MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 48, F_RO, 0, ~0, D_BDW_PLUS,
  1950. NULL, NULL);
  1951. #undef RING_REG
  1952. #define RING_REG(base) (base + 0x3a0)
  1953. MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
  1954. MMIO_DFH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
  1955. #undef RING_REG
  1956. MMIO_D(PIPEMISC(PIPE_A), D_BDW_PLUS);
  1957. MMIO_D(PIPEMISC(PIPE_B), D_BDW_PLUS);
  1958. MMIO_D(PIPEMISC(PIPE_C), D_BDW_PLUS);
  1959. MMIO_D(0x1c1d0, D_BDW_PLUS);
  1960. MMIO_D(GEN6_MBCUNIT_SNPCR, D_BDW_PLUS);
  1961. MMIO_D(GEN7_MISCCPCTL, D_BDW_PLUS);
  1962. MMIO_D(0x1c054, D_BDW_PLUS);
  1963. MMIO_D(GEN8_PRIVATE_PAT_LO, D_BDW_PLUS);
  1964. MMIO_D(GEN8_PRIVATE_PAT_HI, D_BDW_PLUS);
  1965. MMIO_D(GAMTARBMODE, D_BDW_PLUS);
  1966. #define RING_REG(base) (base + 0x270)
  1967. MMIO_RING_F(RING_REG, 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
  1968. MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
  1969. #undef RING_REG
  1970. MMIO_RING_GM(RING_HWS_PGA, D_BDW_PLUS, NULL, NULL);
  1971. MMIO_GM(0x1c080, D_BDW_PLUS, NULL, NULL);
  1972. MMIO_DFH(HDC_CHICKEN0, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1973. MMIO_D(CHICKEN_PIPESL_1(PIPE_A), D_BDW);
  1974. MMIO_D(CHICKEN_PIPESL_1(PIPE_B), D_BDW);
  1975. MMIO_D(CHICKEN_PIPESL_1(PIPE_C), D_BDW);
  1976. MMIO_D(WM_MISC, D_BDW);
  1977. MMIO_D(BDW_EDP_PSR_BASE, D_BDW);
  1978. MMIO_D(0x66c00, D_BDW_PLUS);
  1979. MMIO_D(0x66c04, D_BDW_PLUS);
  1980. MMIO_D(HSW_GTT_CACHE_EN, D_BDW_PLUS);
  1981. MMIO_D(GEN8_EU_DISABLE0, D_BDW_PLUS);
  1982. MMIO_D(GEN8_EU_DISABLE1, D_BDW_PLUS);
  1983. MMIO_D(GEN8_EU_DISABLE2, D_BDW_PLUS);
  1984. MMIO_D(0xfdc, D_BDW);
  1985. MMIO_DFH(GEN8_ROW_CHICKEN, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1986. MMIO_D(GEN7_ROW_CHICKEN2, D_BDW_PLUS);
  1987. MMIO_D(GEN8_UCGCTL6, D_BDW_PLUS);
  1988. MMIO_D(0xb1f0, D_BDW);
  1989. MMIO_D(0xb1c0, D_BDW);
  1990. MMIO_DFH(GEN8_L3SQCREG4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1991. MMIO_D(0xb100, D_BDW);
  1992. MMIO_D(0xb10c, D_BDW);
  1993. MMIO_D(0xb110, D_BDW);
  1994. MMIO_DFH(0x24d0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1995. MMIO_DFH(0x24d4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1996. MMIO_DFH(0x24d8, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1997. MMIO_DFH(0x24dc, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1998. MMIO_D(0x83a4, D_BDW);
  1999. MMIO_D(GEN8_L3_LRA_1_GPGPU, D_BDW_PLUS);
  2000. MMIO_D(0x8430, D_BDW);
  2001. MMIO_D(0x110000, D_BDW_PLUS);
  2002. MMIO_D(0x48400, D_BDW_PLUS);
  2003. MMIO_D(0x6e570, D_BDW_PLUS);
  2004. MMIO_D(0x65f10, D_BDW_PLUS);
  2005. MMIO_DFH(0xe194, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2006. MMIO_DFH(0xe188, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2007. MMIO_DFH(HALF_SLICE_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2008. MMIO_DFH(0x2580, D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
  2009. MMIO_D(0x2248, D_BDW);
  2010. return 0;
  2011. }
  2012. static int init_skl_mmio_info(struct intel_gvt *gvt)
  2013. {
  2014. struct drm_i915_private *dev_priv = gvt->dev_priv;
  2015. int ret;
  2016. MMIO_DH(FORCEWAKE_RENDER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
  2017. MMIO_DH(FORCEWAKE_ACK_RENDER_GEN9, D_SKL_PLUS, NULL, NULL);
  2018. MMIO_DH(FORCEWAKE_BLITTER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
  2019. MMIO_DH(FORCEWAKE_ACK_BLITTER_GEN9, D_SKL_PLUS, NULL, NULL);
  2020. MMIO_DH(FORCEWAKE_MEDIA_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
  2021. MMIO_DH(FORCEWAKE_ACK_MEDIA_GEN9, D_SKL_PLUS, NULL, NULL);
  2022. MMIO_F(_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL, NULL, dp_aux_ch_ctl_mmio_write);
  2023. MMIO_F(_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL, NULL, dp_aux_ch_ctl_mmio_write);
  2024. MMIO_F(_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL, NULL, dp_aux_ch_ctl_mmio_write);
  2025. MMIO_D(HSW_PWR_WELL_BIOS, D_SKL);
  2026. MMIO_DH(HSW_PWR_WELL_DRIVER, D_SKL, NULL, skl_power_well_ctl_write);
  2027. MMIO_DH(GEN6_PCODE_MAILBOX, D_SKL, NULL, mailbox_write);
  2028. MMIO_D(0xa210, D_SKL_PLUS);
  2029. MMIO_D(GEN9_MEDIA_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
  2030. MMIO_D(GEN9_RENDER_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
  2031. MMIO_DFH(GEN9_GAMT_ECO_REG_RW_IA, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
  2032. MMIO_DH(0x4ddc, D_SKL, NULL, skl_misc_ctl_write);
  2033. MMIO_DH(0x42080, D_SKL, NULL, skl_misc_ctl_write);
  2034. MMIO_D(0x45504, D_SKL);
  2035. MMIO_D(0x45520, D_SKL);
  2036. MMIO_D(0x46000, D_SKL);
  2037. MMIO_DH(0x46010, D_SKL, NULL, skl_lcpll_write);
  2038. MMIO_DH(0x46014, D_SKL, NULL, skl_lcpll_write);
  2039. MMIO_D(0x6C040, D_SKL);
  2040. MMIO_D(0x6C048, D_SKL);
  2041. MMIO_D(0x6C050, D_SKL);
  2042. MMIO_D(0x6C044, D_SKL);
  2043. MMIO_D(0x6C04C, D_SKL);
  2044. MMIO_D(0x6C054, D_SKL);
  2045. MMIO_D(0x6c058, D_SKL);
  2046. MMIO_D(0x6c05c, D_SKL);
  2047. MMIO_DH(0X6c060, D_SKL, dpll_status_read, NULL);
  2048. MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 0), D_SKL, NULL, pf_write);
  2049. MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 1), D_SKL, NULL, pf_write);
  2050. MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 0), D_SKL, NULL, pf_write);
  2051. MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 1), D_SKL, NULL, pf_write);
  2052. MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 0), D_SKL, NULL, pf_write);
  2053. MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 1), D_SKL, NULL, pf_write);
  2054. MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 0), D_SKL, NULL, pf_write);
  2055. MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 1), D_SKL, NULL, pf_write);
  2056. MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 0), D_SKL, NULL, pf_write);
  2057. MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 1), D_SKL, NULL, pf_write);
  2058. MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 0), D_SKL, NULL, pf_write);
  2059. MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 1), D_SKL, NULL, pf_write);
  2060. MMIO_DH(SKL_PS_CTRL(PIPE_A, 0), D_SKL, NULL, pf_write);
  2061. MMIO_DH(SKL_PS_CTRL(PIPE_A, 1), D_SKL, NULL, pf_write);
  2062. MMIO_DH(SKL_PS_CTRL(PIPE_B, 0), D_SKL, NULL, pf_write);
  2063. MMIO_DH(SKL_PS_CTRL(PIPE_B, 1), D_SKL, NULL, pf_write);
  2064. MMIO_DH(SKL_PS_CTRL(PIPE_C, 0), D_SKL, NULL, pf_write);
  2065. MMIO_DH(SKL_PS_CTRL(PIPE_C, 1), D_SKL, NULL, pf_write);
  2066. MMIO_DH(PLANE_BUF_CFG(PIPE_A, 0), D_SKL, NULL, NULL);
  2067. MMIO_DH(PLANE_BUF_CFG(PIPE_A, 1), D_SKL, NULL, NULL);
  2068. MMIO_DH(PLANE_BUF_CFG(PIPE_A, 2), D_SKL, NULL, NULL);
  2069. MMIO_DH(PLANE_BUF_CFG(PIPE_A, 3), D_SKL, NULL, NULL);
  2070. MMIO_DH(PLANE_BUF_CFG(PIPE_B, 0), D_SKL, NULL, NULL);
  2071. MMIO_DH(PLANE_BUF_CFG(PIPE_B, 1), D_SKL, NULL, NULL);
  2072. MMIO_DH(PLANE_BUF_CFG(PIPE_B, 2), D_SKL, NULL, NULL);
  2073. MMIO_DH(PLANE_BUF_CFG(PIPE_B, 3), D_SKL, NULL, NULL);
  2074. MMIO_DH(PLANE_BUF_CFG(PIPE_C, 0), D_SKL, NULL, NULL);
  2075. MMIO_DH(PLANE_BUF_CFG(PIPE_C, 1), D_SKL, NULL, NULL);
  2076. MMIO_DH(PLANE_BUF_CFG(PIPE_C, 2), D_SKL, NULL, NULL);
  2077. MMIO_DH(PLANE_BUF_CFG(PIPE_C, 3), D_SKL, NULL, NULL);
  2078. MMIO_DH(CUR_BUF_CFG(PIPE_A), D_SKL, NULL, NULL);
  2079. MMIO_DH(CUR_BUF_CFG(PIPE_B), D_SKL, NULL, NULL);
  2080. MMIO_DH(CUR_BUF_CFG(PIPE_C), D_SKL, NULL, NULL);
  2081. MMIO_F(PLANE_WM(PIPE_A, 0, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2082. MMIO_F(PLANE_WM(PIPE_A, 1, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2083. MMIO_F(PLANE_WM(PIPE_A, 2, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2084. MMIO_F(PLANE_WM(PIPE_B, 0, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2085. MMIO_F(PLANE_WM(PIPE_B, 1, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2086. MMIO_F(PLANE_WM(PIPE_B, 2, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2087. MMIO_F(PLANE_WM(PIPE_C, 0, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2088. MMIO_F(PLANE_WM(PIPE_C, 1, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2089. MMIO_F(PLANE_WM(PIPE_C, 2, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2090. MMIO_F(CUR_WM(PIPE_A, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2091. MMIO_F(CUR_WM(PIPE_B, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2092. MMIO_F(CUR_WM(PIPE_C, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2093. MMIO_DH(PLANE_WM_TRANS(PIPE_A, 0), D_SKL, NULL, NULL);
  2094. MMIO_DH(PLANE_WM_TRANS(PIPE_A, 1), D_SKL, NULL, NULL);
  2095. MMIO_DH(PLANE_WM_TRANS(PIPE_A, 2), D_SKL, NULL, NULL);
  2096. MMIO_DH(PLANE_WM_TRANS(PIPE_B, 0), D_SKL, NULL, NULL);
  2097. MMIO_DH(PLANE_WM_TRANS(PIPE_B, 1), D_SKL, NULL, NULL);
  2098. MMIO_DH(PLANE_WM_TRANS(PIPE_B, 2), D_SKL, NULL, NULL);
  2099. MMIO_DH(PLANE_WM_TRANS(PIPE_C, 0), D_SKL, NULL, NULL);
  2100. MMIO_DH(PLANE_WM_TRANS(PIPE_C, 1), D_SKL, NULL, NULL);
  2101. MMIO_DH(PLANE_WM_TRANS(PIPE_C, 2), D_SKL, NULL, NULL);
  2102. MMIO_DH(CUR_WM_TRANS(PIPE_A), D_SKL, NULL, NULL);
  2103. MMIO_DH(CUR_WM_TRANS(PIPE_B), D_SKL, NULL, NULL);
  2104. MMIO_DH(CUR_WM_TRANS(PIPE_C), D_SKL, NULL, NULL);
  2105. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 0), D_SKL, NULL, NULL);
  2106. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 1), D_SKL, NULL, NULL);
  2107. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 2), D_SKL, NULL, NULL);
  2108. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 3), D_SKL, NULL, NULL);
  2109. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 0), D_SKL, NULL, NULL);
  2110. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 1), D_SKL, NULL, NULL);
  2111. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 2), D_SKL, NULL, NULL);
  2112. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 3), D_SKL, NULL, NULL);
  2113. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 0), D_SKL, NULL, NULL);
  2114. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 1), D_SKL, NULL, NULL);
  2115. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 2), D_SKL, NULL, NULL);
  2116. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 3), D_SKL, NULL, NULL);
  2117. MMIO_DH(_REG_701C0(PIPE_A, 1), D_SKL, NULL, NULL);
  2118. MMIO_DH(_REG_701C0(PIPE_A, 2), D_SKL, NULL, NULL);
  2119. MMIO_DH(_REG_701C0(PIPE_A, 3), D_SKL, NULL, NULL);
  2120. MMIO_DH(_REG_701C0(PIPE_A, 4), D_SKL, NULL, NULL);
  2121. MMIO_DH(_REG_701C0(PIPE_B, 1), D_SKL, NULL, NULL);
  2122. MMIO_DH(_REG_701C0(PIPE_B, 2), D_SKL, NULL, NULL);
  2123. MMIO_DH(_REG_701C0(PIPE_B, 3), D_SKL, NULL, NULL);
  2124. MMIO_DH(_REG_701C0(PIPE_B, 4), D_SKL, NULL, NULL);
  2125. MMIO_DH(_REG_701C0(PIPE_C, 1), D_SKL, NULL, NULL);
  2126. MMIO_DH(_REG_701C0(PIPE_C, 2), D_SKL, NULL, NULL);
  2127. MMIO_DH(_REG_701C0(PIPE_C, 3), D_SKL, NULL, NULL);
  2128. MMIO_DH(_REG_701C0(PIPE_C, 4), D_SKL, NULL, NULL);
  2129. MMIO_DH(_REG_701C4(PIPE_A, 1), D_SKL, NULL, NULL);
  2130. MMIO_DH(_REG_701C4(PIPE_A, 2), D_SKL, NULL, NULL);
  2131. MMIO_DH(_REG_701C4(PIPE_A, 3), D_SKL, NULL, NULL);
  2132. MMIO_DH(_REG_701C4(PIPE_A, 4), D_SKL, NULL, NULL);
  2133. MMIO_DH(_REG_701C4(PIPE_B, 1), D_SKL, NULL, NULL);
  2134. MMIO_DH(_REG_701C4(PIPE_B, 2), D_SKL, NULL, NULL);
  2135. MMIO_DH(_REG_701C4(PIPE_B, 3), D_SKL, NULL, NULL);
  2136. MMIO_DH(_REG_701C4(PIPE_B, 4), D_SKL, NULL, NULL);
  2137. MMIO_DH(_REG_701C4(PIPE_C, 1), D_SKL, NULL, NULL);
  2138. MMIO_DH(_REG_701C4(PIPE_C, 2), D_SKL, NULL, NULL);
  2139. MMIO_DH(_REG_701C4(PIPE_C, 3), D_SKL, NULL, NULL);
  2140. MMIO_DH(_REG_701C4(PIPE_C, 4), D_SKL, NULL, NULL);
  2141. MMIO_D(0x70380, D_SKL);
  2142. MMIO_D(0x71380, D_SKL);
  2143. MMIO_D(0x72380, D_SKL);
  2144. MMIO_D(0x7039c, D_SKL);
  2145. MMIO_F(0x80000, 0x3000, 0, 0, 0, D_SKL, NULL, NULL);
  2146. MMIO_D(0x8f074, D_SKL);
  2147. MMIO_D(0x8f004, D_SKL);
  2148. MMIO_D(0x8f034, D_SKL);
  2149. MMIO_D(0xb11c, D_SKL);
  2150. MMIO_D(0x51000, D_SKL);
  2151. MMIO_D(0x6c00c, D_SKL);
  2152. MMIO_F(0xc800, 0x7f8, F_CMD_ACCESS, 0, 0, D_SKL, NULL, NULL);
  2153. MMIO_F(0xb020, 0x80, F_CMD_ACCESS, 0, 0, D_SKL, NULL, NULL);
  2154. MMIO_D(0xd08, D_SKL);
  2155. MMIO_D(0x20e0, D_SKL);
  2156. MMIO_D(0x20ec, D_SKL);
  2157. /* TRTT */
  2158. MMIO_D(0x4de0, D_SKL);
  2159. MMIO_D(0x4de4, D_SKL);
  2160. MMIO_D(0x4de8, D_SKL);
  2161. MMIO_D(0x4dec, D_SKL);
  2162. MMIO_D(0x4df0, D_SKL);
  2163. MMIO_DH(0x4df4, D_SKL, NULL, gen9_trtte_write);
  2164. MMIO_DH(0x4dfc, D_SKL, NULL, gen9_trtt_chicken_write);
  2165. MMIO_D(0x45008, D_SKL);
  2166. MMIO_D(0x46430, D_SKL);
  2167. MMIO_D(0x46520, D_SKL);
  2168. MMIO_D(0xc403c, D_SKL);
  2169. MMIO_D(0xb004, D_SKL);
  2170. MMIO_DH(DMA_CTRL, D_SKL_PLUS, NULL, dma_ctrl_write);
  2171. MMIO_D(0x65900, D_SKL);
  2172. MMIO_D(0x1082c0, D_SKL);
  2173. MMIO_D(0x4068, D_SKL);
  2174. MMIO_D(0x67054, D_SKL);
  2175. MMIO_D(0x6e560, D_SKL);
  2176. MMIO_D(0x6e554, D_SKL);
  2177. MMIO_D(0x2b20, D_SKL);
  2178. MMIO_D(0x65f00, D_SKL);
  2179. MMIO_D(0x65f08, D_SKL);
  2180. MMIO_D(0x320f0, D_SKL);
  2181. MMIO_D(_REG_VCS2_EXCC, D_SKL);
  2182. MMIO_D(0x70034, D_SKL);
  2183. MMIO_D(0x71034, D_SKL);
  2184. MMIO_D(0x72034, D_SKL);
  2185. MMIO_D(_PLANE_KEYVAL_1(PIPE_A), D_SKL);
  2186. MMIO_D(_PLANE_KEYVAL_1(PIPE_B), D_SKL);
  2187. MMIO_D(_PLANE_KEYVAL_1(PIPE_C), D_SKL);
  2188. MMIO_D(_PLANE_KEYMSK_1(PIPE_A), D_SKL);
  2189. MMIO_D(_PLANE_KEYMSK_1(PIPE_B), D_SKL);
  2190. MMIO_D(_PLANE_KEYMSK_1(PIPE_C), D_SKL);
  2191. MMIO_D(0x44500, D_SKL);
  2192. return 0;
  2193. }
  2194. /**
  2195. * intel_gvt_find_mmio_info - find MMIO information entry by aligned offset
  2196. * @gvt: GVT device
  2197. * @offset: register offset
  2198. *
  2199. * This function is used to find the MMIO information entry from hash table
  2200. *
  2201. * Returns:
  2202. * pointer to MMIO information entry, NULL if not exists
  2203. */
  2204. struct intel_gvt_mmio_info *intel_gvt_find_mmio_info(struct intel_gvt *gvt,
  2205. unsigned int offset)
  2206. {
  2207. struct intel_gvt_mmio_info *e;
  2208. WARN_ON(!IS_ALIGNED(offset, 4));
  2209. hash_for_each_possible(gvt->mmio.mmio_info_table, e, node, offset) {
  2210. if (e->offset == offset)
  2211. return e;
  2212. }
  2213. return NULL;
  2214. }
  2215. /**
  2216. * intel_gvt_clean_mmio_info - clean up MMIO information table for GVT device
  2217. * @gvt: GVT device
  2218. *
  2219. * This function is called at the driver unloading stage, to clean up the MMIO
  2220. * information table of GVT device
  2221. *
  2222. */
  2223. void intel_gvt_clean_mmio_info(struct intel_gvt *gvt)
  2224. {
  2225. struct hlist_node *tmp;
  2226. struct intel_gvt_mmio_info *e;
  2227. int i;
  2228. hash_for_each_safe(gvt->mmio.mmio_info_table, i, tmp, e, node)
  2229. kfree(e);
  2230. vfree(gvt->mmio.mmio_attribute);
  2231. gvt->mmio.mmio_attribute = NULL;
  2232. }
  2233. /**
  2234. * intel_gvt_setup_mmio_info - setup MMIO information table for GVT device
  2235. * @gvt: GVT device
  2236. *
  2237. * This function is called at the initialization stage, to setup the MMIO
  2238. * information table for GVT device
  2239. *
  2240. * Returns:
  2241. * zero on success, negative if failed.
  2242. */
  2243. int intel_gvt_setup_mmio_info(struct intel_gvt *gvt)
  2244. {
  2245. struct intel_gvt_device_info *info = &gvt->device_info;
  2246. struct drm_i915_private *dev_priv = gvt->dev_priv;
  2247. int ret;
  2248. gvt->mmio.mmio_attribute = vzalloc(info->mmio_size);
  2249. if (!gvt->mmio.mmio_attribute)
  2250. return -ENOMEM;
  2251. ret = init_generic_mmio_info(gvt);
  2252. if (ret)
  2253. goto err;
  2254. if (IS_BROADWELL(dev_priv)) {
  2255. ret = init_broadwell_mmio_info(gvt);
  2256. if (ret)
  2257. goto err;
  2258. } else if (IS_SKYLAKE(dev_priv)) {
  2259. ret = init_broadwell_mmio_info(gvt);
  2260. if (ret)
  2261. goto err;
  2262. ret = init_skl_mmio_info(gvt);
  2263. if (ret)
  2264. goto err;
  2265. }
  2266. return 0;
  2267. err:
  2268. intel_gvt_clean_mmio_info(gvt);
  2269. return ret;
  2270. }
  2271. /**
  2272. * intel_gvt_mmio_set_accessed - mark a MMIO has been accessed
  2273. * @gvt: a GVT device
  2274. * @offset: register offset
  2275. *
  2276. */
  2277. void intel_gvt_mmio_set_accessed(struct intel_gvt *gvt, unsigned int offset)
  2278. {
  2279. gvt->mmio.mmio_attribute[offset >> 2] |=
  2280. F_ACCESSED;
  2281. }
  2282. /**
  2283. * intel_gvt_mmio_is_cmd_accessed - mark a MMIO could be accessed by command
  2284. * @gvt: a GVT device
  2285. * @offset: register offset
  2286. *
  2287. */
  2288. bool intel_gvt_mmio_is_cmd_access(struct intel_gvt *gvt,
  2289. unsigned int offset)
  2290. {
  2291. return gvt->mmio.mmio_attribute[offset >> 2] &
  2292. F_CMD_ACCESS;
  2293. }
  2294. /**
  2295. * intel_gvt_mmio_is_unalign - mark a MMIO could be accessed unaligned
  2296. * @gvt: a GVT device
  2297. * @offset: register offset
  2298. *
  2299. */
  2300. bool intel_gvt_mmio_is_unalign(struct intel_gvt *gvt,
  2301. unsigned int offset)
  2302. {
  2303. return gvt->mmio.mmio_attribute[offset >> 2] &
  2304. F_UNALIGN;
  2305. }
  2306. /**
  2307. * intel_gvt_mmio_set_cmd_accessed - mark a MMIO has been accessed by command
  2308. * @gvt: a GVT device
  2309. * @offset: register offset
  2310. *
  2311. */
  2312. void intel_gvt_mmio_set_cmd_accessed(struct intel_gvt *gvt,
  2313. unsigned int offset)
  2314. {
  2315. gvt->mmio.mmio_attribute[offset >> 2] |=
  2316. F_CMD_ACCESSED;
  2317. }
  2318. /**
  2319. * intel_gvt_mmio_has_mode_mask - if a MMIO has a mode mask
  2320. * @gvt: a GVT device
  2321. * @offset: register offset
  2322. *
  2323. * Returns:
  2324. * True if a MMIO has a mode mask in its higher 16 bits, false if it isn't.
  2325. *
  2326. */
  2327. bool intel_gvt_mmio_has_mode_mask(struct intel_gvt *gvt, unsigned int offset)
  2328. {
  2329. return gvt->mmio.mmio_attribute[offset >> 2] &
  2330. F_MODE_MASK;
  2331. }
  2332. /**
  2333. * intel_vgpu_default_mmio_read - default MMIO read handler
  2334. * @vgpu: a vGPU
  2335. * @offset: access offset
  2336. * @p_data: data return buffer
  2337. * @bytes: access data length
  2338. *
  2339. * Returns:
  2340. * Zero on success, negative error code if failed.
  2341. */
  2342. int intel_vgpu_default_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  2343. void *p_data, unsigned int bytes)
  2344. {
  2345. read_vreg(vgpu, offset, p_data, bytes);
  2346. return 0;
  2347. }
  2348. /**
  2349. * intel_t_default_mmio_write - default MMIO write handler
  2350. * @vgpu: a vGPU
  2351. * @offset: access offset
  2352. * @p_data: write data buffer
  2353. * @bytes: access data length
  2354. *
  2355. * Returns:
  2356. * Zero on success, negative error code if failed.
  2357. */
  2358. int intel_vgpu_default_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  2359. void *p_data, unsigned int bytes)
  2360. {
  2361. write_vreg(vgpu, offset, p_data, bytes);
  2362. return 0;
  2363. }