exynos_drm_mic.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. /*
  2. * Copyright (C) 2015 Samsung Electronics Co.Ltd
  3. * Authors:
  4. * Hyungwon Hwang <human.hwang@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundationr
  9. */
  10. #include <linux/platform_device.h>
  11. #include <video/of_videomode.h>
  12. #include <linux/of_address.h>
  13. #include <video/videomode.h>
  14. #include <linux/module.h>
  15. #include <linux/delay.h>
  16. #include <linux/mutex.h>
  17. #include <linux/of.h>
  18. #include <linux/of_graph.h>
  19. #include <linux/clk.h>
  20. #include <linux/component.h>
  21. #include <drm/drmP.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. /* Sysreg registers for MIC */
  25. #define DSD_CFG_MUX 0x1004
  26. #define MIC0_RGB_MUX (1 << 0)
  27. #define MIC0_I80_MUX (1 << 1)
  28. #define MIC0_ON_MUX (1 << 5)
  29. /* MIC registers */
  30. #define MIC_OP 0x0
  31. #define MIC_IP_VER 0x0004
  32. #define MIC_V_TIMING_0 0x0008
  33. #define MIC_V_TIMING_1 0x000C
  34. #define MIC_IMG_SIZE 0x0010
  35. #define MIC_INPUT_TIMING_0 0x0014
  36. #define MIC_INPUT_TIMING_1 0x0018
  37. #define MIC_2D_OUTPUT_TIMING_0 0x001C
  38. #define MIC_2D_OUTPUT_TIMING_1 0x0020
  39. #define MIC_2D_OUTPUT_TIMING_2 0x0024
  40. #define MIC_3D_OUTPUT_TIMING_0 0x0028
  41. #define MIC_3D_OUTPUT_TIMING_1 0x002C
  42. #define MIC_3D_OUTPUT_TIMING_2 0x0030
  43. #define MIC_CORE_PARA_0 0x0034
  44. #define MIC_CORE_PARA_1 0x0038
  45. #define MIC_CTC_CTRL 0x0040
  46. #define MIC_RD_DATA 0x0044
  47. #define MIC_UPD_REG (1 << 31)
  48. #define MIC_ON_REG (1 << 30)
  49. #define MIC_TD_ON_REG (1 << 29)
  50. #define MIC_BS_CHG_OUT (1 << 16)
  51. #define MIC_VIDEO_TYPE(x) (((x) & 0xf) << 12)
  52. #define MIC_PSR_EN (1 << 5)
  53. #define MIC_SW_RST (1 << 4)
  54. #define MIC_ALL_RST (1 << 3)
  55. #define MIC_CORE_VER_CONTROL (1 << 2)
  56. #define MIC_MODE_SEL_COMMAND_MODE (1 << 1)
  57. #define MIC_MODE_SEL_MASK (1 << 1)
  58. #define MIC_CORE_EN (1 << 0)
  59. #define MIC_V_PULSE_WIDTH(x) (((x) & 0x3fff) << 16)
  60. #define MIC_V_PERIOD_LINE(x) ((x) & 0x3fff)
  61. #define MIC_VBP_SIZE(x) (((x) & 0x3fff) << 16)
  62. #define MIC_VFP_SIZE(x) ((x) & 0x3fff)
  63. #define MIC_IMG_V_SIZE(x) (((x) & 0x3fff) << 16)
  64. #define MIC_IMG_H_SIZE(x) ((x) & 0x3fff)
  65. #define MIC_H_PULSE_WIDTH_IN(x) (((x) & 0x3fff) << 16)
  66. #define MIC_H_PERIOD_PIXEL_IN(x) ((x) & 0x3fff)
  67. #define MIC_HBP_SIZE_IN(x) (((x) & 0x3fff) << 16)
  68. #define MIC_HFP_SIZE_IN(x) ((x) & 0x3fff)
  69. #define MIC_H_PULSE_WIDTH_2D(x) (((x) & 0x3fff) << 16)
  70. #define MIC_H_PERIOD_PIXEL_2D(x) ((x) & 0x3fff)
  71. #define MIC_HBP_SIZE_2D(x) (((x) & 0x3fff) << 16)
  72. #define MIC_HFP_SIZE_2D(x) ((x) & 0x3fff)
  73. #define MIC_BS_SIZE_2D(x) ((x) & 0x3fff)
  74. enum {
  75. ENDPOINT_DECON_NODE,
  76. ENDPOINT_DSI_NODE,
  77. NUM_ENDPOINTS
  78. };
  79. static char *clk_names[] = { "pclk_mic0", "sclk_rgb_vclk_to_mic0" };
  80. #define NUM_CLKS ARRAY_SIZE(clk_names)
  81. static DEFINE_MUTEX(mic_mutex);
  82. struct exynos_mic {
  83. struct device *dev;
  84. void __iomem *reg;
  85. struct regmap *sysreg;
  86. struct clk *clks[NUM_CLKS];
  87. bool i80_mode;
  88. struct videomode vm;
  89. struct drm_encoder *encoder;
  90. struct drm_bridge bridge;
  91. bool enabled;
  92. };
  93. static void mic_set_path(struct exynos_mic *mic, bool enable)
  94. {
  95. int ret;
  96. unsigned int val;
  97. ret = regmap_read(mic->sysreg, DSD_CFG_MUX, &val);
  98. if (ret) {
  99. DRM_ERROR("mic: Failed to read system register\n");
  100. return;
  101. }
  102. if (enable) {
  103. if (mic->i80_mode)
  104. val |= MIC0_I80_MUX;
  105. else
  106. val |= MIC0_RGB_MUX;
  107. val |= MIC0_ON_MUX;
  108. } else
  109. val &= ~(MIC0_RGB_MUX | MIC0_I80_MUX | MIC0_ON_MUX);
  110. ret = regmap_write(mic->sysreg, DSD_CFG_MUX, val);
  111. if (ret)
  112. DRM_ERROR("mic: Failed to read system register\n");
  113. }
  114. static int mic_sw_reset(struct exynos_mic *mic)
  115. {
  116. unsigned int retry = 100;
  117. int ret;
  118. writel(MIC_SW_RST, mic->reg + MIC_OP);
  119. while (retry-- > 0) {
  120. ret = readl(mic->reg + MIC_OP);
  121. if (!(ret & MIC_SW_RST))
  122. return 0;
  123. udelay(10);
  124. }
  125. return -ETIMEDOUT;
  126. }
  127. static void mic_set_porch_timing(struct exynos_mic *mic)
  128. {
  129. struct videomode vm = mic->vm;
  130. u32 reg;
  131. reg = MIC_V_PULSE_WIDTH(vm.vsync_len) +
  132. MIC_V_PERIOD_LINE(vm.vsync_len + vm.vactive +
  133. vm.vback_porch + vm.vfront_porch);
  134. writel(reg, mic->reg + MIC_V_TIMING_0);
  135. reg = MIC_VBP_SIZE(vm.vback_porch) +
  136. MIC_VFP_SIZE(vm.vfront_porch);
  137. writel(reg, mic->reg + MIC_V_TIMING_1);
  138. reg = MIC_V_PULSE_WIDTH(vm.hsync_len) +
  139. MIC_V_PERIOD_LINE(vm.hsync_len + vm.hactive +
  140. vm.hback_porch + vm.hfront_porch);
  141. writel(reg, mic->reg + MIC_INPUT_TIMING_0);
  142. reg = MIC_VBP_SIZE(vm.hback_porch) +
  143. MIC_VFP_SIZE(vm.hfront_porch);
  144. writel(reg, mic->reg + MIC_INPUT_TIMING_1);
  145. }
  146. static void mic_set_img_size(struct exynos_mic *mic)
  147. {
  148. struct videomode *vm = &mic->vm;
  149. u32 reg;
  150. reg = MIC_IMG_H_SIZE(vm->hactive) +
  151. MIC_IMG_V_SIZE(vm->vactive);
  152. writel(reg, mic->reg + MIC_IMG_SIZE);
  153. }
  154. static void mic_set_output_timing(struct exynos_mic *mic)
  155. {
  156. struct videomode vm = mic->vm;
  157. u32 reg, bs_size_2d;
  158. DRM_DEBUG("w: %u, h: %u\n", vm.hactive, vm.vactive);
  159. bs_size_2d = ((vm.hactive >> 2) << 1) + (vm.vactive % 4);
  160. reg = MIC_BS_SIZE_2D(bs_size_2d);
  161. writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_2);
  162. if (!mic->i80_mode) {
  163. reg = MIC_H_PULSE_WIDTH_2D(vm.hsync_len) +
  164. MIC_H_PERIOD_PIXEL_2D(vm.hsync_len + bs_size_2d +
  165. vm.hback_porch + vm.hfront_porch);
  166. writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_0);
  167. reg = MIC_HBP_SIZE_2D(vm.hback_porch) +
  168. MIC_H_PERIOD_PIXEL_2D(vm.hfront_porch);
  169. writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_1);
  170. }
  171. }
  172. static void mic_set_reg_on(struct exynos_mic *mic, bool enable)
  173. {
  174. u32 reg = readl(mic->reg + MIC_OP);
  175. if (enable) {
  176. reg &= ~(MIC_MODE_SEL_MASK | MIC_CORE_VER_CONTROL | MIC_PSR_EN);
  177. reg |= (MIC_CORE_EN | MIC_BS_CHG_OUT | MIC_ON_REG);
  178. reg &= ~MIC_MODE_SEL_COMMAND_MODE;
  179. if (mic->i80_mode)
  180. reg |= MIC_MODE_SEL_COMMAND_MODE;
  181. } else {
  182. reg &= ~MIC_CORE_EN;
  183. }
  184. reg |= MIC_UPD_REG;
  185. writel(reg, mic->reg + MIC_OP);
  186. }
  187. static struct device_node *get_remote_node(struct device_node *from, int reg)
  188. {
  189. struct device_node *endpoint = NULL, *remote_node = NULL;
  190. endpoint = of_graph_get_endpoint_by_regs(from, reg, -1);
  191. if (!endpoint) {
  192. DRM_ERROR("mic: Failed to find remote port from %s",
  193. from->full_name);
  194. goto exit;
  195. }
  196. remote_node = of_graph_get_remote_port_parent(endpoint);
  197. if (!remote_node) {
  198. DRM_ERROR("mic: Failed to find remote port parent from %s",
  199. from->full_name);
  200. goto exit;
  201. }
  202. exit:
  203. of_node_put(endpoint);
  204. return remote_node;
  205. }
  206. static int parse_dt(struct exynos_mic *mic)
  207. {
  208. int ret = 0, i, j;
  209. struct device_node *remote_node;
  210. struct device_node *nodes[3];
  211. /*
  212. * The order of endpoints does matter.
  213. * The first node must be for decon and the second one must be for dsi.
  214. */
  215. for (i = 0, j = 0; i < NUM_ENDPOINTS; i++) {
  216. remote_node = get_remote_node(mic->dev->of_node, i);
  217. if (!remote_node) {
  218. ret = -EPIPE;
  219. goto exit;
  220. }
  221. nodes[j++] = remote_node;
  222. switch (i) {
  223. case ENDPOINT_DECON_NODE:
  224. /* decon node */
  225. if (of_get_child_by_name(remote_node,
  226. "i80-if-timings"))
  227. mic->i80_mode = 1;
  228. break;
  229. case ENDPOINT_DSI_NODE:
  230. /* panel node */
  231. remote_node = get_remote_node(remote_node, 1);
  232. if (!remote_node) {
  233. ret = -EPIPE;
  234. goto exit;
  235. }
  236. nodes[j++] = remote_node;
  237. ret = of_get_videomode(remote_node,
  238. &mic->vm, 0);
  239. if (ret) {
  240. DRM_ERROR("mic: failed to get videomode");
  241. goto exit;
  242. }
  243. break;
  244. default:
  245. DRM_ERROR("mic: Unknown endpoint from MIC");
  246. break;
  247. }
  248. }
  249. exit:
  250. while (--j > -1)
  251. of_node_put(nodes[j]);
  252. return ret;
  253. }
  254. static void mic_disable(struct drm_bridge *bridge) { }
  255. static void mic_post_disable(struct drm_bridge *bridge)
  256. {
  257. struct exynos_mic *mic = bridge->driver_private;
  258. int i;
  259. mutex_lock(&mic_mutex);
  260. if (!mic->enabled)
  261. goto already_disabled;
  262. mic_set_path(mic, 0);
  263. for (i = NUM_CLKS - 1; i > -1; i--)
  264. clk_disable_unprepare(mic->clks[i]);
  265. mic->enabled = 0;
  266. already_disabled:
  267. mutex_unlock(&mic_mutex);
  268. }
  269. static void mic_pre_enable(struct drm_bridge *bridge)
  270. {
  271. struct exynos_mic *mic = bridge->driver_private;
  272. int ret, i;
  273. mutex_lock(&mic_mutex);
  274. if (mic->enabled)
  275. goto already_enabled;
  276. for (i = 0; i < NUM_CLKS; i++) {
  277. ret = clk_prepare_enable(mic->clks[i]);
  278. if (ret < 0) {
  279. DRM_ERROR("Failed to enable clock (%s)\n",
  280. clk_names[i]);
  281. goto turn_off_clks;
  282. }
  283. }
  284. mic_set_path(mic, 1);
  285. ret = mic_sw_reset(mic);
  286. if (ret) {
  287. DRM_ERROR("Failed to reset\n");
  288. goto turn_off_clks;
  289. }
  290. if (!mic->i80_mode)
  291. mic_set_porch_timing(mic);
  292. mic_set_img_size(mic);
  293. mic_set_output_timing(mic);
  294. mic_set_reg_on(mic, 1);
  295. mic->enabled = 1;
  296. mutex_unlock(&mic_mutex);
  297. return;
  298. turn_off_clks:
  299. while (--i > -1)
  300. clk_disable_unprepare(mic->clks[i]);
  301. already_enabled:
  302. mutex_unlock(&mic_mutex);
  303. }
  304. static void mic_enable(struct drm_bridge *bridge) { }
  305. static const struct drm_bridge_funcs mic_bridge_funcs = {
  306. .disable = mic_disable,
  307. .post_disable = mic_post_disable,
  308. .pre_enable = mic_pre_enable,
  309. .enable = mic_enable,
  310. };
  311. static int exynos_mic_bind(struct device *dev, struct device *master,
  312. void *data)
  313. {
  314. struct exynos_mic *mic = dev_get_drvdata(dev);
  315. int ret;
  316. mic->bridge.funcs = &mic_bridge_funcs;
  317. mic->bridge.of_node = dev->of_node;
  318. mic->bridge.driver_private = mic;
  319. ret = drm_bridge_add(&mic->bridge);
  320. if (ret)
  321. DRM_ERROR("mic: Failed to add MIC to the global bridge list\n");
  322. return ret;
  323. }
  324. static void exynos_mic_unbind(struct device *dev, struct device *master,
  325. void *data)
  326. {
  327. struct exynos_mic *mic = dev_get_drvdata(dev);
  328. int i;
  329. mutex_lock(&mic_mutex);
  330. if (!mic->enabled)
  331. goto already_disabled;
  332. for (i = NUM_CLKS - 1; i > -1; i--)
  333. clk_disable_unprepare(mic->clks[i]);
  334. already_disabled:
  335. mutex_unlock(&mic_mutex);
  336. drm_bridge_remove(&mic->bridge);
  337. }
  338. static const struct component_ops exynos_mic_component_ops = {
  339. .bind = exynos_mic_bind,
  340. .unbind = exynos_mic_unbind,
  341. };
  342. static int exynos_mic_probe(struct platform_device *pdev)
  343. {
  344. struct device *dev = &pdev->dev;
  345. struct exynos_mic *mic;
  346. struct resource res;
  347. int ret, i;
  348. mic = devm_kzalloc(dev, sizeof(*mic), GFP_KERNEL);
  349. if (!mic) {
  350. DRM_ERROR("mic: Failed to allocate memory for MIC object\n");
  351. ret = -ENOMEM;
  352. goto err;
  353. }
  354. mic->dev = dev;
  355. ret = parse_dt(mic);
  356. if (ret)
  357. goto err;
  358. ret = of_address_to_resource(dev->of_node, 0, &res);
  359. if (ret) {
  360. DRM_ERROR("mic: Failed to get mem region for MIC\n");
  361. goto err;
  362. }
  363. mic->reg = devm_ioremap(dev, res.start, resource_size(&res));
  364. if (!mic->reg) {
  365. DRM_ERROR("mic: Failed to remap for MIC\n");
  366. ret = -ENOMEM;
  367. goto err;
  368. }
  369. mic->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  370. "samsung,disp-syscon");
  371. if (IS_ERR(mic->sysreg)) {
  372. DRM_ERROR("mic: Failed to get system register.\n");
  373. ret = PTR_ERR(mic->sysreg);
  374. goto err;
  375. }
  376. for (i = 0; i < NUM_CLKS; i++) {
  377. mic->clks[i] = devm_clk_get(dev, clk_names[i]);
  378. if (IS_ERR(mic->clks[i])) {
  379. DRM_ERROR("mic: Failed to get clock (%s)\n",
  380. clk_names[i]);
  381. ret = PTR_ERR(mic->clks[i]);
  382. goto err;
  383. }
  384. }
  385. platform_set_drvdata(pdev, mic);
  386. DRM_DEBUG_KMS("MIC has been probed\n");
  387. return component_add(dev, &exynos_mic_component_ops);
  388. err:
  389. return ret;
  390. }
  391. static int exynos_mic_remove(struct platform_device *pdev)
  392. {
  393. component_del(&pdev->dev, &exynos_mic_component_ops);
  394. return 0;
  395. }
  396. static const struct of_device_id exynos_mic_of_match[] = {
  397. { .compatible = "samsung,exynos5433-mic" },
  398. { }
  399. };
  400. MODULE_DEVICE_TABLE(of, exynos_mic_of_match);
  401. struct platform_driver mic_driver = {
  402. .probe = exynos_mic_probe,
  403. .remove = exynos_mic_remove,
  404. .driver = {
  405. .name = "exynos-mic",
  406. .owner = THIS_MODULE,
  407. .of_match_table = exynos_mic_of_match,
  408. },
  409. };