exynos_drm_gsc.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics Co.Ltd
  3. * Authors:
  4. * Eunchul Kim <chulspro.kim@samsung.com>
  5. * Jinyoung Jeon <jy0.jeon@samsung.com>
  6. * Sangmin Lee <lsmin.lee@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/clk.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/mfd/syscon.h>
  19. #include <linux/regmap.h>
  20. #include <drm/drmP.h>
  21. #include <drm/exynos_drm.h>
  22. #include "regs-gsc.h"
  23. #include "exynos_drm_drv.h"
  24. #include "exynos_drm_ipp.h"
  25. #include "exynos_drm_gsc.h"
  26. /*
  27. * GSC stands for General SCaler and
  28. * supports image scaler/rotator and input/output DMA operations.
  29. * input DMA reads image data from the memory.
  30. * output DMA writes image data to memory.
  31. * GSC supports image rotation and image effect functions.
  32. *
  33. * M2M operation : supports crop/scale/rotation/csc so on.
  34. * Memory ----> GSC H/W ----> Memory.
  35. * Writeback operation : supports cloned screen with FIMD.
  36. * FIMD ----> GSC H/W ----> Memory.
  37. * Output operation : supports direct display using local path.
  38. * Memory ----> GSC H/W ----> FIMD, Mixer.
  39. */
  40. /*
  41. * TODO
  42. * 1. check suspend/resume api if needed.
  43. * 2. need to check use case platform_device_id.
  44. * 3. check src/dst size with, height.
  45. * 4. added check_prepare api for right register.
  46. * 5. need to add supported list in prop_list.
  47. * 6. check prescaler/scaler optimization.
  48. */
  49. #define GSC_MAX_DEVS 4
  50. #define GSC_MAX_SRC 4
  51. #define GSC_MAX_DST 16
  52. #define GSC_RESET_TIMEOUT 50
  53. #define GSC_BUF_STOP 1
  54. #define GSC_BUF_START 2
  55. #define GSC_REG_SZ 16
  56. #define GSC_WIDTH_ITU_709 1280
  57. #define GSC_SC_UP_MAX_RATIO 65536
  58. #define GSC_SC_DOWN_RATIO_7_8 74898
  59. #define GSC_SC_DOWN_RATIO_6_8 87381
  60. #define GSC_SC_DOWN_RATIO_5_8 104857
  61. #define GSC_SC_DOWN_RATIO_4_8 131072
  62. #define GSC_SC_DOWN_RATIO_3_8 174762
  63. #define GSC_SC_DOWN_RATIO_2_8 262144
  64. #define GSC_REFRESH_MIN 12
  65. #define GSC_REFRESH_MAX 60
  66. #define GSC_CROP_MAX 8192
  67. #define GSC_CROP_MIN 32
  68. #define GSC_SCALE_MAX 4224
  69. #define GSC_SCALE_MIN 32
  70. #define GSC_COEF_RATIO 7
  71. #define GSC_COEF_PHASE 9
  72. #define GSC_COEF_ATTR 16
  73. #define GSC_COEF_H_8T 8
  74. #define GSC_COEF_V_4T 4
  75. #define GSC_COEF_DEPTH 3
  76. #define get_gsc_context(dev) platform_get_drvdata(to_platform_device(dev))
  77. #define get_ctx_from_ippdrv(ippdrv) container_of(ippdrv,\
  78. struct gsc_context, ippdrv);
  79. #define gsc_read(offset) readl(ctx->regs + (offset))
  80. #define gsc_write(cfg, offset) writel(cfg, ctx->regs + (offset))
  81. /*
  82. * A structure of scaler.
  83. *
  84. * @range: narrow, wide.
  85. * @pre_shfactor: pre sclaer shift factor.
  86. * @pre_hratio: horizontal ratio of the prescaler.
  87. * @pre_vratio: vertical ratio of the prescaler.
  88. * @main_hratio: the main scaler's horizontal ratio.
  89. * @main_vratio: the main scaler's vertical ratio.
  90. */
  91. struct gsc_scaler {
  92. bool range;
  93. u32 pre_shfactor;
  94. u32 pre_hratio;
  95. u32 pre_vratio;
  96. unsigned long main_hratio;
  97. unsigned long main_vratio;
  98. };
  99. /*
  100. * A structure of scaler capability.
  101. *
  102. * find user manual 49.2 features.
  103. * @tile_w: tile mode or rotation width.
  104. * @tile_h: tile mode or rotation height.
  105. * @w: other cases width.
  106. * @h: other cases height.
  107. */
  108. struct gsc_capability {
  109. /* tile or rotation */
  110. u32 tile_w;
  111. u32 tile_h;
  112. /* other cases */
  113. u32 w;
  114. u32 h;
  115. };
  116. /*
  117. * A structure of gsc context.
  118. *
  119. * @ippdrv: prepare initialization using ippdrv.
  120. * @regs_res: register resources.
  121. * @regs: memory mapped io registers.
  122. * @sysreg: handle to SYSREG block regmap.
  123. * @lock: locking of operations.
  124. * @gsc_clk: gsc gate clock.
  125. * @sc: scaler infomations.
  126. * @id: gsc id.
  127. * @irq: irq number.
  128. * @rotation: supports rotation of src.
  129. * @suspended: qos operations.
  130. */
  131. struct gsc_context {
  132. struct exynos_drm_ippdrv ippdrv;
  133. struct resource *regs_res;
  134. void __iomem *regs;
  135. struct regmap *sysreg;
  136. struct mutex lock;
  137. struct clk *gsc_clk;
  138. struct gsc_scaler sc;
  139. int id;
  140. int irq;
  141. bool rotation;
  142. bool suspended;
  143. };
  144. /* 8-tap Filter Coefficient */
  145. static const int h_coef_8t[GSC_COEF_RATIO][GSC_COEF_ATTR][GSC_COEF_H_8T] = {
  146. { /* Ratio <= 65536 (~8:8) */
  147. { 0, 0, 0, 128, 0, 0, 0, 0 },
  148. { -1, 2, -6, 127, 7, -2, 1, 0 },
  149. { -1, 4, -12, 125, 16, -5, 1, 0 },
  150. { -1, 5, -15, 120, 25, -8, 2, 0 },
  151. { -1, 6, -18, 114, 35, -10, 3, -1 },
  152. { -1, 6, -20, 107, 46, -13, 4, -1 },
  153. { -2, 7, -21, 99, 57, -16, 5, -1 },
  154. { -1, 6, -20, 89, 68, -18, 5, -1 },
  155. { -1, 6, -20, 79, 79, -20, 6, -1 },
  156. { -1, 5, -18, 68, 89, -20, 6, -1 },
  157. { -1, 5, -16, 57, 99, -21, 7, -2 },
  158. { -1, 4, -13, 46, 107, -20, 6, -1 },
  159. { -1, 3, -10, 35, 114, -18, 6, -1 },
  160. { 0, 2, -8, 25, 120, -15, 5, -1 },
  161. { 0, 1, -5, 16, 125, -12, 4, -1 },
  162. { 0, 1, -2, 7, 127, -6, 2, -1 }
  163. }, { /* 65536 < Ratio <= 74898 (~8:7) */
  164. { 3, -8, 14, 111, 13, -8, 3, 0 },
  165. { 2, -6, 7, 112, 21, -10, 3, -1 },
  166. { 2, -4, 1, 110, 28, -12, 4, -1 },
  167. { 1, -2, -3, 106, 36, -13, 4, -1 },
  168. { 1, -1, -7, 103, 44, -15, 4, -1 },
  169. { 1, 1, -11, 97, 53, -16, 4, -1 },
  170. { 0, 2, -13, 91, 61, -16, 4, -1 },
  171. { 0, 3, -15, 85, 69, -17, 4, -1 },
  172. { 0, 3, -16, 77, 77, -16, 3, 0 },
  173. { -1, 4, -17, 69, 85, -15, 3, 0 },
  174. { -1, 4, -16, 61, 91, -13, 2, 0 },
  175. { -1, 4, -16, 53, 97, -11, 1, 1 },
  176. { -1, 4, -15, 44, 103, -7, -1, 1 },
  177. { -1, 4, -13, 36, 106, -3, -2, 1 },
  178. { -1, 4, -12, 28, 110, 1, -4, 2 },
  179. { -1, 3, -10, 21, 112, 7, -6, 2 }
  180. }, { /* 74898 < Ratio <= 87381 (~8:6) */
  181. { 2, -11, 25, 96, 25, -11, 2, 0 },
  182. { 2, -10, 19, 96, 31, -12, 2, 0 },
  183. { 2, -9, 14, 94, 37, -12, 2, 0 },
  184. { 2, -8, 10, 92, 43, -12, 1, 0 },
  185. { 2, -7, 5, 90, 49, -12, 1, 0 },
  186. { 2, -5, 1, 86, 55, -12, 0, 1 },
  187. { 2, -4, -2, 82, 61, -11, -1, 1 },
  188. { 1, -3, -5, 77, 67, -9, -1, 1 },
  189. { 1, -2, -7, 72, 72, -7, -2, 1 },
  190. { 1, -1, -9, 67, 77, -5, -3, 1 },
  191. { 1, -1, -11, 61, 82, -2, -4, 2 },
  192. { 1, 0, -12, 55, 86, 1, -5, 2 },
  193. { 0, 1, -12, 49, 90, 5, -7, 2 },
  194. { 0, 1, -12, 43, 92, 10, -8, 2 },
  195. { 0, 2, -12, 37, 94, 14, -9, 2 },
  196. { 0, 2, -12, 31, 96, 19, -10, 2 }
  197. }, { /* 87381 < Ratio <= 104857 (~8:5) */
  198. { -1, -8, 33, 80, 33, -8, -1, 0 },
  199. { -1, -8, 28, 80, 37, -7, -2, 1 },
  200. { 0, -8, 24, 79, 41, -7, -2, 1 },
  201. { 0, -8, 20, 78, 46, -6, -3, 1 },
  202. { 0, -8, 16, 76, 50, -4, -3, 1 },
  203. { 0, -7, 13, 74, 54, -3, -4, 1 },
  204. { 1, -7, 10, 71, 58, -1, -5, 1 },
  205. { 1, -6, 6, 68, 62, 1, -5, 1 },
  206. { 1, -6, 4, 65, 65, 4, -6, 1 },
  207. { 1, -5, 1, 62, 68, 6, -6, 1 },
  208. { 1, -5, -1, 58, 71, 10, -7, 1 },
  209. { 1, -4, -3, 54, 74, 13, -7, 0 },
  210. { 1, -3, -4, 50, 76, 16, -8, 0 },
  211. { 1, -3, -6, 46, 78, 20, -8, 0 },
  212. { 1, -2, -7, 41, 79, 24, -8, 0 },
  213. { 1, -2, -7, 37, 80, 28, -8, -1 }
  214. }, { /* 104857 < Ratio <= 131072 (~8:4) */
  215. { -3, 0, 35, 64, 35, 0, -3, 0 },
  216. { -3, -1, 32, 64, 38, 1, -3, 0 },
  217. { -2, -2, 29, 63, 41, 2, -3, 0 },
  218. { -2, -3, 27, 63, 43, 4, -4, 0 },
  219. { -2, -3, 24, 61, 46, 6, -4, 0 },
  220. { -2, -3, 21, 60, 49, 7, -4, 0 },
  221. { -1, -4, 19, 59, 51, 9, -4, -1 },
  222. { -1, -4, 16, 57, 53, 12, -4, -1 },
  223. { -1, -4, 14, 55, 55, 14, -4, -1 },
  224. { -1, -4, 12, 53, 57, 16, -4, -1 },
  225. { -1, -4, 9, 51, 59, 19, -4, -1 },
  226. { 0, -4, 7, 49, 60, 21, -3, -2 },
  227. { 0, -4, 6, 46, 61, 24, -3, -2 },
  228. { 0, -4, 4, 43, 63, 27, -3, -2 },
  229. { 0, -3, 2, 41, 63, 29, -2, -2 },
  230. { 0, -3, 1, 38, 64, 32, -1, -3 }
  231. }, { /* 131072 < Ratio <= 174762 (~8:3) */
  232. { -1, 8, 33, 48, 33, 8, -1, 0 },
  233. { -1, 7, 31, 49, 35, 9, -1, -1 },
  234. { -1, 6, 30, 49, 36, 10, -1, -1 },
  235. { -1, 5, 28, 48, 38, 12, -1, -1 },
  236. { -1, 4, 26, 48, 39, 13, 0, -1 },
  237. { -1, 3, 24, 47, 41, 15, 0, -1 },
  238. { -1, 2, 23, 47, 42, 16, 0, -1 },
  239. { -1, 2, 21, 45, 43, 18, 1, -1 },
  240. { -1, 1, 19, 45, 45, 19, 1, -1 },
  241. { -1, 1, 18, 43, 45, 21, 2, -1 },
  242. { -1, 0, 16, 42, 47, 23, 2, -1 },
  243. { -1, 0, 15, 41, 47, 24, 3, -1 },
  244. { -1, 0, 13, 39, 48, 26, 4, -1 },
  245. { -1, -1, 12, 38, 48, 28, 5, -1 },
  246. { -1, -1, 10, 36, 49, 30, 6, -1 },
  247. { -1, -1, 9, 35, 49, 31, 7, -1 }
  248. }, { /* 174762 < Ratio <= 262144 (~8:2) */
  249. { 2, 13, 30, 38, 30, 13, 2, 0 },
  250. { 2, 12, 29, 38, 30, 14, 3, 0 },
  251. { 2, 11, 28, 38, 31, 15, 3, 0 },
  252. { 2, 10, 26, 38, 32, 16, 4, 0 },
  253. { 1, 10, 26, 37, 33, 17, 4, 0 },
  254. { 1, 9, 24, 37, 34, 18, 5, 0 },
  255. { 1, 8, 24, 37, 34, 19, 5, 0 },
  256. { 1, 7, 22, 36, 35, 20, 6, 1 },
  257. { 1, 6, 21, 36, 36, 21, 6, 1 },
  258. { 1, 6, 20, 35, 36, 22, 7, 1 },
  259. { 0, 5, 19, 34, 37, 24, 8, 1 },
  260. { 0, 5, 18, 34, 37, 24, 9, 1 },
  261. { 0, 4, 17, 33, 37, 26, 10, 1 },
  262. { 0, 4, 16, 32, 38, 26, 10, 2 },
  263. { 0, 3, 15, 31, 38, 28, 11, 2 },
  264. { 0, 3, 14, 30, 38, 29, 12, 2 }
  265. }
  266. };
  267. /* 4-tap Filter Coefficient */
  268. static const int v_coef_4t[GSC_COEF_RATIO][GSC_COEF_ATTR][GSC_COEF_V_4T] = {
  269. { /* Ratio <= 65536 (~8:8) */
  270. { 0, 128, 0, 0 },
  271. { -4, 127, 5, 0 },
  272. { -6, 124, 11, -1 },
  273. { -8, 118, 19, -1 },
  274. { -8, 111, 27, -2 },
  275. { -8, 102, 37, -3 },
  276. { -8, 92, 48, -4 },
  277. { -7, 81, 59, -5 },
  278. { -6, 70, 70, -6 },
  279. { -5, 59, 81, -7 },
  280. { -4, 48, 92, -8 },
  281. { -3, 37, 102, -8 },
  282. { -2, 27, 111, -8 },
  283. { -1, 19, 118, -8 },
  284. { -1, 11, 124, -6 },
  285. { 0, 5, 127, -4 }
  286. }, { /* 65536 < Ratio <= 74898 (~8:7) */
  287. { 8, 112, 8, 0 },
  288. { 4, 111, 14, -1 },
  289. { 1, 109, 20, -2 },
  290. { -2, 105, 27, -2 },
  291. { -3, 100, 34, -3 },
  292. { -5, 93, 43, -3 },
  293. { -5, 86, 51, -4 },
  294. { -5, 77, 60, -4 },
  295. { -5, 69, 69, -5 },
  296. { -4, 60, 77, -5 },
  297. { -4, 51, 86, -5 },
  298. { -3, 43, 93, -5 },
  299. { -3, 34, 100, -3 },
  300. { -2, 27, 105, -2 },
  301. { -2, 20, 109, 1 },
  302. { -1, 14, 111, 4 }
  303. }, { /* 74898 < Ratio <= 87381 (~8:6) */
  304. { 16, 96, 16, 0 },
  305. { 12, 97, 21, -2 },
  306. { 8, 96, 26, -2 },
  307. { 5, 93, 32, -2 },
  308. { 2, 89, 39, -2 },
  309. { 0, 84, 46, -2 },
  310. { -1, 79, 53, -3 },
  311. { -2, 73, 59, -2 },
  312. { -2, 66, 66, -2 },
  313. { -2, 59, 73, -2 },
  314. { -3, 53, 79, -1 },
  315. { -2, 46, 84, 0 },
  316. { -2, 39, 89, 2 },
  317. { -2, 32, 93, 5 },
  318. { -2, 26, 96, 8 },
  319. { -2, 21, 97, 12 }
  320. }, { /* 87381 < Ratio <= 104857 (~8:5) */
  321. { 22, 84, 22, 0 },
  322. { 18, 85, 26, -1 },
  323. { 14, 84, 31, -1 },
  324. { 11, 82, 36, -1 },
  325. { 8, 79, 42, -1 },
  326. { 6, 76, 47, -1 },
  327. { 4, 72, 52, 0 },
  328. { 2, 68, 58, 0 },
  329. { 1, 63, 63, 1 },
  330. { 0, 58, 68, 2 },
  331. { 0, 52, 72, 4 },
  332. { -1, 47, 76, 6 },
  333. { -1, 42, 79, 8 },
  334. { -1, 36, 82, 11 },
  335. { -1, 31, 84, 14 },
  336. { -1, 26, 85, 18 }
  337. }, { /* 104857 < Ratio <= 131072 (~8:4) */
  338. { 26, 76, 26, 0 },
  339. { 22, 76, 30, 0 },
  340. { 19, 75, 34, 0 },
  341. { 16, 73, 38, 1 },
  342. { 13, 71, 43, 1 },
  343. { 10, 69, 47, 2 },
  344. { 8, 66, 51, 3 },
  345. { 6, 63, 55, 4 },
  346. { 5, 59, 59, 5 },
  347. { 4, 55, 63, 6 },
  348. { 3, 51, 66, 8 },
  349. { 2, 47, 69, 10 },
  350. { 1, 43, 71, 13 },
  351. { 1, 38, 73, 16 },
  352. { 0, 34, 75, 19 },
  353. { 0, 30, 76, 22 }
  354. }, { /* 131072 < Ratio <= 174762 (~8:3) */
  355. { 29, 70, 29, 0 },
  356. { 26, 68, 32, 2 },
  357. { 23, 67, 36, 2 },
  358. { 20, 66, 39, 3 },
  359. { 17, 65, 43, 3 },
  360. { 15, 63, 46, 4 },
  361. { 12, 61, 50, 5 },
  362. { 10, 58, 53, 7 },
  363. { 8, 56, 56, 8 },
  364. { 7, 53, 58, 10 },
  365. { 5, 50, 61, 12 },
  366. { 4, 46, 63, 15 },
  367. { 3, 43, 65, 17 },
  368. { 3, 39, 66, 20 },
  369. { 2, 36, 67, 23 },
  370. { 2, 32, 68, 26 }
  371. }, { /* 174762 < Ratio <= 262144 (~8:2) */
  372. { 32, 64, 32, 0 },
  373. { 28, 63, 34, 3 },
  374. { 25, 62, 37, 4 },
  375. { 22, 62, 40, 4 },
  376. { 19, 61, 43, 5 },
  377. { 17, 59, 46, 6 },
  378. { 15, 58, 48, 7 },
  379. { 13, 55, 51, 9 },
  380. { 11, 53, 53, 11 },
  381. { 9, 51, 55, 13 },
  382. { 7, 48, 58, 15 },
  383. { 6, 46, 59, 17 },
  384. { 5, 43, 61, 19 },
  385. { 4, 40, 62, 22 },
  386. { 4, 37, 62, 25 },
  387. { 3, 34, 63, 28 }
  388. }
  389. };
  390. static int gsc_sw_reset(struct gsc_context *ctx)
  391. {
  392. u32 cfg;
  393. int count = GSC_RESET_TIMEOUT;
  394. /* s/w reset */
  395. cfg = (GSC_SW_RESET_SRESET);
  396. gsc_write(cfg, GSC_SW_RESET);
  397. /* wait s/w reset complete */
  398. while (count--) {
  399. cfg = gsc_read(GSC_SW_RESET);
  400. if (!cfg)
  401. break;
  402. usleep_range(1000, 2000);
  403. }
  404. if (cfg) {
  405. DRM_ERROR("failed to reset gsc h/w.\n");
  406. return -EBUSY;
  407. }
  408. /* reset sequence */
  409. cfg = gsc_read(GSC_IN_BASE_ADDR_Y_MASK);
  410. cfg |= (GSC_IN_BASE_ADDR_MASK |
  411. GSC_IN_BASE_ADDR_PINGPONG(0));
  412. gsc_write(cfg, GSC_IN_BASE_ADDR_Y_MASK);
  413. gsc_write(cfg, GSC_IN_BASE_ADDR_CB_MASK);
  414. gsc_write(cfg, GSC_IN_BASE_ADDR_CR_MASK);
  415. cfg = gsc_read(GSC_OUT_BASE_ADDR_Y_MASK);
  416. cfg |= (GSC_OUT_BASE_ADDR_MASK |
  417. GSC_OUT_BASE_ADDR_PINGPONG(0));
  418. gsc_write(cfg, GSC_OUT_BASE_ADDR_Y_MASK);
  419. gsc_write(cfg, GSC_OUT_BASE_ADDR_CB_MASK);
  420. gsc_write(cfg, GSC_OUT_BASE_ADDR_CR_MASK);
  421. return 0;
  422. }
  423. static void gsc_set_gscblk_fimd_wb(struct gsc_context *ctx, bool enable)
  424. {
  425. unsigned int gscblk_cfg;
  426. if (!ctx->sysreg)
  427. return;
  428. regmap_read(ctx->sysreg, SYSREG_GSCBLK_CFG1, &gscblk_cfg);
  429. if (enable)
  430. gscblk_cfg |= GSC_BLK_DISP1WB_DEST(ctx->id) |
  431. GSC_BLK_GSCL_WB_IN_SRC_SEL(ctx->id) |
  432. GSC_BLK_SW_RESET_WB_DEST(ctx->id);
  433. else
  434. gscblk_cfg |= GSC_BLK_PXLASYNC_LO_MASK_WB(ctx->id);
  435. regmap_write(ctx->sysreg, SYSREG_GSCBLK_CFG1, gscblk_cfg);
  436. }
  437. static void gsc_handle_irq(struct gsc_context *ctx, bool enable,
  438. bool overflow, bool done)
  439. {
  440. u32 cfg;
  441. DRM_DEBUG_KMS("enable[%d]overflow[%d]level[%d]\n",
  442. enable, overflow, done);
  443. cfg = gsc_read(GSC_IRQ);
  444. cfg |= (GSC_IRQ_OR_MASK | GSC_IRQ_FRMDONE_MASK);
  445. if (enable)
  446. cfg |= GSC_IRQ_ENABLE;
  447. else
  448. cfg &= ~GSC_IRQ_ENABLE;
  449. if (overflow)
  450. cfg &= ~GSC_IRQ_OR_MASK;
  451. else
  452. cfg |= GSC_IRQ_OR_MASK;
  453. if (done)
  454. cfg &= ~GSC_IRQ_FRMDONE_MASK;
  455. else
  456. cfg |= GSC_IRQ_FRMDONE_MASK;
  457. gsc_write(cfg, GSC_IRQ);
  458. }
  459. static int gsc_src_set_fmt(struct device *dev, u32 fmt)
  460. {
  461. struct gsc_context *ctx = get_gsc_context(dev);
  462. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  463. u32 cfg;
  464. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  465. cfg = gsc_read(GSC_IN_CON);
  466. cfg &= ~(GSC_IN_RGB_TYPE_MASK | GSC_IN_YUV422_1P_ORDER_MASK |
  467. GSC_IN_CHROMA_ORDER_MASK | GSC_IN_FORMAT_MASK |
  468. GSC_IN_TILE_TYPE_MASK | GSC_IN_TILE_MODE |
  469. GSC_IN_CHROM_STRIDE_SEL_MASK | GSC_IN_RB_SWAP_MASK);
  470. switch (fmt) {
  471. case DRM_FORMAT_RGB565:
  472. cfg |= GSC_IN_RGB565;
  473. break;
  474. case DRM_FORMAT_XRGB8888:
  475. cfg |= GSC_IN_XRGB8888;
  476. break;
  477. case DRM_FORMAT_BGRX8888:
  478. cfg |= (GSC_IN_XRGB8888 | GSC_IN_RB_SWAP);
  479. break;
  480. case DRM_FORMAT_YUYV:
  481. cfg |= (GSC_IN_YUV422_1P |
  482. GSC_IN_YUV422_1P_ORDER_LSB_Y |
  483. GSC_IN_CHROMA_ORDER_CBCR);
  484. break;
  485. case DRM_FORMAT_YVYU:
  486. cfg |= (GSC_IN_YUV422_1P |
  487. GSC_IN_YUV422_1P_ORDER_LSB_Y |
  488. GSC_IN_CHROMA_ORDER_CRCB);
  489. break;
  490. case DRM_FORMAT_UYVY:
  491. cfg |= (GSC_IN_YUV422_1P |
  492. GSC_IN_YUV422_1P_OEDER_LSB_C |
  493. GSC_IN_CHROMA_ORDER_CBCR);
  494. break;
  495. case DRM_FORMAT_VYUY:
  496. cfg |= (GSC_IN_YUV422_1P |
  497. GSC_IN_YUV422_1P_OEDER_LSB_C |
  498. GSC_IN_CHROMA_ORDER_CRCB);
  499. break;
  500. case DRM_FORMAT_NV21:
  501. case DRM_FORMAT_NV61:
  502. cfg |= (GSC_IN_CHROMA_ORDER_CRCB |
  503. GSC_IN_YUV420_2P);
  504. break;
  505. case DRM_FORMAT_YUV422:
  506. cfg |= GSC_IN_YUV422_3P;
  507. break;
  508. case DRM_FORMAT_YUV420:
  509. case DRM_FORMAT_YVU420:
  510. cfg |= GSC_IN_YUV420_3P;
  511. break;
  512. case DRM_FORMAT_NV12:
  513. case DRM_FORMAT_NV16:
  514. cfg |= (GSC_IN_CHROMA_ORDER_CBCR |
  515. GSC_IN_YUV420_2P);
  516. break;
  517. default:
  518. dev_err(ippdrv->dev, "invalid target yuv order 0x%x.\n", fmt);
  519. return -EINVAL;
  520. }
  521. gsc_write(cfg, GSC_IN_CON);
  522. return 0;
  523. }
  524. static int gsc_src_set_transf(struct device *dev,
  525. enum drm_exynos_degree degree,
  526. enum drm_exynos_flip flip, bool *swap)
  527. {
  528. struct gsc_context *ctx = get_gsc_context(dev);
  529. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  530. u32 cfg;
  531. DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
  532. cfg = gsc_read(GSC_IN_CON);
  533. cfg &= ~GSC_IN_ROT_MASK;
  534. switch (degree) {
  535. case EXYNOS_DRM_DEGREE_0:
  536. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  537. cfg |= GSC_IN_ROT_XFLIP;
  538. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  539. cfg |= GSC_IN_ROT_YFLIP;
  540. break;
  541. case EXYNOS_DRM_DEGREE_90:
  542. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  543. cfg |= GSC_IN_ROT_90_XFLIP;
  544. else if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  545. cfg |= GSC_IN_ROT_90_YFLIP;
  546. else
  547. cfg |= GSC_IN_ROT_90;
  548. break;
  549. case EXYNOS_DRM_DEGREE_180:
  550. cfg |= GSC_IN_ROT_180;
  551. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  552. cfg &= ~GSC_IN_ROT_XFLIP;
  553. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  554. cfg &= ~GSC_IN_ROT_YFLIP;
  555. break;
  556. case EXYNOS_DRM_DEGREE_270:
  557. cfg |= GSC_IN_ROT_270;
  558. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  559. cfg &= ~GSC_IN_ROT_XFLIP;
  560. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  561. cfg &= ~GSC_IN_ROT_YFLIP;
  562. break;
  563. default:
  564. dev_err(ippdrv->dev, "invalid degree value %d.\n", degree);
  565. return -EINVAL;
  566. }
  567. gsc_write(cfg, GSC_IN_CON);
  568. ctx->rotation = (cfg & GSC_IN_ROT_90) ? 1 : 0;
  569. *swap = ctx->rotation;
  570. return 0;
  571. }
  572. static int gsc_src_set_size(struct device *dev, int swap,
  573. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  574. {
  575. struct gsc_context *ctx = get_gsc_context(dev);
  576. struct drm_exynos_pos img_pos = *pos;
  577. struct gsc_scaler *sc = &ctx->sc;
  578. u32 cfg;
  579. DRM_DEBUG_KMS("swap[%d]x[%d]y[%d]w[%d]h[%d]\n",
  580. swap, pos->x, pos->y, pos->w, pos->h);
  581. if (swap) {
  582. img_pos.w = pos->h;
  583. img_pos.h = pos->w;
  584. }
  585. /* pixel offset */
  586. cfg = (GSC_SRCIMG_OFFSET_X(img_pos.x) |
  587. GSC_SRCIMG_OFFSET_Y(img_pos.y));
  588. gsc_write(cfg, GSC_SRCIMG_OFFSET);
  589. /* cropped size */
  590. cfg = (GSC_CROPPED_WIDTH(img_pos.w) |
  591. GSC_CROPPED_HEIGHT(img_pos.h));
  592. gsc_write(cfg, GSC_CROPPED_SIZE);
  593. DRM_DEBUG_KMS("hsize[%d]vsize[%d]\n", sz->hsize, sz->vsize);
  594. /* original size */
  595. cfg = gsc_read(GSC_SRCIMG_SIZE);
  596. cfg &= ~(GSC_SRCIMG_HEIGHT_MASK |
  597. GSC_SRCIMG_WIDTH_MASK);
  598. cfg |= (GSC_SRCIMG_WIDTH(sz->hsize) |
  599. GSC_SRCIMG_HEIGHT(sz->vsize));
  600. gsc_write(cfg, GSC_SRCIMG_SIZE);
  601. cfg = gsc_read(GSC_IN_CON);
  602. cfg &= ~GSC_IN_RGB_TYPE_MASK;
  603. DRM_DEBUG_KMS("width[%d]range[%d]\n", pos->w, sc->range);
  604. if (pos->w >= GSC_WIDTH_ITU_709)
  605. if (sc->range)
  606. cfg |= GSC_IN_RGB_HD_WIDE;
  607. else
  608. cfg |= GSC_IN_RGB_HD_NARROW;
  609. else
  610. if (sc->range)
  611. cfg |= GSC_IN_RGB_SD_WIDE;
  612. else
  613. cfg |= GSC_IN_RGB_SD_NARROW;
  614. gsc_write(cfg, GSC_IN_CON);
  615. return 0;
  616. }
  617. static int gsc_src_set_buf_seq(struct gsc_context *ctx, u32 buf_id,
  618. enum drm_exynos_ipp_buf_type buf_type)
  619. {
  620. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  621. bool masked;
  622. u32 cfg;
  623. u32 mask = 0x00000001 << buf_id;
  624. DRM_DEBUG_KMS("buf_id[%d]buf_type[%d]\n", buf_id, buf_type);
  625. /* mask register set */
  626. cfg = gsc_read(GSC_IN_BASE_ADDR_Y_MASK);
  627. switch (buf_type) {
  628. case IPP_BUF_ENQUEUE:
  629. masked = false;
  630. break;
  631. case IPP_BUF_DEQUEUE:
  632. masked = true;
  633. break;
  634. default:
  635. dev_err(ippdrv->dev, "invalid buf ctrl parameter.\n");
  636. return -EINVAL;
  637. }
  638. /* sequence id */
  639. cfg &= ~mask;
  640. cfg |= masked << buf_id;
  641. gsc_write(cfg, GSC_IN_BASE_ADDR_Y_MASK);
  642. gsc_write(cfg, GSC_IN_BASE_ADDR_CB_MASK);
  643. gsc_write(cfg, GSC_IN_BASE_ADDR_CR_MASK);
  644. return 0;
  645. }
  646. static int gsc_src_set_addr(struct device *dev,
  647. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  648. enum drm_exynos_ipp_buf_type buf_type)
  649. {
  650. struct gsc_context *ctx = get_gsc_context(dev);
  651. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  652. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  653. struct drm_exynos_ipp_property *property;
  654. if (!c_node) {
  655. DRM_ERROR("failed to get c_node.\n");
  656. return -EFAULT;
  657. }
  658. property = &c_node->property;
  659. DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
  660. property->prop_id, buf_id, buf_type);
  661. if (buf_id > GSC_MAX_SRC) {
  662. dev_info(ippdrv->dev, "invalid buf_id %d.\n", buf_id);
  663. return -EINVAL;
  664. }
  665. /* address register set */
  666. switch (buf_type) {
  667. case IPP_BUF_ENQUEUE:
  668. gsc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  669. GSC_IN_BASE_ADDR_Y(buf_id));
  670. gsc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  671. GSC_IN_BASE_ADDR_CB(buf_id));
  672. gsc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  673. GSC_IN_BASE_ADDR_CR(buf_id));
  674. break;
  675. case IPP_BUF_DEQUEUE:
  676. gsc_write(0x0, GSC_IN_BASE_ADDR_Y(buf_id));
  677. gsc_write(0x0, GSC_IN_BASE_ADDR_CB(buf_id));
  678. gsc_write(0x0, GSC_IN_BASE_ADDR_CR(buf_id));
  679. break;
  680. default:
  681. /* bypass */
  682. break;
  683. }
  684. return gsc_src_set_buf_seq(ctx, buf_id, buf_type);
  685. }
  686. static struct exynos_drm_ipp_ops gsc_src_ops = {
  687. .set_fmt = gsc_src_set_fmt,
  688. .set_transf = gsc_src_set_transf,
  689. .set_size = gsc_src_set_size,
  690. .set_addr = gsc_src_set_addr,
  691. };
  692. static int gsc_dst_set_fmt(struct device *dev, u32 fmt)
  693. {
  694. struct gsc_context *ctx = get_gsc_context(dev);
  695. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  696. u32 cfg;
  697. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  698. cfg = gsc_read(GSC_OUT_CON);
  699. cfg &= ~(GSC_OUT_RGB_TYPE_MASK | GSC_OUT_YUV422_1P_ORDER_MASK |
  700. GSC_OUT_CHROMA_ORDER_MASK | GSC_OUT_FORMAT_MASK |
  701. GSC_OUT_CHROM_STRIDE_SEL_MASK | GSC_OUT_RB_SWAP_MASK |
  702. GSC_OUT_GLOBAL_ALPHA_MASK);
  703. switch (fmt) {
  704. case DRM_FORMAT_RGB565:
  705. cfg |= GSC_OUT_RGB565;
  706. break;
  707. case DRM_FORMAT_XRGB8888:
  708. cfg |= GSC_OUT_XRGB8888;
  709. break;
  710. case DRM_FORMAT_BGRX8888:
  711. cfg |= (GSC_OUT_XRGB8888 | GSC_OUT_RB_SWAP);
  712. break;
  713. case DRM_FORMAT_YUYV:
  714. cfg |= (GSC_OUT_YUV422_1P |
  715. GSC_OUT_YUV422_1P_ORDER_LSB_Y |
  716. GSC_OUT_CHROMA_ORDER_CBCR);
  717. break;
  718. case DRM_FORMAT_YVYU:
  719. cfg |= (GSC_OUT_YUV422_1P |
  720. GSC_OUT_YUV422_1P_ORDER_LSB_Y |
  721. GSC_OUT_CHROMA_ORDER_CRCB);
  722. break;
  723. case DRM_FORMAT_UYVY:
  724. cfg |= (GSC_OUT_YUV422_1P |
  725. GSC_OUT_YUV422_1P_OEDER_LSB_C |
  726. GSC_OUT_CHROMA_ORDER_CBCR);
  727. break;
  728. case DRM_FORMAT_VYUY:
  729. cfg |= (GSC_OUT_YUV422_1P |
  730. GSC_OUT_YUV422_1P_OEDER_LSB_C |
  731. GSC_OUT_CHROMA_ORDER_CRCB);
  732. break;
  733. case DRM_FORMAT_NV21:
  734. case DRM_FORMAT_NV61:
  735. cfg |= (GSC_OUT_CHROMA_ORDER_CRCB | GSC_OUT_YUV420_2P);
  736. break;
  737. case DRM_FORMAT_YUV422:
  738. case DRM_FORMAT_YUV420:
  739. case DRM_FORMAT_YVU420:
  740. cfg |= GSC_OUT_YUV420_3P;
  741. break;
  742. case DRM_FORMAT_NV12:
  743. case DRM_FORMAT_NV16:
  744. cfg |= (GSC_OUT_CHROMA_ORDER_CBCR |
  745. GSC_OUT_YUV420_2P);
  746. break;
  747. default:
  748. dev_err(ippdrv->dev, "invalid target yuv order 0x%x.\n", fmt);
  749. return -EINVAL;
  750. }
  751. gsc_write(cfg, GSC_OUT_CON);
  752. return 0;
  753. }
  754. static int gsc_dst_set_transf(struct device *dev,
  755. enum drm_exynos_degree degree,
  756. enum drm_exynos_flip flip, bool *swap)
  757. {
  758. struct gsc_context *ctx = get_gsc_context(dev);
  759. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  760. u32 cfg;
  761. DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
  762. cfg = gsc_read(GSC_IN_CON);
  763. cfg &= ~GSC_IN_ROT_MASK;
  764. switch (degree) {
  765. case EXYNOS_DRM_DEGREE_0:
  766. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  767. cfg |= GSC_IN_ROT_XFLIP;
  768. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  769. cfg |= GSC_IN_ROT_YFLIP;
  770. break;
  771. case EXYNOS_DRM_DEGREE_90:
  772. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  773. cfg |= GSC_IN_ROT_90_XFLIP;
  774. else if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  775. cfg |= GSC_IN_ROT_90_YFLIP;
  776. else
  777. cfg |= GSC_IN_ROT_90;
  778. break;
  779. case EXYNOS_DRM_DEGREE_180:
  780. cfg |= GSC_IN_ROT_180;
  781. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  782. cfg &= ~GSC_IN_ROT_XFLIP;
  783. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  784. cfg &= ~GSC_IN_ROT_YFLIP;
  785. break;
  786. case EXYNOS_DRM_DEGREE_270:
  787. cfg |= GSC_IN_ROT_270;
  788. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  789. cfg &= ~GSC_IN_ROT_XFLIP;
  790. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  791. cfg &= ~GSC_IN_ROT_YFLIP;
  792. break;
  793. default:
  794. dev_err(ippdrv->dev, "invalid degree value %d.\n", degree);
  795. return -EINVAL;
  796. }
  797. gsc_write(cfg, GSC_IN_CON);
  798. ctx->rotation = (cfg & GSC_IN_ROT_90) ? 1 : 0;
  799. *swap = ctx->rotation;
  800. return 0;
  801. }
  802. static int gsc_get_ratio_shift(u32 src, u32 dst, u32 *ratio)
  803. {
  804. DRM_DEBUG_KMS("src[%d]dst[%d]\n", src, dst);
  805. if (src >= dst * 8) {
  806. DRM_ERROR("failed to make ratio and shift.\n");
  807. return -EINVAL;
  808. } else if (src >= dst * 4)
  809. *ratio = 4;
  810. else if (src >= dst * 2)
  811. *ratio = 2;
  812. else
  813. *ratio = 1;
  814. return 0;
  815. }
  816. static void gsc_get_prescaler_shfactor(u32 hratio, u32 vratio, u32 *shfactor)
  817. {
  818. if (hratio == 4 && vratio == 4)
  819. *shfactor = 4;
  820. else if ((hratio == 4 && vratio == 2) ||
  821. (hratio == 2 && vratio == 4))
  822. *shfactor = 3;
  823. else if ((hratio == 4 && vratio == 1) ||
  824. (hratio == 1 && vratio == 4) ||
  825. (hratio == 2 && vratio == 2))
  826. *shfactor = 2;
  827. else if (hratio == 1 && vratio == 1)
  828. *shfactor = 0;
  829. else
  830. *shfactor = 1;
  831. }
  832. static int gsc_set_prescaler(struct gsc_context *ctx, struct gsc_scaler *sc,
  833. struct drm_exynos_pos *src, struct drm_exynos_pos *dst)
  834. {
  835. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  836. u32 cfg;
  837. u32 src_w, src_h, dst_w, dst_h;
  838. int ret = 0;
  839. src_w = src->w;
  840. src_h = src->h;
  841. if (ctx->rotation) {
  842. dst_w = dst->h;
  843. dst_h = dst->w;
  844. } else {
  845. dst_w = dst->w;
  846. dst_h = dst->h;
  847. }
  848. ret = gsc_get_ratio_shift(src_w, dst_w, &sc->pre_hratio);
  849. if (ret) {
  850. dev_err(ippdrv->dev, "failed to get ratio horizontal.\n");
  851. return ret;
  852. }
  853. ret = gsc_get_ratio_shift(src_h, dst_h, &sc->pre_vratio);
  854. if (ret) {
  855. dev_err(ippdrv->dev, "failed to get ratio vertical.\n");
  856. return ret;
  857. }
  858. DRM_DEBUG_KMS("pre_hratio[%d]pre_vratio[%d]\n",
  859. sc->pre_hratio, sc->pre_vratio);
  860. sc->main_hratio = (src_w << 16) / dst_w;
  861. sc->main_vratio = (src_h << 16) / dst_h;
  862. DRM_DEBUG_KMS("main_hratio[%ld]main_vratio[%ld]\n",
  863. sc->main_hratio, sc->main_vratio);
  864. gsc_get_prescaler_shfactor(sc->pre_hratio, sc->pre_vratio,
  865. &sc->pre_shfactor);
  866. DRM_DEBUG_KMS("pre_shfactor[%d]\n", sc->pre_shfactor);
  867. cfg = (GSC_PRESC_SHFACTOR(sc->pre_shfactor) |
  868. GSC_PRESC_H_RATIO(sc->pre_hratio) |
  869. GSC_PRESC_V_RATIO(sc->pre_vratio));
  870. gsc_write(cfg, GSC_PRE_SCALE_RATIO);
  871. return ret;
  872. }
  873. static void gsc_set_h_coef(struct gsc_context *ctx, unsigned long main_hratio)
  874. {
  875. int i, j, k, sc_ratio;
  876. if (main_hratio <= GSC_SC_UP_MAX_RATIO)
  877. sc_ratio = 0;
  878. else if (main_hratio <= GSC_SC_DOWN_RATIO_7_8)
  879. sc_ratio = 1;
  880. else if (main_hratio <= GSC_SC_DOWN_RATIO_6_8)
  881. sc_ratio = 2;
  882. else if (main_hratio <= GSC_SC_DOWN_RATIO_5_8)
  883. sc_ratio = 3;
  884. else if (main_hratio <= GSC_SC_DOWN_RATIO_4_8)
  885. sc_ratio = 4;
  886. else if (main_hratio <= GSC_SC_DOWN_RATIO_3_8)
  887. sc_ratio = 5;
  888. else
  889. sc_ratio = 6;
  890. for (i = 0; i < GSC_COEF_PHASE; i++)
  891. for (j = 0; j < GSC_COEF_H_8T; j++)
  892. for (k = 0; k < GSC_COEF_DEPTH; k++)
  893. gsc_write(h_coef_8t[sc_ratio][i][j],
  894. GSC_HCOEF(i, j, k));
  895. }
  896. static void gsc_set_v_coef(struct gsc_context *ctx, unsigned long main_vratio)
  897. {
  898. int i, j, k, sc_ratio;
  899. if (main_vratio <= GSC_SC_UP_MAX_RATIO)
  900. sc_ratio = 0;
  901. else if (main_vratio <= GSC_SC_DOWN_RATIO_7_8)
  902. sc_ratio = 1;
  903. else if (main_vratio <= GSC_SC_DOWN_RATIO_6_8)
  904. sc_ratio = 2;
  905. else if (main_vratio <= GSC_SC_DOWN_RATIO_5_8)
  906. sc_ratio = 3;
  907. else if (main_vratio <= GSC_SC_DOWN_RATIO_4_8)
  908. sc_ratio = 4;
  909. else if (main_vratio <= GSC_SC_DOWN_RATIO_3_8)
  910. sc_ratio = 5;
  911. else
  912. sc_ratio = 6;
  913. for (i = 0; i < GSC_COEF_PHASE; i++)
  914. for (j = 0; j < GSC_COEF_V_4T; j++)
  915. for (k = 0; k < GSC_COEF_DEPTH; k++)
  916. gsc_write(v_coef_4t[sc_ratio][i][j],
  917. GSC_VCOEF(i, j, k));
  918. }
  919. static void gsc_set_scaler(struct gsc_context *ctx, struct gsc_scaler *sc)
  920. {
  921. u32 cfg;
  922. DRM_DEBUG_KMS("main_hratio[%ld]main_vratio[%ld]\n",
  923. sc->main_hratio, sc->main_vratio);
  924. gsc_set_h_coef(ctx, sc->main_hratio);
  925. cfg = GSC_MAIN_H_RATIO_VALUE(sc->main_hratio);
  926. gsc_write(cfg, GSC_MAIN_H_RATIO);
  927. gsc_set_v_coef(ctx, sc->main_vratio);
  928. cfg = GSC_MAIN_V_RATIO_VALUE(sc->main_vratio);
  929. gsc_write(cfg, GSC_MAIN_V_RATIO);
  930. }
  931. static int gsc_dst_set_size(struct device *dev, int swap,
  932. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  933. {
  934. struct gsc_context *ctx = get_gsc_context(dev);
  935. struct drm_exynos_pos img_pos = *pos;
  936. struct gsc_scaler *sc = &ctx->sc;
  937. u32 cfg;
  938. DRM_DEBUG_KMS("swap[%d]x[%d]y[%d]w[%d]h[%d]\n",
  939. swap, pos->x, pos->y, pos->w, pos->h);
  940. if (swap) {
  941. img_pos.w = pos->h;
  942. img_pos.h = pos->w;
  943. }
  944. /* pixel offset */
  945. cfg = (GSC_DSTIMG_OFFSET_X(pos->x) |
  946. GSC_DSTIMG_OFFSET_Y(pos->y));
  947. gsc_write(cfg, GSC_DSTIMG_OFFSET);
  948. /* scaled size */
  949. cfg = (GSC_SCALED_WIDTH(img_pos.w) | GSC_SCALED_HEIGHT(img_pos.h));
  950. gsc_write(cfg, GSC_SCALED_SIZE);
  951. DRM_DEBUG_KMS("hsize[%d]vsize[%d]\n", sz->hsize, sz->vsize);
  952. /* original size */
  953. cfg = gsc_read(GSC_DSTIMG_SIZE);
  954. cfg &= ~(GSC_DSTIMG_HEIGHT_MASK |
  955. GSC_DSTIMG_WIDTH_MASK);
  956. cfg |= (GSC_DSTIMG_WIDTH(sz->hsize) |
  957. GSC_DSTIMG_HEIGHT(sz->vsize));
  958. gsc_write(cfg, GSC_DSTIMG_SIZE);
  959. cfg = gsc_read(GSC_OUT_CON);
  960. cfg &= ~GSC_OUT_RGB_TYPE_MASK;
  961. DRM_DEBUG_KMS("width[%d]range[%d]\n", pos->w, sc->range);
  962. if (pos->w >= GSC_WIDTH_ITU_709)
  963. if (sc->range)
  964. cfg |= GSC_OUT_RGB_HD_WIDE;
  965. else
  966. cfg |= GSC_OUT_RGB_HD_NARROW;
  967. else
  968. if (sc->range)
  969. cfg |= GSC_OUT_RGB_SD_WIDE;
  970. else
  971. cfg |= GSC_OUT_RGB_SD_NARROW;
  972. gsc_write(cfg, GSC_OUT_CON);
  973. return 0;
  974. }
  975. static int gsc_dst_get_buf_seq(struct gsc_context *ctx)
  976. {
  977. u32 cfg, i, buf_num = GSC_REG_SZ;
  978. u32 mask = 0x00000001;
  979. cfg = gsc_read(GSC_OUT_BASE_ADDR_Y_MASK);
  980. for (i = 0; i < GSC_REG_SZ; i++)
  981. if (cfg & (mask << i))
  982. buf_num--;
  983. DRM_DEBUG_KMS("buf_num[%d]\n", buf_num);
  984. return buf_num;
  985. }
  986. static int gsc_dst_set_buf_seq(struct gsc_context *ctx, u32 buf_id,
  987. enum drm_exynos_ipp_buf_type buf_type)
  988. {
  989. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  990. bool masked;
  991. u32 cfg;
  992. u32 mask = 0x00000001 << buf_id;
  993. int ret = 0;
  994. DRM_DEBUG_KMS("buf_id[%d]buf_type[%d]\n", buf_id, buf_type);
  995. mutex_lock(&ctx->lock);
  996. /* mask register set */
  997. cfg = gsc_read(GSC_OUT_BASE_ADDR_Y_MASK);
  998. switch (buf_type) {
  999. case IPP_BUF_ENQUEUE:
  1000. masked = false;
  1001. break;
  1002. case IPP_BUF_DEQUEUE:
  1003. masked = true;
  1004. break;
  1005. default:
  1006. dev_err(ippdrv->dev, "invalid buf ctrl parameter.\n");
  1007. ret = -EINVAL;
  1008. goto err_unlock;
  1009. }
  1010. /* sequence id */
  1011. cfg &= ~mask;
  1012. cfg |= masked << buf_id;
  1013. gsc_write(cfg, GSC_OUT_BASE_ADDR_Y_MASK);
  1014. gsc_write(cfg, GSC_OUT_BASE_ADDR_CB_MASK);
  1015. gsc_write(cfg, GSC_OUT_BASE_ADDR_CR_MASK);
  1016. /* interrupt enable */
  1017. if (buf_type == IPP_BUF_ENQUEUE &&
  1018. gsc_dst_get_buf_seq(ctx) >= GSC_BUF_START)
  1019. gsc_handle_irq(ctx, true, false, true);
  1020. /* interrupt disable */
  1021. if (buf_type == IPP_BUF_DEQUEUE &&
  1022. gsc_dst_get_buf_seq(ctx) <= GSC_BUF_STOP)
  1023. gsc_handle_irq(ctx, false, false, true);
  1024. err_unlock:
  1025. mutex_unlock(&ctx->lock);
  1026. return ret;
  1027. }
  1028. static int gsc_dst_set_addr(struct device *dev,
  1029. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  1030. enum drm_exynos_ipp_buf_type buf_type)
  1031. {
  1032. struct gsc_context *ctx = get_gsc_context(dev);
  1033. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1034. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1035. struct drm_exynos_ipp_property *property;
  1036. if (!c_node) {
  1037. DRM_ERROR("failed to get c_node.\n");
  1038. return -EFAULT;
  1039. }
  1040. property = &c_node->property;
  1041. DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
  1042. property->prop_id, buf_id, buf_type);
  1043. if (buf_id > GSC_MAX_DST) {
  1044. dev_info(ippdrv->dev, "invalid buf_id %d.\n", buf_id);
  1045. return -EINVAL;
  1046. }
  1047. /* address register set */
  1048. switch (buf_type) {
  1049. case IPP_BUF_ENQUEUE:
  1050. gsc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  1051. GSC_OUT_BASE_ADDR_Y(buf_id));
  1052. gsc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1053. GSC_OUT_BASE_ADDR_CB(buf_id));
  1054. gsc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1055. GSC_OUT_BASE_ADDR_CR(buf_id));
  1056. break;
  1057. case IPP_BUF_DEQUEUE:
  1058. gsc_write(0x0, GSC_OUT_BASE_ADDR_Y(buf_id));
  1059. gsc_write(0x0, GSC_OUT_BASE_ADDR_CB(buf_id));
  1060. gsc_write(0x0, GSC_OUT_BASE_ADDR_CR(buf_id));
  1061. break;
  1062. default:
  1063. /* bypass */
  1064. break;
  1065. }
  1066. return gsc_dst_set_buf_seq(ctx, buf_id, buf_type);
  1067. }
  1068. static struct exynos_drm_ipp_ops gsc_dst_ops = {
  1069. .set_fmt = gsc_dst_set_fmt,
  1070. .set_transf = gsc_dst_set_transf,
  1071. .set_size = gsc_dst_set_size,
  1072. .set_addr = gsc_dst_set_addr,
  1073. };
  1074. static int gsc_clk_ctrl(struct gsc_context *ctx, bool enable)
  1075. {
  1076. DRM_DEBUG_KMS("enable[%d]\n", enable);
  1077. if (enable) {
  1078. clk_prepare_enable(ctx->gsc_clk);
  1079. ctx->suspended = false;
  1080. } else {
  1081. clk_disable_unprepare(ctx->gsc_clk);
  1082. ctx->suspended = true;
  1083. }
  1084. return 0;
  1085. }
  1086. static int gsc_get_src_buf_index(struct gsc_context *ctx)
  1087. {
  1088. u32 cfg, curr_index, i;
  1089. u32 buf_id = GSC_MAX_SRC;
  1090. int ret;
  1091. DRM_DEBUG_KMS("gsc id[%d]\n", ctx->id);
  1092. cfg = gsc_read(GSC_IN_BASE_ADDR_Y_MASK);
  1093. curr_index = GSC_IN_CURR_GET_INDEX(cfg);
  1094. for (i = curr_index; i < GSC_MAX_SRC; i++) {
  1095. if (!((cfg >> i) & 0x1)) {
  1096. buf_id = i;
  1097. break;
  1098. }
  1099. }
  1100. if (buf_id == GSC_MAX_SRC) {
  1101. DRM_ERROR("failed to get in buffer index.\n");
  1102. return -EINVAL;
  1103. }
  1104. ret = gsc_src_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE);
  1105. if (ret < 0) {
  1106. DRM_ERROR("failed to dequeue.\n");
  1107. return ret;
  1108. }
  1109. DRM_DEBUG_KMS("cfg[0x%x]curr_index[%d]buf_id[%d]\n", cfg,
  1110. curr_index, buf_id);
  1111. return buf_id;
  1112. }
  1113. static int gsc_get_dst_buf_index(struct gsc_context *ctx)
  1114. {
  1115. u32 cfg, curr_index, i;
  1116. u32 buf_id = GSC_MAX_DST;
  1117. int ret;
  1118. DRM_DEBUG_KMS("gsc id[%d]\n", ctx->id);
  1119. cfg = gsc_read(GSC_OUT_BASE_ADDR_Y_MASK);
  1120. curr_index = GSC_OUT_CURR_GET_INDEX(cfg);
  1121. for (i = curr_index; i < GSC_MAX_DST; i++) {
  1122. if (!((cfg >> i) & 0x1)) {
  1123. buf_id = i;
  1124. break;
  1125. }
  1126. }
  1127. if (buf_id == GSC_MAX_DST) {
  1128. DRM_ERROR("failed to get out buffer index.\n");
  1129. return -EINVAL;
  1130. }
  1131. ret = gsc_dst_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE);
  1132. if (ret < 0) {
  1133. DRM_ERROR("failed to dequeue.\n");
  1134. return ret;
  1135. }
  1136. DRM_DEBUG_KMS("cfg[0x%x]curr_index[%d]buf_id[%d]\n", cfg,
  1137. curr_index, buf_id);
  1138. return buf_id;
  1139. }
  1140. static irqreturn_t gsc_irq_handler(int irq, void *dev_id)
  1141. {
  1142. struct gsc_context *ctx = dev_id;
  1143. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1144. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1145. struct drm_exynos_ipp_event_work *event_work =
  1146. c_node->event_work;
  1147. u32 status;
  1148. int buf_id[EXYNOS_DRM_OPS_MAX];
  1149. DRM_DEBUG_KMS("gsc id[%d]\n", ctx->id);
  1150. status = gsc_read(GSC_IRQ);
  1151. if (status & GSC_IRQ_STATUS_OR_IRQ) {
  1152. dev_err(ippdrv->dev, "occurred overflow at %d, status 0x%x.\n",
  1153. ctx->id, status);
  1154. return IRQ_NONE;
  1155. }
  1156. if (status & GSC_IRQ_STATUS_OR_FRM_DONE) {
  1157. dev_dbg(ippdrv->dev, "occurred frame done at %d, status 0x%x.\n",
  1158. ctx->id, status);
  1159. buf_id[EXYNOS_DRM_OPS_SRC] = gsc_get_src_buf_index(ctx);
  1160. if (buf_id[EXYNOS_DRM_OPS_SRC] < 0)
  1161. return IRQ_HANDLED;
  1162. buf_id[EXYNOS_DRM_OPS_DST] = gsc_get_dst_buf_index(ctx);
  1163. if (buf_id[EXYNOS_DRM_OPS_DST] < 0)
  1164. return IRQ_HANDLED;
  1165. DRM_DEBUG_KMS("buf_id_src[%d]buf_id_dst[%d]\n",
  1166. buf_id[EXYNOS_DRM_OPS_SRC], buf_id[EXYNOS_DRM_OPS_DST]);
  1167. event_work->ippdrv = ippdrv;
  1168. event_work->buf_id[EXYNOS_DRM_OPS_SRC] =
  1169. buf_id[EXYNOS_DRM_OPS_SRC];
  1170. event_work->buf_id[EXYNOS_DRM_OPS_DST] =
  1171. buf_id[EXYNOS_DRM_OPS_DST];
  1172. queue_work(ippdrv->event_workq, &event_work->work);
  1173. }
  1174. return IRQ_HANDLED;
  1175. }
  1176. static int gsc_init_prop_list(struct exynos_drm_ippdrv *ippdrv)
  1177. {
  1178. struct drm_exynos_ipp_prop_list *prop_list = &ippdrv->prop_list;
  1179. prop_list->version = 1;
  1180. prop_list->writeback = 1;
  1181. prop_list->refresh_min = GSC_REFRESH_MIN;
  1182. prop_list->refresh_max = GSC_REFRESH_MAX;
  1183. prop_list->flip = (1 << EXYNOS_DRM_FLIP_VERTICAL) |
  1184. (1 << EXYNOS_DRM_FLIP_HORIZONTAL);
  1185. prop_list->degree = (1 << EXYNOS_DRM_DEGREE_0) |
  1186. (1 << EXYNOS_DRM_DEGREE_90) |
  1187. (1 << EXYNOS_DRM_DEGREE_180) |
  1188. (1 << EXYNOS_DRM_DEGREE_270);
  1189. prop_list->csc = 1;
  1190. prop_list->crop = 1;
  1191. prop_list->crop_max.hsize = GSC_CROP_MAX;
  1192. prop_list->crop_max.vsize = GSC_CROP_MAX;
  1193. prop_list->crop_min.hsize = GSC_CROP_MIN;
  1194. prop_list->crop_min.vsize = GSC_CROP_MIN;
  1195. prop_list->scale = 1;
  1196. prop_list->scale_max.hsize = GSC_SCALE_MAX;
  1197. prop_list->scale_max.vsize = GSC_SCALE_MAX;
  1198. prop_list->scale_min.hsize = GSC_SCALE_MIN;
  1199. prop_list->scale_min.vsize = GSC_SCALE_MIN;
  1200. return 0;
  1201. }
  1202. static inline bool gsc_check_drm_flip(enum drm_exynos_flip flip)
  1203. {
  1204. switch (flip) {
  1205. case EXYNOS_DRM_FLIP_NONE:
  1206. case EXYNOS_DRM_FLIP_VERTICAL:
  1207. case EXYNOS_DRM_FLIP_HORIZONTAL:
  1208. case EXYNOS_DRM_FLIP_BOTH:
  1209. return true;
  1210. default:
  1211. DRM_DEBUG_KMS("invalid flip\n");
  1212. return false;
  1213. }
  1214. }
  1215. static int gsc_ippdrv_check_property(struct device *dev,
  1216. struct drm_exynos_ipp_property *property)
  1217. {
  1218. struct gsc_context *ctx = get_gsc_context(dev);
  1219. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1220. struct drm_exynos_ipp_prop_list *pp = &ippdrv->prop_list;
  1221. struct drm_exynos_ipp_config *config;
  1222. struct drm_exynos_pos *pos;
  1223. struct drm_exynos_sz *sz;
  1224. bool swap;
  1225. int i;
  1226. for_each_ipp_ops(i) {
  1227. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1228. (property->cmd == IPP_CMD_WB))
  1229. continue;
  1230. config = &property->config[i];
  1231. pos = &config->pos;
  1232. sz = &config->sz;
  1233. /* check for flip */
  1234. if (!gsc_check_drm_flip(config->flip)) {
  1235. DRM_ERROR("invalid flip.\n");
  1236. goto err_property;
  1237. }
  1238. /* check for degree */
  1239. switch (config->degree) {
  1240. case EXYNOS_DRM_DEGREE_90:
  1241. case EXYNOS_DRM_DEGREE_270:
  1242. swap = true;
  1243. break;
  1244. case EXYNOS_DRM_DEGREE_0:
  1245. case EXYNOS_DRM_DEGREE_180:
  1246. swap = false;
  1247. break;
  1248. default:
  1249. DRM_ERROR("invalid degree.\n");
  1250. goto err_property;
  1251. }
  1252. /* check for buffer bound */
  1253. if ((pos->x + pos->w > sz->hsize) ||
  1254. (pos->y + pos->h > sz->vsize)) {
  1255. DRM_ERROR("out of buf bound.\n");
  1256. goto err_property;
  1257. }
  1258. /* check for crop */
  1259. if ((i == EXYNOS_DRM_OPS_SRC) && (pp->crop)) {
  1260. if (swap) {
  1261. if ((pos->h < pp->crop_min.hsize) ||
  1262. (sz->vsize > pp->crop_max.hsize) ||
  1263. (pos->w < pp->crop_min.vsize) ||
  1264. (sz->hsize > pp->crop_max.vsize)) {
  1265. DRM_ERROR("out of crop size.\n");
  1266. goto err_property;
  1267. }
  1268. } else {
  1269. if ((pos->w < pp->crop_min.hsize) ||
  1270. (sz->hsize > pp->crop_max.hsize) ||
  1271. (pos->h < pp->crop_min.vsize) ||
  1272. (sz->vsize > pp->crop_max.vsize)) {
  1273. DRM_ERROR("out of crop size.\n");
  1274. goto err_property;
  1275. }
  1276. }
  1277. }
  1278. /* check for scale */
  1279. if ((i == EXYNOS_DRM_OPS_DST) && (pp->scale)) {
  1280. if (swap) {
  1281. if ((pos->h < pp->scale_min.hsize) ||
  1282. (sz->vsize > pp->scale_max.hsize) ||
  1283. (pos->w < pp->scale_min.vsize) ||
  1284. (sz->hsize > pp->scale_max.vsize)) {
  1285. DRM_ERROR("out of scale size.\n");
  1286. goto err_property;
  1287. }
  1288. } else {
  1289. if ((pos->w < pp->scale_min.hsize) ||
  1290. (sz->hsize > pp->scale_max.hsize) ||
  1291. (pos->h < pp->scale_min.vsize) ||
  1292. (sz->vsize > pp->scale_max.vsize)) {
  1293. DRM_ERROR("out of scale size.\n");
  1294. goto err_property;
  1295. }
  1296. }
  1297. }
  1298. }
  1299. return 0;
  1300. err_property:
  1301. for_each_ipp_ops(i) {
  1302. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1303. (property->cmd == IPP_CMD_WB))
  1304. continue;
  1305. config = &property->config[i];
  1306. pos = &config->pos;
  1307. sz = &config->sz;
  1308. DRM_ERROR("[%s]f[%d]r[%d]pos[%d %d %d %d]sz[%d %d]\n",
  1309. i ? "dst" : "src", config->flip, config->degree,
  1310. pos->x, pos->y, pos->w, pos->h,
  1311. sz->hsize, sz->vsize);
  1312. }
  1313. return -EINVAL;
  1314. }
  1315. static int gsc_ippdrv_reset(struct device *dev)
  1316. {
  1317. struct gsc_context *ctx = get_gsc_context(dev);
  1318. struct gsc_scaler *sc = &ctx->sc;
  1319. int ret;
  1320. /* reset h/w block */
  1321. ret = gsc_sw_reset(ctx);
  1322. if (ret < 0) {
  1323. dev_err(dev, "failed to reset hardware.\n");
  1324. return ret;
  1325. }
  1326. /* scaler setting */
  1327. memset(&ctx->sc, 0x0, sizeof(ctx->sc));
  1328. sc->range = true;
  1329. return 0;
  1330. }
  1331. static int gsc_ippdrv_start(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1332. {
  1333. struct gsc_context *ctx = get_gsc_context(dev);
  1334. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1335. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1336. struct drm_exynos_ipp_property *property;
  1337. struct drm_exynos_ipp_config *config;
  1338. struct drm_exynos_pos img_pos[EXYNOS_DRM_OPS_MAX];
  1339. struct drm_exynos_ipp_set_wb set_wb;
  1340. u32 cfg;
  1341. int ret, i;
  1342. DRM_DEBUG_KMS("cmd[%d]\n", cmd);
  1343. if (!c_node) {
  1344. DRM_ERROR("failed to get c_node.\n");
  1345. return -EINVAL;
  1346. }
  1347. property = &c_node->property;
  1348. gsc_handle_irq(ctx, true, false, true);
  1349. for_each_ipp_ops(i) {
  1350. config = &property->config[i];
  1351. img_pos[i] = config->pos;
  1352. }
  1353. switch (cmd) {
  1354. case IPP_CMD_M2M:
  1355. /* enable one shot */
  1356. cfg = gsc_read(GSC_ENABLE);
  1357. cfg &= ~(GSC_ENABLE_ON_CLEAR_MASK |
  1358. GSC_ENABLE_CLK_GATE_MODE_MASK);
  1359. cfg |= GSC_ENABLE_ON_CLEAR_ONESHOT;
  1360. gsc_write(cfg, GSC_ENABLE);
  1361. /* src dma memory */
  1362. cfg = gsc_read(GSC_IN_CON);
  1363. cfg &= ~(GSC_IN_PATH_MASK | GSC_IN_LOCAL_SEL_MASK);
  1364. cfg |= GSC_IN_PATH_MEMORY;
  1365. gsc_write(cfg, GSC_IN_CON);
  1366. /* dst dma memory */
  1367. cfg = gsc_read(GSC_OUT_CON);
  1368. cfg |= GSC_OUT_PATH_MEMORY;
  1369. gsc_write(cfg, GSC_OUT_CON);
  1370. break;
  1371. case IPP_CMD_WB:
  1372. set_wb.enable = 1;
  1373. set_wb.refresh = property->refresh_rate;
  1374. gsc_set_gscblk_fimd_wb(ctx, set_wb.enable);
  1375. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1376. /* src local path */
  1377. cfg = gsc_read(GSC_IN_CON);
  1378. cfg &= ~(GSC_IN_PATH_MASK | GSC_IN_LOCAL_SEL_MASK);
  1379. cfg |= (GSC_IN_PATH_LOCAL | GSC_IN_LOCAL_FIMD_WB);
  1380. gsc_write(cfg, GSC_IN_CON);
  1381. /* dst dma memory */
  1382. cfg = gsc_read(GSC_OUT_CON);
  1383. cfg |= GSC_OUT_PATH_MEMORY;
  1384. gsc_write(cfg, GSC_OUT_CON);
  1385. break;
  1386. case IPP_CMD_OUTPUT:
  1387. /* src dma memory */
  1388. cfg = gsc_read(GSC_IN_CON);
  1389. cfg &= ~(GSC_IN_PATH_MASK | GSC_IN_LOCAL_SEL_MASK);
  1390. cfg |= GSC_IN_PATH_MEMORY;
  1391. gsc_write(cfg, GSC_IN_CON);
  1392. /* dst local path */
  1393. cfg = gsc_read(GSC_OUT_CON);
  1394. cfg |= GSC_OUT_PATH_MEMORY;
  1395. gsc_write(cfg, GSC_OUT_CON);
  1396. break;
  1397. default:
  1398. ret = -EINVAL;
  1399. dev_err(dev, "invalid operations.\n");
  1400. return ret;
  1401. }
  1402. ret = gsc_set_prescaler(ctx, &ctx->sc,
  1403. &img_pos[EXYNOS_DRM_OPS_SRC],
  1404. &img_pos[EXYNOS_DRM_OPS_DST]);
  1405. if (ret) {
  1406. dev_err(dev, "failed to set prescaler.\n");
  1407. return ret;
  1408. }
  1409. gsc_set_scaler(ctx, &ctx->sc);
  1410. cfg = gsc_read(GSC_ENABLE);
  1411. cfg |= GSC_ENABLE_ON;
  1412. gsc_write(cfg, GSC_ENABLE);
  1413. return 0;
  1414. }
  1415. static void gsc_ippdrv_stop(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1416. {
  1417. struct gsc_context *ctx = get_gsc_context(dev);
  1418. struct drm_exynos_ipp_set_wb set_wb = {0, 0};
  1419. u32 cfg;
  1420. DRM_DEBUG_KMS("cmd[%d]\n", cmd);
  1421. switch (cmd) {
  1422. case IPP_CMD_M2M:
  1423. /* bypass */
  1424. break;
  1425. case IPP_CMD_WB:
  1426. gsc_set_gscblk_fimd_wb(ctx, set_wb.enable);
  1427. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1428. break;
  1429. case IPP_CMD_OUTPUT:
  1430. default:
  1431. dev_err(dev, "invalid operations.\n");
  1432. break;
  1433. }
  1434. gsc_handle_irq(ctx, false, false, true);
  1435. /* reset sequence */
  1436. gsc_write(0xff, GSC_OUT_BASE_ADDR_Y_MASK);
  1437. gsc_write(0xff, GSC_OUT_BASE_ADDR_CB_MASK);
  1438. gsc_write(0xff, GSC_OUT_BASE_ADDR_CR_MASK);
  1439. cfg = gsc_read(GSC_ENABLE);
  1440. cfg &= ~GSC_ENABLE_ON;
  1441. gsc_write(cfg, GSC_ENABLE);
  1442. }
  1443. static int gsc_probe(struct platform_device *pdev)
  1444. {
  1445. struct device *dev = &pdev->dev;
  1446. struct gsc_context *ctx;
  1447. struct resource *res;
  1448. struct exynos_drm_ippdrv *ippdrv;
  1449. int ret;
  1450. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  1451. if (!ctx)
  1452. return -ENOMEM;
  1453. if (dev->of_node) {
  1454. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  1455. "samsung,sysreg");
  1456. if (IS_ERR(ctx->sysreg)) {
  1457. dev_warn(dev, "failed to get system register.\n");
  1458. ctx->sysreg = NULL;
  1459. }
  1460. }
  1461. /* clock control */
  1462. ctx->gsc_clk = devm_clk_get(dev, "gscl");
  1463. if (IS_ERR(ctx->gsc_clk)) {
  1464. dev_err(dev, "failed to get gsc clock.\n");
  1465. return PTR_ERR(ctx->gsc_clk);
  1466. }
  1467. /* resource memory */
  1468. ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1469. ctx->regs = devm_ioremap_resource(dev, ctx->regs_res);
  1470. if (IS_ERR(ctx->regs))
  1471. return PTR_ERR(ctx->regs);
  1472. /* resource irq */
  1473. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1474. if (!res) {
  1475. dev_err(dev, "failed to request irq resource.\n");
  1476. return -ENOENT;
  1477. }
  1478. ctx->irq = res->start;
  1479. ret = devm_request_threaded_irq(dev, ctx->irq, NULL, gsc_irq_handler,
  1480. IRQF_ONESHOT, "drm_gsc", ctx);
  1481. if (ret < 0) {
  1482. dev_err(dev, "failed to request irq.\n");
  1483. return ret;
  1484. }
  1485. /* context initailization */
  1486. ctx->id = pdev->id;
  1487. ippdrv = &ctx->ippdrv;
  1488. ippdrv->dev = dev;
  1489. ippdrv->ops[EXYNOS_DRM_OPS_SRC] = &gsc_src_ops;
  1490. ippdrv->ops[EXYNOS_DRM_OPS_DST] = &gsc_dst_ops;
  1491. ippdrv->check_property = gsc_ippdrv_check_property;
  1492. ippdrv->reset = gsc_ippdrv_reset;
  1493. ippdrv->start = gsc_ippdrv_start;
  1494. ippdrv->stop = gsc_ippdrv_stop;
  1495. ret = gsc_init_prop_list(ippdrv);
  1496. if (ret < 0) {
  1497. dev_err(dev, "failed to init property list.\n");
  1498. return ret;
  1499. }
  1500. DRM_DEBUG_KMS("id[%d]ippdrv[%p]\n", ctx->id, ippdrv);
  1501. mutex_init(&ctx->lock);
  1502. platform_set_drvdata(pdev, ctx);
  1503. pm_runtime_enable(dev);
  1504. ret = exynos_drm_ippdrv_register(ippdrv);
  1505. if (ret < 0) {
  1506. dev_err(dev, "failed to register drm gsc device.\n");
  1507. goto err_ippdrv_register;
  1508. }
  1509. dev_info(dev, "drm gsc registered successfully.\n");
  1510. return 0;
  1511. err_ippdrv_register:
  1512. pm_runtime_disable(dev);
  1513. return ret;
  1514. }
  1515. static int gsc_remove(struct platform_device *pdev)
  1516. {
  1517. struct device *dev = &pdev->dev;
  1518. struct gsc_context *ctx = get_gsc_context(dev);
  1519. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1520. exynos_drm_ippdrv_unregister(ippdrv);
  1521. mutex_destroy(&ctx->lock);
  1522. pm_runtime_set_suspended(dev);
  1523. pm_runtime_disable(dev);
  1524. return 0;
  1525. }
  1526. static int __maybe_unused gsc_runtime_suspend(struct device *dev)
  1527. {
  1528. struct gsc_context *ctx = get_gsc_context(dev);
  1529. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1530. return gsc_clk_ctrl(ctx, false);
  1531. }
  1532. static int __maybe_unused gsc_runtime_resume(struct device *dev)
  1533. {
  1534. struct gsc_context *ctx = get_gsc_context(dev);
  1535. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1536. return gsc_clk_ctrl(ctx, true);
  1537. }
  1538. static const struct dev_pm_ops gsc_pm_ops = {
  1539. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1540. pm_runtime_force_resume)
  1541. SET_RUNTIME_PM_OPS(gsc_runtime_suspend, gsc_runtime_resume, NULL)
  1542. };
  1543. static const struct of_device_id exynos_drm_gsc_of_match[] = {
  1544. { .compatible = "samsung,exynos5-gsc" },
  1545. { },
  1546. };
  1547. MODULE_DEVICE_TABLE(of, exynos_drm_gsc_of_match);
  1548. struct platform_driver gsc_driver = {
  1549. .probe = gsc_probe,
  1550. .remove = gsc_remove,
  1551. .driver = {
  1552. .name = "exynos-drm-gsc",
  1553. .owner = THIS_MODULE,
  1554. .pm = &gsc_pm_ops,
  1555. .of_match_table = of_match_ptr(exynos_drm_gsc_of_match),
  1556. },
  1557. };