exynos_drm_fimd.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/component.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/samsung_fimd.h>
  27. #include <drm/exynos_drm.h>
  28. #include "exynos_drm_drv.h"
  29. #include "exynos_drm_fb.h"
  30. #include "exynos_drm_crtc.h"
  31. #include "exynos_drm_plane.h"
  32. #include "exynos_drm_iommu.h"
  33. /*
  34. * FIMD stands for Fully Interactive Mobile Display and
  35. * as a display controller, it transfers contents drawn on memory
  36. * to a LCD Panel through Display Interfaces such as RGB or
  37. * CPU Interface.
  38. */
  39. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  40. /* position control register for hardware window 0, 2 ~ 4.*/
  41. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  42. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  43. /*
  44. * size control register for hardware windows 0 and alpha control register
  45. * for hardware windows 1 ~ 4
  46. */
  47. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  48. /* size control register for hardware windows 1 ~ 2. */
  49. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  50. #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
  51. #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
  52. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  53. #define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
  54. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  55. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  56. /* color key control register for hardware window 1 ~ 4. */
  57. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  58. /* color key value register for hardware window 1 ~ 4. */
  59. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  60. /* I80 trigger control register */
  61. #define TRIGCON 0x1A4
  62. #define TRGMODE_ENABLE (1 << 0)
  63. #define SWTRGCMD_ENABLE (1 << 1)
  64. /* Exynos3250, 3472, 4415, 5260 5410, 5420 and 5422 only supported. */
  65. #define HWTRGEN_ENABLE (1 << 3)
  66. #define HWTRGMASK_ENABLE (1 << 4)
  67. /* Exynos3250, 3472, 4415, 5260, 5420 and 5422 only supported. */
  68. #define HWTRIGEN_PER_ENABLE (1 << 31)
  69. /* display mode change control register except exynos4 */
  70. #define VIDOUT_CON 0x000
  71. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  72. /* I80 interface control for main LDI register */
  73. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  74. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  75. #define LCD_CS_SETUP(x) ((x) << 16)
  76. #define LCD_WR_SETUP(x) ((x) << 12)
  77. #define LCD_WR_ACTIVE(x) ((x) << 8)
  78. #define LCD_WR_HOLD(x) ((x) << 4)
  79. #define I80IFEN_ENABLE (1 << 0)
  80. /* FIMD has totally five hardware windows. */
  81. #define WINDOWS_NR 5
  82. /* HW trigger flag on i80 panel. */
  83. #define I80_HW_TRG (1 << 1)
  84. struct fimd_driver_data {
  85. unsigned int timing_base;
  86. unsigned int lcdblk_offset;
  87. unsigned int lcdblk_vt_shift;
  88. unsigned int lcdblk_bypass_shift;
  89. unsigned int lcdblk_mic_bypass_shift;
  90. unsigned int trg_type;
  91. unsigned int has_shadowcon:1;
  92. unsigned int has_clksel:1;
  93. unsigned int has_limited_fmt:1;
  94. unsigned int has_vidoutcon:1;
  95. unsigned int has_vtsel:1;
  96. unsigned int has_mic_bypass:1;
  97. unsigned int has_dp_clk:1;
  98. unsigned int has_hw_trigger:1;
  99. unsigned int has_trigger_per_te:1;
  100. };
  101. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  102. .timing_base = 0x0,
  103. .has_clksel = 1,
  104. .has_limited_fmt = 1,
  105. };
  106. static struct fimd_driver_data exynos3_fimd_driver_data = {
  107. .timing_base = 0x20000,
  108. .lcdblk_offset = 0x210,
  109. .lcdblk_bypass_shift = 1,
  110. .trg_type = I80_HW_TRG,
  111. .has_shadowcon = 1,
  112. .has_vidoutcon = 1,
  113. .has_trigger_per_te = 1,
  114. };
  115. static struct fimd_driver_data exynos4_fimd_driver_data = {
  116. .timing_base = 0x0,
  117. .lcdblk_offset = 0x210,
  118. .lcdblk_vt_shift = 10,
  119. .lcdblk_bypass_shift = 1,
  120. .has_shadowcon = 1,
  121. .has_vtsel = 1,
  122. };
  123. static struct fimd_driver_data exynos4415_fimd_driver_data = {
  124. .timing_base = 0x20000,
  125. .lcdblk_offset = 0x210,
  126. .lcdblk_vt_shift = 10,
  127. .lcdblk_bypass_shift = 1,
  128. .trg_type = I80_HW_TRG,
  129. .has_shadowcon = 1,
  130. .has_vidoutcon = 1,
  131. .has_vtsel = 1,
  132. .has_trigger_per_te = 1,
  133. };
  134. static struct fimd_driver_data exynos5_fimd_driver_data = {
  135. .timing_base = 0x20000,
  136. .lcdblk_offset = 0x214,
  137. .lcdblk_vt_shift = 24,
  138. .lcdblk_bypass_shift = 15,
  139. .has_shadowcon = 1,
  140. .has_vidoutcon = 1,
  141. .has_vtsel = 1,
  142. .has_dp_clk = 1,
  143. };
  144. static struct fimd_driver_data exynos5420_fimd_driver_data = {
  145. .timing_base = 0x20000,
  146. .lcdblk_offset = 0x214,
  147. .lcdblk_vt_shift = 24,
  148. .lcdblk_bypass_shift = 15,
  149. .lcdblk_mic_bypass_shift = 11,
  150. .has_shadowcon = 1,
  151. .has_vidoutcon = 1,
  152. .has_vtsel = 1,
  153. .has_mic_bypass = 1,
  154. .has_dp_clk = 1,
  155. };
  156. struct fimd_context {
  157. struct device *dev;
  158. struct drm_device *drm_dev;
  159. struct exynos_drm_crtc *crtc;
  160. struct exynos_drm_plane planes[WINDOWS_NR];
  161. struct exynos_drm_plane_config configs[WINDOWS_NR];
  162. struct clk *bus_clk;
  163. struct clk *lcd_clk;
  164. void __iomem *regs;
  165. struct regmap *sysreg;
  166. unsigned long irq_flags;
  167. u32 vidcon0;
  168. u32 vidcon1;
  169. u32 vidout_con;
  170. u32 i80ifcon;
  171. bool i80_if;
  172. bool suspended;
  173. int pipe;
  174. wait_queue_head_t wait_vsync_queue;
  175. atomic_t wait_vsync_event;
  176. atomic_t win_updated;
  177. atomic_t triggering;
  178. u32 clkdiv;
  179. const struct fimd_driver_data *driver_data;
  180. struct drm_encoder *encoder;
  181. struct exynos_drm_clk dp_clk;
  182. };
  183. static const struct of_device_id fimd_driver_dt_match[] = {
  184. { .compatible = "samsung,s3c6400-fimd",
  185. .data = &s3c64xx_fimd_driver_data },
  186. { .compatible = "samsung,exynos3250-fimd",
  187. .data = &exynos3_fimd_driver_data },
  188. { .compatible = "samsung,exynos4210-fimd",
  189. .data = &exynos4_fimd_driver_data },
  190. { .compatible = "samsung,exynos4415-fimd",
  191. .data = &exynos4415_fimd_driver_data },
  192. { .compatible = "samsung,exynos5250-fimd",
  193. .data = &exynos5_fimd_driver_data },
  194. { .compatible = "samsung,exynos5420-fimd",
  195. .data = &exynos5420_fimd_driver_data },
  196. {},
  197. };
  198. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  199. static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
  200. DRM_PLANE_TYPE_PRIMARY,
  201. DRM_PLANE_TYPE_OVERLAY,
  202. DRM_PLANE_TYPE_OVERLAY,
  203. DRM_PLANE_TYPE_OVERLAY,
  204. DRM_PLANE_TYPE_CURSOR,
  205. };
  206. static const uint32_t fimd_formats[] = {
  207. DRM_FORMAT_C8,
  208. DRM_FORMAT_XRGB1555,
  209. DRM_FORMAT_RGB565,
  210. DRM_FORMAT_XRGB8888,
  211. DRM_FORMAT_ARGB8888,
  212. };
  213. static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
  214. {
  215. struct fimd_context *ctx = crtc->ctx;
  216. u32 val;
  217. if (ctx->suspended)
  218. return -EPERM;
  219. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  220. val = readl(ctx->regs + VIDINTCON0);
  221. val |= VIDINTCON0_INT_ENABLE;
  222. if (ctx->i80_if) {
  223. val |= VIDINTCON0_INT_I80IFDONE;
  224. val |= VIDINTCON0_INT_SYSMAINCON;
  225. val &= ~VIDINTCON0_INT_SYSSUBCON;
  226. } else {
  227. val |= VIDINTCON0_INT_FRAME;
  228. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  229. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  230. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  231. val |= VIDINTCON0_FRAMESEL1_NONE;
  232. }
  233. writel(val, ctx->regs + VIDINTCON0);
  234. }
  235. return 0;
  236. }
  237. static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
  238. {
  239. struct fimd_context *ctx = crtc->ctx;
  240. u32 val;
  241. if (ctx->suspended)
  242. return;
  243. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  244. val = readl(ctx->regs + VIDINTCON0);
  245. val &= ~VIDINTCON0_INT_ENABLE;
  246. if (ctx->i80_if) {
  247. val &= ~VIDINTCON0_INT_I80IFDONE;
  248. val &= ~VIDINTCON0_INT_SYSMAINCON;
  249. val &= ~VIDINTCON0_INT_SYSSUBCON;
  250. } else
  251. val &= ~VIDINTCON0_INT_FRAME;
  252. writel(val, ctx->regs + VIDINTCON0);
  253. }
  254. }
  255. static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
  256. {
  257. struct fimd_context *ctx = crtc->ctx;
  258. if (ctx->suspended)
  259. return;
  260. atomic_set(&ctx->wait_vsync_event, 1);
  261. /*
  262. * wait for FIMD to signal VSYNC interrupt or return after
  263. * timeout which is set to 50ms (refresh rate of 20).
  264. */
  265. if (!wait_event_timeout(ctx->wait_vsync_queue,
  266. !atomic_read(&ctx->wait_vsync_event),
  267. HZ/20))
  268. DRM_DEBUG_KMS("vblank wait timed out.\n");
  269. }
  270. static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
  271. bool enable)
  272. {
  273. u32 val = readl(ctx->regs + WINCON(win));
  274. if (enable)
  275. val |= WINCONx_ENWIN;
  276. else
  277. val &= ~WINCONx_ENWIN;
  278. writel(val, ctx->regs + WINCON(win));
  279. }
  280. static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
  281. unsigned int win,
  282. bool enable)
  283. {
  284. u32 val = readl(ctx->regs + SHADOWCON);
  285. if (enable)
  286. val |= SHADOWCON_CHx_ENABLE(win);
  287. else
  288. val &= ~SHADOWCON_CHx_ENABLE(win);
  289. writel(val, ctx->regs + SHADOWCON);
  290. }
  291. static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
  292. {
  293. struct fimd_context *ctx = crtc->ctx;
  294. unsigned int win, ch_enabled = 0;
  295. DRM_DEBUG_KMS("%s\n", __FILE__);
  296. /* Hardware is in unknown state, so ensure it gets enabled properly */
  297. pm_runtime_get_sync(ctx->dev);
  298. clk_prepare_enable(ctx->bus_clk);
  299. clk_prepare_enable(ctx->lcd_clk);
  300. /* Check if any channel is enabled. */
  301. for (win = 0; win < WINDOWS_NR; win++) {
  302. u32 val = readl(ctx->regs + WINCON(win));
  303. if (val & WINCONx_ENWIN) {
  304. fimd_enable_video_output(ctx, win, false);
  305. if (ctx->driver_data->has_shadowcon)
  306. fimd_enable_shadow_channel_path(ctx, win,
  307. false);
  308. ch_enabled = 1;
  309. }
  310. }
  311. /* Wait for vsync, as disable channel takes effect at next vsync */
  312. if (ch_enabled) {
  313. int pipe = ctx->pipe;
  314. /* ensure that vblank interrupt won't be reported to core */
  315. ctx->suspended = false;
  316. ctx->pipe = -1;
  317. fimd_enable_vblank(ctx->crtc);
  318. fimd_wait_for_vblank(ctx->crtc);
  319. fimd_disable_vblank(ctx->crtc);
  320. ctx->suspended = true;
  321. ctx->pipe = pipe;
  322. }
  323. clk_disable_unprepare(ctx->lcd_clk);
  324. clk_disable_unprepare(ctx->bus_clk);
  325. pm_runtime_put(ctx->dev);
  326. }
  327. static int fimd_atomic_check(struct exynos_drm_crtc *crtc,
  328. struct drm_crtc_state *state)
  329. {
  330. struct drm_display_mode *mode = &state->adjusted_mode;
  331. struct fimd_context *ctx = crtc->ctx;
  332. unsigned long ideal_clk, lcd_rate;
  333. u32 clkdiv;
  334. if (mode->clock == 0) {
  335. DRM_INFO("Mode has zero clock value.\n");
  336. return -EINVAL;
  337. }
  338. ideal_clk = mode->clock * 1000;
  339. if (ctx->i80_if) {
  340. /*
  341. * The frame done interrupt should be occurred prior to the
  342. * next TE signal.
  343. */
  344. ideal_clk *= 2;
  345. }
  346. lcd_rate = clk_get_rate(ctx->lcd_clk);
  347. if (2 * lcd_rate < ideal_clk) {
  348. DRM_INFO("sclk_fimd clock too low(%lu) for requested pixel clock(%lu)\n",
  349. lcd_rate, ideal_clk);
  350. return -EINVAL;
  351. }
  352. /* Find the clock divider value that gets us closest to ideal_clk */
  353. clkdiv = DIV_ROUND_CLOSEST(lcd_rate, ideal_clk);
  354. if (clkdiv >= 0x200) {
  355. DRM_INFO("requested pixel clock(%lu) too low\n", ideal_clk);
  356. return -EINVAL;
  357. }
  358. ctx->clkdiv = (clkdiv < 0x100) ? clkdiv : 0xff;
  359. return 0;
  360. }
  361. static void fimd_setup_trigger(struct fimd_context *ctx)
  362. {
  363. void __iomem *timing_base = ctx->regs + ctx->driver_data->timing_base;
  364. u32 trg_type = ctx->driver_data->trg_type;
  365. u32 val = readl(timing_base + TRIGCON);
  366. val &= ~(TRGMODE_ENABLE);
  367. if (trg_type == I80_HW_TRG) {
  368. if (ctx->driver_data->has_hw_trigger)
  369. val |= HWTRGEN_ENABLE | HWTRGMASK_ENABLE;
  370. if (ctx->driver_data->has_trigger_per_te)
  371. val |= HWTRIGEN_PER_ENABLE;
  372. } else {
  373. val |= TRGMODE_ENABLE;
  374. }
  375. writel(val, timing_base + TRIGCON);
  376. }
  377. static void fimd_commit(struct exynos_drm_crtc *crtc)
  378. {
  379. struct fimd_context *ctx = crtc->ctx;
  380. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  381. const struct fimd_driver_data *driver_data = ctx->driver_data;
  382. void *timing_base = ctx->regs + driver_data->timing_base;
  383. u32 val;
  384. if (ctx->suspended)
  385. return;
  386. /* nothing to do if we haven't set the mode yet */
  387. if (mode->htotal == 0 || mode->vtotal == 0)
  388. return;
  389. if (ctx->i80_if) {
  390. val = ctx->i80ifcon | I80IFEN_ENABLE;
  391. writel(val, timing_base + I80IFCONFAx(0));
  392. /* disable auto frame rate */
  393. writel(0, timing_base + I80IFCONFBx(0));
  394. /* set video type selection to I80 interface */
  395. if (driver_data->has_vtsel && ctx->sysreg &&
  396. regmap_update_bits(ctx->sysreg,
  397. driver_data->lcdblk_offset,
  398. 0x3 << driver_data->lcdblk_vt_shift,
  399. 0x1 << driver_data->lcdblk_vt_shift)) {
  400. DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
  401. return;
  402. }
  403. } else {
  404. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  405. u32 vidcon1;
  406. /* setup polarity values */
  407. vidcon1 = ctx->vidcon1;
  408. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  409. vidcon1 |= VIDCON1_INV_VSYNC;
  410. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  411. vidcon1 |= VIDCON1_INV_HSYNC;
  412. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  413. /* setup vertical timing values. */
  414. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  415. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  416. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  417. val = VIDTCON0_VBPD(vbpd - 1) |
  418. VIDTCON0_VFPD(vfpd - 1) |
  419. VIDTCON0_VSPW(vsync_len - 1);
  420. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  421. /* setup horizontal timing values. */
  422. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  423. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  424. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  425. val = VIDTCON1_HBPD(hbpd - 1) |
  426. VIDTCON1_HFPD(hfpd - 1) |
  427. VIDTCON1_HSPW(hsync_len - 1);
  428. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  429. }
  430. if (driver_data->has_vidoutcon)
  431. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  432. /* set bypass selection */
  433. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  434. driver_data->lcdblk_offset,
  435. 0x1 << driver_data->lcdblk_bypass_shift,
  436. 0x1 << driver_data->lcdblk_bypass_shift)) {
  437. DRM_ERROR("Failed to update sysreg for bypass setting.\n");
  438. return;
  439. }
  440. /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
  441. * bit should be cleared.
  442. */
  443. if (driver_data->has_mic_bypass && ctx->sysreg &&
  444. regmap_update_bits(ctx->sysreg,
  445. driver_data->lcdblk_offset,
  446. 0x1 << driver_data->lcdblk_mic_bypass_shift,
  447. 0x1 << driver_data->lcdblk_mic_bypass_shift)) {
  448. DRM_ERROR("Failed to update sysreg for bypass mic.\n");
  449. return;
  450. }
  451. /* setup horizontal and vertical display size. */
  452. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  453. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  454. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  455. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  456. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  457. fimd_setup_trigger(ctx);
  458. /*
  459. * fields of register with prefix '_F' would be updated
  460. * at vsync(same as dma start)
  461. */
  462. val = ctx->vidcon0;
  463. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  464. if (ctx->driver_data->has_clksel)
  465. val |= VIDCON0_CLKSEL_LCD;
  466. if (ctx->clkdiv > 1)
  467. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  468. writel(val, ctx->regs + VIDCON0);
  469. }
  470. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
  471. uint32_t pixel_format, int width)
  472. {
  473. unsigned long val;
  474. val = WINCONx_ENWIN;
  475. /*
  476. * In case of s3c64xx, window 0 doesn't support alpha channel.
  477. * So the request format is ARGB8888 then change it to XRGB8888.
  478. */
  479. if (ctx->driver_data->has_limited_fmt && !win) {
  480. if (pixel_format == DRM_FORMAT_ARGB8888)
  481. pixel_format = DRM_FORMAT_XRGB8888;
  482. }
  483. switch (pixel_format) {
  484. case DRM_FORMAT_C8:
  485. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  486. val |= WINCONx_BURSTLEN_8WORD;
  487. val |= WINCONx_BYTSWP;
  488. break;
  489. case DRM_FORMAT_XRGB1555:
  490. val |= WINCON0_BPPMODE_16BPP_1555;
  491. val |= WINCONx_HAWSWP;
  492. val |= WINCONx_BURSTLEN_16WORD;
  493. break;
  494. case DRM_FORMAT_RGB565:
  495. val |= WINCON0_BPPMODE_16BPP_565;
  496. val |= WINCONx_HAWSWP;
  497. val |= WINCONx_BURSTLEN_16WORD;
  498. break;
  499. case DRM_FORMAT_XRGB8888:
  500. val |= WINCON0_BPPMODE_24BPP_888;
  501. val |= WINCONx_WSWP;
  502. val |= WINCONx_BURSTLEN_16WORD;
  503. break;
  504. case DRM_FORMAT_ARGB8888:
  505. val |= WINCON1_BPPMODE_25BPP_A1888
  506. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  507. val |= WINCONx_WSWP;
  508. val |= WINCONx_BURSTLEN_16WORD;
  509. break;
  510. default:
  511. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  512. val |= WINCON0_BPPMODE_24BPP_888;
  513. val |= WINCONx_WSWP;
  514. val |= WINCONx_BURSTLEN_16WORD;
  515. break;
  516. }
  517. /*
  518. * Setting dma-burst to 16Word causes permanent tearing for very small
  519. * buffers, e.g. cursor buffer. Burst Mode switching which based on
  520. * plane size is not recommended as plane size varies alot towards the
  521. * end of the screen and rapid movement causes unstable DMA, but it is
  522. * still better to change dma-burst than displaying garbage.
  523. */
  524. if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  525. val &= ~WINCONx_BURSTLEN_MASK;
  526. val |= WINCONx_BURSTLEN_4WORD;
  527. }
  528. writel(val, ctx->regs + WINCON(win));
  529. /* hardware window 0 doesn't support alpha channel. */
  530. if (win != 0) {
  531. /* OSD alpha */
  532. val = VIDISD14C_ALPHA0_R(0xf) |
  533. VIDISD14C_ALPHA0_G(0xf) |
  534. VIDISD14C_ALPHA0_B(0xf) |
  535. VIDISD14C_ALPHA1_R(0xf) |
  536. VIDISD14C_ALPHA1_G(0xf) |
  537. VIDISD14C_ALPHA1_B(0xf);
  538. writel(val, ctx->regs + VIDOSD_C(win));
  539. val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
  540. VIDW_ALPHA_G(0xf);
  541. writel(val, ctx->regs + VIDWnALPHA0(win));
  542. writel(val, ctx->regs + VIDWnALPHA1(win));
  543. }
  544. }
  545. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  546. {
  547. unsigned int keycon0 = 0, keycon1 = 0;
  548. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  549. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  550. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  551. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  552. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  553. }
  554. /**
  555. * shadow_protect_win() - disable updating values from shadow registers at vsync
  556. *
  557. * @win: window to protect registers for
  558. * @protect: 1 to protect (disable updates)
  559. */
  560. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  561. unsigned int win, bool protect)
  562. {
  563. u32 reg, bits, val;
  564. /*
  565. * SHADOWCON/PRTCON register is used for enabling timing.
  566. *
  567. * for example, once only width value of a register is set,
  568. * if the dma is started then fimd hardware could malfunction so
  569. * with protect window setting, the register fields with prefix '_F'
  570. * wouldn't be updated at vsync also but updated once unprotect window
  571. * is set.
  572. */
  573. if (ctx->driver_data->has_shadowcon) {
  574. reg = SHADOWCON;
  575. bits = SHADOWCON_WINx_PROTECT(win);
  576. } else {
  577. reg = PRTCON;
  578. bits = PRTCON_PROTECT;
  579. }
  580. val = readl(ctx->regs + reg);
  581. if (protect)
  582. val |= bits;
  583. else
  584. val &= ~bits;
  585. writel(val, ctx->regs + reg);
  586. }
  587. static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
  588. {
  589. struct fimd_context *ctx = crtc->ctx;
  590. int i;
  591. if (ctx->suspended)
  592. return;
  593. for (i = 0; i < WINDOWS_NR; i++)
  594. fimd_shadow_protect_win(ctx, i, true);
  595. }
  596. static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
  597. {
  598. struct fimd_context *ctx = crtc->ctx;
  599. int i;
  600. if (ctx->suspended)
  601. return;
  602. for (i = 0; i < WINDOWS_NR; i++)
  603. fimd_shadow_protect_win(ctx, i, false);
  604. }
  605. static void fimd_update_plane(struct exynos_drm_crtc *crtc,
  606. struct exynos_drm_plane *plane)
  607. {
  608. struct exynos_drm_plane_state *state =
  609. to_exynos_plane_state(plane->base.state);
  610. struct fimd_context *ctx = crtc->ctx;
  611. struct drm_framebuffer *fb = state->base.fb;
  612. dma_addr_t dma_addr;
  613. unsigned long val, size, offset;
  614. unsigned int last_x, last_y, buf_offsize, line_size;
  615. unsigned int win = plane->index;
  616. unsigned int bpp = fb->format->cpp[0];
  617. unsigned int pitch = fb->pitches[0];
  618. if (ctx->suspended)
  619. return;
  620. offset = state->src.x * bpp;
  621. offset += state->src.y * pitch;
  622. /* buffer start address */
  623. dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
  624. val = (unsigned long)dma_addr;
  625. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  626. /* buffer end address */
  627. size = pitch * state->crtc.h;
  628. val = (unsigned long)(dma_addr + size);
  629. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  630. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  631. (unsigned long)dma_addr, val, size);
  632. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  633. state->crtc.w, state->crtc.h);
  634. /* buffer size */
  635. buf_offsize = pitch - (state->crtc.w * bpp);
  636. line_size = state->crtc.w * bpp;
  637. val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
  638. VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
  639. VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
  640. VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
  641. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  642. /* OSD position */
  643. val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
  644. VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
  645. VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
  646. VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
  647. writel(val, ctx->regs + VIDOSD_A(win));
  648. last_x = state->crtc.x + state->crtc.w;
  649. if (last_x)
  650. last_x--;
  651. last_y = state->crtc.y + state->crtc.h;
  652. if (last_y)
  653. last_y--;
  654. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  655. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  656. writel(val, ctx->regs + VIDOSD_B(win));
  657. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  658. state->crtc.x, state->crtc.y, last_x, last_y);
  659. /* OSD size */
  660. if (win != 3 && win != 4) {
  661. u32 offset = VIDOSD_D(win);
  662. if (win == 0)
  663. offset = VIDOSD_C(win);
  664. val = state->crtc.w * state->crtc.h;
  665. writel(val, ctx->regs + offset);
  666. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  667. }
  668. fimd_win_set_pixfmt(ctx, win, fb->format->format, state->src.w);
  669. /* hardware window 0 doesn't support color key. */
  670. if (win != 0)
  671. fimd_win_set_colkey(ctx, win);
  672. fimd_enable_video_output(ctx, win, true);
  673. if (ctx->driver_data->has_shadowcon)
  674. fimd_enable_shadow_channel_path(ctx, win, true);
  675. if (ctx->i80_if)
  676. atomic_set(&ctx->win_updated, 1);
  677. }
  678. static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
  679. struct exynos_drm_plane *plane)
  680. {
  681. struct fimd_context *ctx = crtc->ctx;
  682. unsigned int win = plane->index;
  683. if (ctx->suspended)
  684. return;
  685. fimd_enable_video_output(ctx, win, false);
  686. if (ctx->driver_data->has_shadowcon)
  687. fimd_enable_shadow_channel_path(ctx, win, false);
  688. }
  689. static void fimd_enable(struct exynos_drm_crtc *crtc)
  690. {
  691. struct fimd_context *ctx = crtc->ctx;
  692. if (!ctx->suspended)
  693. return;
  694. ctx->suspended = false;
  695. pm_runtime_get_sync(ctx->dev);
  696. /* if vblank was enabled status, enable it again. */
  697. if (test_and_clear_bit(0, &ctx->irq_flags))
  698. fimd_enable_vblank(ctx->crtc);
  699. fimd_commit(ctx->crtc);
  700. }
  701. static void fimd_disable(struct exynos_drm_crtc *crtc)
  702. {
  703. struct fimd_context *ctx = crtc->ctx;
  704. int i;
  705. if (ctx->suspended)
  706. return;
  707. /*
  708. * We need to make sure that all windows are disabled before we
  709. * suspend that connector. Otherwise we might try to scan from
  710. * a destroyed buffer later.
  711. */
  712. for (i = 0; i < WINDOWS_NR; i++)
  713. fimd_disable_plane(crtc, &ctx->planes[i]);
  714. fimd_enable_vblank(crtc);
  715. fimd_wait_for_vblank(crtc);
  716. fimd_disable_vblank(crtc);
  717. writel(0, ctx->regs + VIDCON0);
  718. pm_runtime_put_sync(ctx->dev);
  719. ctx->suspended = true;
  720. }
  721. static void fimd_trigger(struct device *dev)
  722. {
  723. struct fimd_context *ctx = dev_get_drvdata(dev);
  724. const struct fimd_driver_data *driver_data = ctx->driver_data;
  725. void *timing_base = ctx->regs + driver_data->timing_base;
  726. u32 reg;
  727. /*
  728. * Skips triggering if in triggering state, because multiple triggering
  729. * requests can cause panel reset.
  730. */
  731. if (atomic_read(&ctx->triggering))
  732. return;
  733. /* Enters triggering mode */
  734. atomic_set(&ctx->triggering, 1);
  735. reg = readl(timing_base + TRIGCON);
  736. reg |= (TRGMODE_ENABLE | SWTRGCMD_ENABLE);
  737. writel(reg, timing_base + TRIGCON);
  738. /*
  739. * Exits triggering mode if vblank is not enabled yet, because when the
  740. * VIDINTCON0 register is not set, it can not exit from triggering mode.
  741. */
  742. if (!test_bit(0, &ctx->irq_flags))
  743. atomic_set(&ctx->triggering, 0);
  744. }
  745. static void fimd_te_handler(struct exynos_drm_crtc *crtc)
  746. {
  747. struct fimd_context *ctx = crtc->ctx;
  748. u32 trg_type = ctx->driver_data->trg_type;
  749. /* Checks the crtc is detached already from encoder */
  750. if (ctx->pipe < 0 || !ctx->drm_dev)
  751. return;
  752. if (trg_type == I80_HW_TRG)
  753. goto out;
  754. /*
  755. * If there is a page flip request, triggers and handles the page flip
  756. * event so that current fb can be updated into panel GRAM.
  757. */
  758. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  759. fimd_trigger(ctx->dev);
  760. out:
  761. /* Wakes up vsync event queue */
  762. if (atomic_read(&ctx->wait_vsync_event)) {
  763. atomic_set(&ctx->wait_vsync_event, 0);
  764. wake_up(&ctx->wait_vsync_queue);
  765. }
  766. if (test_bit(0, &ctx->irq_flags))
  767. drm_crtc_handle_vblank(&ctx->crtc->base);
  768. }
  769. static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
  770. {
  771. struct fimd_context *ctx = container_of(clk, struct fimd_context,
  772. dp_clk);
  773. u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
  774. writel(val, ctx->regs + DP_MIE_CLKCON);
  775. }
  776. static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
  777. .enable = fimd_enable,
  778. .disable = fimd_disable,
  779. .commit = fimd_commit,
  780. .enable_vblank = fimd_enable_vblank,
  781. .disable_vblank = fimd_disable_vblank,
  782. .atomic_begin = fimd_atomic_begin,
  783. .update_plane = fimd_update_plane,
  784. .disable_plane = fimd_disable_plane,
  785. .atomic_flush = fimd_atomic_flush,
  786. .atomic_check = fimd_atomic_check,
  787. .te_handler = fimd_te_handler,
  788. };
  789. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  790. {
  791. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  792. u32 val, clear_bit;
  793. val = readl(ctx->regs + VIDINTCON1);
  794. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  795. if (val & clear_bit)
  796. writel(clear_bit, ctx->regs + VIDINTCON1);
  797. /* check the crtc is detached already from encoder */
  798. if (ctx->pipe < 0 || !ctx->drm_dev)
  799. goto out;
  800. if (!ctx->i80_if)
  801. drm_crtc_handle_vblank(&ctx->crtc->base);
  802. if (ctx->i80_if) {
  803. /* Exits triggering mode */
  804. atomic_set(&ctx->triggering, 0);
  805. } else {
  806. /* set wait vsync event to zero and wake up queue. */
  807. if (atomic_read(&ctx->wait_vsync_event)) {
  808. atomic_set(&ctx->wait_vsync_event, 0);
  809. wake_up(&ctx->wait_vsync_queue);
  810. }
  811. }
  812. out:
  813. return IRQ_HANDLED;
  814. }
  815. static int fimd_bind(struct device *dev, struct device *master, void *data)
  816. {
  817. struct fimd_context *ctx = dev_get_drvdata(dev);
  818. struct drm_device *drm_dev = data;
  819. struct exynos_drm_private *priv = drm_dev->dev_private;
  820. struct exynos_drm_plane *exynos_plane;
  821. unsigned int i;
  822. int ret;
  823. ctx->drm_dev = drm_dev;
  824. ctx->pipe = priv->pipe++;
  825. for (i = 0; i < WINDOWS_NR; i++) {
  826. ctx->configs[i].pixel_formats = fimd_formats;
  827. ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
  828. ctx->configs[i].zpos = i;
  829. ctx->configs[i].type = fimd_win_types[i];
  830. ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
  831. 1 << ctx->pipe, &ctx->configs[i]);
  832. if (ret)
  833. return ret;
  834. }
  835. exynos_plane = &ctx->planes[DEFAULT_WIN];
  836. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  837. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  838. &fimd_crtc_ops, ctx);
  839. if (IS_ERR(ctx->crtc))
  840. return PTR_ERR(ctx->crtc);
  841. if (ctx->driver_data->has_dp_clk) {
  842. ctx->dp_clk.enable = fimd_dp_clock_enable;
  843. ctx->crtc->pipe_clk = &ctx->dp_clk;
  844. }
  845. if (ctx->encoder)
  846. exynos_dpi_bind(drm_dev, ctx->encoder);
  847. if (is_drm_iommu_supported(drm_dev))
  848. fimd_clear_channels(ctx->crtc);
  849. ret = drm_iommu_attach_device(drm_dev, dev);
  850. if (ret)
  851. priv->pipe--;
  852. return ret;
  853. }
  854. static void fimd_unbind(struct device *dev, struct device *master,
  855. void *data)
  856. {
  857. struct fimd_context *ctx = dev_get_drvdata(dev);
  858. fimd_disable(ctx->crtc);
  859. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  860. if (ctx->encoder)
  861. exynos_dpi_remove(ctx->encoder);
  862. }
  863. static const struct component_ops fimd_component_ops = {
  864. .bind = fimd_bind,
  865. .unbind = fimd_unbind,
  866. };
  867. static int fimd_probe(struct platform_device *pdev)
  868. {
  869. struct device *dev = &pdev->dev;
  870. struct fimd_context *ctx;
  871. struct device_node *i80_if_timings;
  872. struct resource *res;
  873. int ret;
  874. if (!dev->of_node)
  875. return -ENODEV;
  876. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  877. if (!ctx)
  878. return -ENOMEM;
  879. ctx->dev = dev;
  880. ctx->suspended = true;
  881. ctx->driver_data = of_device_get_match_data(dev);
  882. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  883. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  884. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  885. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  886. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  887. if (i80_if_timings) {
  888. u32 val;
  889. ctx->i80_if = true;
  890. if (ctx->driver_data->has_vidoutcon)
  891. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  892. else
  893. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  894. /*
  895. * The user manual describes that this "DSI_EN" bit is required
  896. * to enable I80 24-bit data interface.
  897. */
  898. ctx->vidcon0 |= VIDCON0_DSI_EN;
  899. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  900. val = 0;
  901. ctx->i80ifcon = LCD_CS_SETUP(val);
  902. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  903. val = 0;
  904. ctx->i80ifcon |= LCD_WR_SETUP(val);
  905. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  906. val = 1;
  907. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  908. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  909. val = 0;
  910. ctx->i80ifcon |= LCD_WR_HOLD(val);
  911. }
  912. of_node_put(i80_if_timings);
  913. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  914. "samsung,sysreg");
  915. if (IS_ERR(ctx->sysreg)) {
  916. dev_warn(dev, "failed to get system register.\n");
  917. ctx->sysreg = NULL;
  918. }
  919. ctx->bus_clk = devm_clk_get(dev, "fimd");
  920. if (IS_ERR(ctx->bus_clk)) {
  921. dev_err(dev, "failed to get bus clock\n");
  922. return PTR_ERR(ctx->bus_clk);
  923. }
  924. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  925. if (IS_ERR(ctx->lcd_clk)) {
  926. dev_err(dev, "failed to get lcd clock\n");
  927. return PTR_ERR(ctx->lcd_clk);
  928. }
  929. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  930. ctx->regs = devm_ioremap_resource(dev, res);
  931. if (IS_ERR(ctx->regs))
  932. return PTR_ERR(ctx->regs);
  933. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  934. ctx->i80_if ? "lcd_sys" : "vsync");
  935. if (!res) {
  936. dev_err(dev, "irq request failed.\n");
  937. return -ENXIO;
  938. }
  939. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  940. 0, "drm_fimd", ctx);
  941. if (ret) {
  942. dev_err(dev, "irq request failed.\n");
  943. return ret;
  944. }
  945. init_waitqueue_head(&ctx->wait_vsync_queue);
  946. atomic_set(&ctx->wait_vsync_event, 0);
  947. platform_set_drvdata(pdev, ctx);
  948. ctx->encoder = exynos_dpi_probe(dev);
  949. if (IS_ERR(ctx->encoder))
  950. return PTR_ERR(ctx->encoder);
  951. pm_runtime_enable(dev);
  952. ret = component_add(dev, &fimd_component_ops);
  953. if (ret)
  954. goto err_disable_pm_runtime;
  955. return ret;
  956. err_disable_pm_runtime:
  957. pm_runtime_disable(dev);
  958. return ret;
  959. }
  960. static int fimd_remove(struct platform_device *pdev)
  961. {
  962. pm_runtime_disable(&pdev->dev);
  963. component_del(&pdev->dev, &fimd_component_ops);
  964. return 0;
  965. }
  966. #ifdef CONFIG_PM
  967. static int exynos_fimd_suspend(struct device *dev)
  968. {
  969. struct fimd_context *ctx = dev_get_drvdata(dev);
  970. clk_disable_unprepare(ctx->lcd_clk);
  971. clk_disable_unprepare(ctx->bus_clk);
  972. return 0;
  973. }
  974. static int exynos_fimd_resume(struct device *dev)
  975. {
  976. struct fimd_context *ctx = dev_get_drvdata(dev);
  977. int ret;
  978. ret = clk_prepare_enable(ctx->bus_clk);
  979. if (ret < 0) {
  980. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  981. return ret;
  982. }
  983. ret = clk_prepare_enable(ctx->lcd_clk);
  984. if (ret < 0) {
  985. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  986. return ret;
  987. }
  988. return 0;
  989. }
  990. #endif
  991. static const struct dev_pm_ops exynos_fimd_pm_ops = {
  992. SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
  993. };
  994. struct platform_driver fimd_driver = {
  995. .probe = fimd_probe,
  996. .remove = fimd_remove,
  997. .driver = {
  998. .name = "exynos4-fb",
  999. .owner = THIS_MODULE,
  1000. .pm = &exynos_fimd_pm_ops,
  1001. .of_match_table = fimd_driver_dt_match,
  1002. },
  1003. };