exynos_drm_dsi.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929
  1. /*
  2. * Samsung SoC MIPI DSI Master driver.
  3. *
  4. * Copyright (c) 2014 Samsung Electronics Co., Ltd
  5. *
  6. * Contacts: Tomasz Figa <t.figa@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <asm/unaligned.h>
  13. #include <drm/drmP.h>
  14. #include <drm/drm_crtc_helper.h>
  15. #include <drm/drm_mipi_dsi.h>
  16. #include <drm/drm_panel.h>
  17. #include <drm/drm_atomic_helper.h>
  18. #include <linux/clk.h>
  19. #include <linux/gpio/consumer.h>
  20. #include <linux/irq.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/of_graph.h>
  24. #include <linux/phy/phy.h>
  25. #include <linux/regulator/consumer.h>
  26. #include <linux/component.h>
  27. #include <video/mipi_display.h>
  28. #include <video/videomode.h>
  29. #include "exynos_drm_crtc.h"
  30. #include "exynos_drm_drv.h"
  31. /* returns true iff both arguments logically differs */
  32. #define NEQV(a, b) (!(a) ^ !(b))
  33. /* DSIM_STATUS */
  34. #define DSIM_STOP_STATE_DAT(x) (((x) & 0xf) << 0)
  35. #define DSIM_STOP_STATE_CLK (1 << 8)
  36. #define DSIM_TX_READY_HS_CLK (1 << 10)
  37. #define DSIM_PLL_STABLE (1 << 31)
  38. /* DSIM_SWRST */
  39. #define DSIM_FUNCRST (1 << 16)
  40. #define DSIM_SWRST (1 << 0)
  41. /* DSIM_TIMEOUT */
  42. #define DSIM_LPDR_TIMEOUT(x) ((x) << 0)
  43. #define DSIM_BTA_TIMEOUT(x) ((x) << 16)
  44. /* DSIM_CLKCTRL */
  45. #define DSIM_ESC_PRESCALER(x) (((x) & 0xffff) << 0)
  46. #define DSIM_ESC_PRESCALER_MASK (0xffff << 0)
  47. #define DSIM_LANE_ESC_CLK_EN_CLK (1 << 19)
  48. #define DSIM_LANE_ESC_CLK_EN_DATA(x) (((x) & 0xf) << 20)
  49. #define DSIM_LANE_ESC_CLK_EN_DATA_MASK (0xf << 20)
  50. #define DSIM_BYTE_CLKEN (1 << 24)
  51. #define DSIM_BYTE_CLK_SRC(x) (((x) & 0x3) << 25)
  52. #define DSIM_BYTE_CLK_SRC_MASK (0x3 << 25)
  53. #define DSIM_PLL_BYPASS (1 << 27)
  54. #define DSIM_ESC_CLKEN (1 << 28)
  55. #define DSIM_TX_REQUEST_HSCLK (1 << 31)
  56. /* DSIM_CONFIG */
  57. #define DSIM_LANE_EN_CLK (1 << 0)
  58. #define DSIM_LANE_EN(x) (((x) & 0xf) << 1)
  59. #define DSIM_NUM_OF_DATA_LANE(x) (((x) & 0x3) << 5)
  60. #define DSIM_SUB_PIX_FORMAT(x) (((x) & 0x7) << 8)
  61. #define DSIM_MAIN_PIX_FORMAT_MASK (0x7 << 12)
  62. #define DSIM_MAIN_PIX_FORMAT_RGB888 (0x7 << 12)
  63. #define DSIM_MAIN_PIX_FORMAT_RGB666 (0x6 << 12)
  64. #define DSIM_MAIN_PIX_FORMAT_RGB666_P (0x5 << 12)
  65. #define DSIM_MAIN_PIX_FORMAT_RGB565 (0x4 << 12)
  66. #define DSIM_SUB_VC (((x) & 0x3) << 16)
  67. #define DSIM_MAIN_VC (((x) & 0x3) << 18)
  68. #define DSIM_HSA_MODE (1 << 20)
  69. #define DSIM_HBP_MODE (1 << 21)
  70. #define DSIM_HFP_MODE (1 << 22)
  71. #define DSIM_HSE_MODE (1 << 23)
  72. #define DSIM_AUTO_MODE (1 << 24)
  73. #define DSIM_VIDEO_MODE (1 << 25)
  74. #define DSIM_BURST_MODE (1 << 26)
  75. #define DSIM_SYNC_INFORM (1 << 27)
  76. #define DSIM_EOT_DISABLE (1 << 28)
  77. #define DSIM_MFLUSH_VS (1 << 29)
  78. /* This flag is valid only for exynos3250/3472/4415/5260/5430 */
  79. #define DSIM_CLKLANE_STOP (1 << 30)
  80. /* DSIM_ESCMODE */
  81. #define DSIM_TX_TRIGGER_RST (1 << 4)
  82. #define DSIM_TX_LPDT_LP (1 << 6)
  83. #define DSIM_CMD_LPDT_LP (1 << 7)
  84. #define DSIM_FORCE_BTA (1 << 16)
  85. #define DSIM_FORCE_STOP_STATE (1 << 20)
  86. #define DSIM_STOP_STATE_CNT(x) (((x) & 0x7ff) << 21)
  87. #define DSIM_STOP_STATE_CNT_MASK (0x7ff << 21)
  88. /* DSIM_MDRESOL */
  89. #define DSIM_MAIN_STAND_BY (1 << 31)
  90. #define DSIM_MAIN_VRESOL(x, num_bits) (((x) & ((1 << (num_bits)) - 1)) << 16)
  91. #define DSIM_MAIN_HRESOL(x, num_bits) (((x) & ((1 << (num_bits)) - 1)) << 0)
  92. /* DSIM_MVPORCH */
  93. #define DSIM_CMD_ALLOW(x) ((x) << 28)
  94. #define DSIM_STABLE_VFP(x) ((x) << 16)
  95. #define DSIM_MAIN_VBP(x) ((x) << 0)
  96. #define DSIM_CMD_ALLOW_MASK (0xf << 28)
  97. #define DSIM_STABLE_VFP_MASK (0x7ff << 16)
  98. #define DSIM_MAIN_VBP_MASK (0x7ff << 0)
  99. /* DSIM_MHPORCH */
  100. #define DSIM_MAIN_HFP(x) ((x) << 16)
  101. #define DSIM_MAIN_HBP(x) ((x) << 0)
  102. #define DSIM_MAIN_HFP_MASK ((0xffff) << 16)
  103. #define DSIM_MAIN_HBP_MASK ((0xffff) << 0)
  104. /* DSIM_MSYNC */
  105. #define DSIM_MAIN_VSA(x) ((x) << 22)
  106. #define DSIM_MAIN_HSA(x) ((x) << 0)
  107. #define DSIM_MAIN_VSA_MASK ((0x3ff) << 22)
  108. #define DSIM_MAIN_HSA_MASK ((0xffff) << 0)
  109. /* DSIM_SDRESOL */
  110. #define DSIM_SUB_STANDY(x) ((x) << 31)
  111. #define DSIM_SUB_VRESOL(x) ((x) << 16)
  112. #define DSIM_SUB_HRESOL(x) ((x) << 0)
  113. #define DSIM_SUB_STANDY_MASK ((0x1) << 31)
  114. #define DSIM_SUB_VRESOL_MASK ((0x7ff) << 16)
  115. #define DSIM_SUB_HRESOL_MASK ((0x7ff) << 0)
  116. /* DSIM_INTSRC */
  117. #define DSIM_INT_PLL_STABLE (1 << 31)
  118. #define DSIM_INT_SW_RST_RELEASE (1 << 30)
  119. #define DSIM_INT_SFR_FIFO_EMPTY (1 << 29)
  120. #define DSIM_INT_SFR_HDR_FIFO_EMPTY (1 << 28)
  121. #define DSIM_INT_BTA (1 << 25)
  122. #define DSIM_INT_FRAME_DONE (1 << 24)
  123. #define DSIM_INT_RX_TIMEOUT (1 << 21)
  124. #define DSIM_INT_BTA_TIMEOUT (1 << 20)
  125. #define DSIM_INT_RX_DONE (1 << 18)
  126. #define DSIM_INT_RX_TE (1 << 17)
  127. #define DSIM_INT_RX_ACK (1 << 16)
  128. #define DSIM_INT_RX_ECC_ERR (1 << 15)
  129. #define DSIM_INT_RX_CRC_ERR (1 << 14)
  130. /* DSIM_FIFOCTRL */
  131. #define DSIM_RX_DATA_FULL (1 << 25)
  132. #define DSIM_RX_DATA_EMPTY (1 << 24)
  133. #define DSIM_SFR_HEADER_FULL (1 << 23)
  134. #define DSIM_SFR_HEADER_EMPTY (1 << 22)
  135. #define DSIM_SFR_PAYLOAD_FULL (1 << 21)
  136. #define DSIM_SFR_PAYLOAD_EMPTY (1 << 20)
  137. #define DSIM_I80_HEADER_FULL (1 << 19)
  138. #define DSIM_I80_HEADER_EMPTY (1 << 18)
  139. #define DSIM_I80_PAYLOAD_FULL (1 << 17)
  140. #define DSIM_I80_PAYLOAD_EMPTY (1 << 16)
  141. #define DSIM_SD_HEADER_FULL (1 << 15)
  142. #define DSIM_SD_HEADER_EMPTY (1 << 14)
  143. #define DSIM_SD_PAYLOAD_FULL (1 << 13)
  144. #define DSIM_SD_PAYLOAD_EMPTY (1 << 12)
  145. #define DSIM_MD_HEADER_FULL (1 << 11)
  146. #define DSIM_MD_HEADER_EMPTY (1 << 10)
  147. #define DSIM_MD_PAYLOAD_FULL (1 << 9)
  148. #define DSIM_MD_PAYLOAD_EMPTY (1 << 8)
  149. #define DSIM_RX_FIFO (1 << 4)
  150. #define DSIM_SFR_FIFO (1 << 3)
  151. #define DSIM_I80_FIFO (1 << 2)
  152. #define DSIM_SD_FIFO (1 << 1)
  153. #define DSIM_MD_FIFO (1 << 0)
  154. /* DSIM_PHYACCHR */
  155. #define DSIM_AFC_EN (1 << 14)
  156. #define DSIM_AFC_CTL(x) (((x) & 0x7) << 5)
  157. /* DSIM_PLLCTRL */
  158. #define DSIM_FREQ_BAND(x) ((x) << 24)
  159. #define DSIM_PLL_EN (1 << 23)
  160. #define DSIM_PLL_P(x) ((x) << 13)
  161. #define DSIM_PLL_M(x) ((x) << 4)
  162. #define DSIM_PLL_S(x) ((x) << 1)
  163. /* DSIM_PHYCTRL */
  164. #define DSIM_PHYCTRL_ULPS_EXIT(x) (((x) & 0x1ff) << 0)
  165. #define DSIM_PHYCTRL_B_DPHYCTL_VREG_LP (1 << 30)
  166. #define DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP (1 << 14)
  167. /* DSIM_PHYTIMING */
  168. #define DSIM_PHYTIMING_LPX(x) ((x) << 8)
  169. #define DSIM_PHYTIMING_HS_EXIT(x) ((x) << 0)
  170. /* DSIM_PHYTIMING1 */
  171. #define DSIM_PHYTIMING1_CLK_PREPARE(x) ((x) << 24)
  172. #define DSIM_PHYTIMING1_CLK_ZERO(x) ((x) << 16)
  173. #define DSIM_PHYTIMING1_CLK_POST(x) ((x) << 8)
  174. #define DSIM_PHYTIMING1_CLK_TRAIL(x) ((x) << 0)
  175. /* DSIM_PHYTIMING2 */
  176. #define DSIM_PHYTIMING2_HS_PREPARE(x) ((x) << 16)
  177. #define DSIM_PHYTIMING2_HS_ZERO(x) ((x) << 8)
  178. #define DSIM_PHYTIMING2_HS_TRAIL(x) ((x) << 0)
  179. #define DSI_MAX_BUS_WIDTH 4
  180. #define DSI_NUM_VIRTUAL_CHANNELS 4
  181. #define DSI_TX_FIFO_SIZE 2048
  182. #define DSI_RX_FIFO_SIZE 256
  183. #define DSI_XFER_TIMEOUT_MS 100
  184. #define DSI_RX_FIFO_EMPTY 0x30800002
  185. #define OLD_SCLK_MIPI_CLK_NAME "pll_clk"
  186. static char *clk_names[5] = { "bus_clk", "sclk_mipi",
  187. "phyclk_mipidphy0_bitclkdiv8", "phyclk_mipidphy0_rxclkesc0",
  188. "sclk_rgb_vclk_to_dsim0" };
  189. enum exynos_dsi_transfer_type {
  190. EXYNOS_DSI_TX,
  191. EXYNOS_DSI_RX,
  192. };
  193. struct exynos_dsi_transfer {
  194. struct list_head list;
  195. struct completion completed;
  196. int result;
  197. struct mipi_dsi_packet packet;
  198. u16 flags;
  199. u16 tx_done;
  200. u8 *rx_payload;
  201. u16 rx_len;
  202. u16 rx_done;
  203. };
  204. #define DSIM_STATE_ENABLED BIT(0)
  205. #define DSIM_STATE_INITIALIZED BIT(1)
  206. #define DSIM_STATE_CMD_LPM BIT(2)
  207. #define DSIM_STATE_VIDOUT_AVAILABLE BIT(3)
  208. struct exynos_dsi_driver_data {
  209. const unsigned int *reg_ofs;
  210. unsigned int plltmr_reg;
  211. unsigned int has_freqband:1;
  212. unsigned int has_clklane_stop:1;
  213. unsigned int num_clks;
  214. unsigned int max_freq;
  215. unsigned int wait_for_reset;
  216. unsigned int num_bits_resol;
  217. const unsigned int *reg_values;
  218. };
  219. struct exynos_dsi {
  220. struct drm_encoder encoder;
  221. struct mipi_dsi_host dsi_host;
  222. struct drm_connector connector;
  223. struct device_node *panel_node;
  224. struct drm_panel *panel;
  225. struct device *dev;
  226. void __iomem *reg_base;
  227. struct phy *phy;
  228. struct clk **clks;
  229. struct regulator_bulk_data supplies[2];
  230. int irq;
  231. int te_gpio;
  232. u32 pll_clk_rate;
  233. u32 burst_clk_rate;
  234. u32 esc_clk_rate;
  235. u32 lanes;
  236. u32 mode_flags;
  237. u32 format;
  238. struct videomode vm;
  239. int state;
  240. struct drm_property *brightness;
  241. struct completion completed;
  242. spinlock_t transfer_lock; /* protects transfer_list */
  243. struct list_head transfer_list;
  244. const struct exynos_dsi_driver_data *driver_data;
  245. struct device_node *bridge_node;
  246. };
  247. #define host_to_dsi(host) container_of(host, struct exynos_dsi, dsi_host)
  248. #define connector_to_dsi(c) container_of(c, struct exynos_dsi, connector)
  249. static inline struct exynos_dsi *encoder_to_dsi(struct drm_encoder *e)
  250. {
  251. return container_of(e, struct exynos_dsi, encoder);
  252. }
  253. enum reg_idx {
  254. DSIM_STATUS_REG, /* Status register */
  255. DSIM_SWRST_REG, /* Software reset register */
  256. DSIM_CLKCTRL_REG, /* Clock control register */
  257. DSIM_TIMEOUT_REG, /* Time out register */
  258. DSIM_CONFIG_REG, /* Configuration register */
  259. DSIM_ESCMODE_REG, /* Escape mode register */
  260. DSIM_MDRESOL_REG,
  261. DSIM_MVPORCH_REG, /* Main display Vporch register */
  262. DSIM_MHPORCH_REG, /* Main display Hporch register */
  263. DSIM_MSYNC_REG, /* Main display sync area register */
  264. DSIM_INTSRC_REG, /* Interrupt source register */
  265. DSIM_INTMSK_REG, /* Interrupt mask register */
  266. DSIM_PKTHDR_REG, /* Packet Header FIFO register */
  267. DSIM_PAYLOAD_REG, /* Payload FIFO register */
  268. DSIM_RXFIFO_REG, /* Read FIFO register */
  269. DSIM_FIFOCTRL_REG, /* FIFO status and control register */
  270. DSIM_PLLCTRL_REG, /* PLL control register */
  271. DSIM_PHYCTRL_REG,
  272. DSIM_PHYTIMING_REG,
  273. DSIM_PHYTIMING1_REG,
  274. DSIM_PHYTIMING2_REG,
  275. NUM_REGS
  276. };
  277. static inline void exynos_dsi_write(struct exynos_dsi *dsi, enum reg_idx idx,
  278. u32 val)
  279. {
  280. writel(val, dsi->reg_base + dsi->driver_data->reg_ofs[idx]);
  281. }
  282. static inline u32 exynos_dsi_read(struct exynos_dsi *dsi, enum reg_idx idx)
  283. {
  284. return readl(dsi->reg_base + dsi->driver_data->reg_ofs[idx]);
  285. }
  286. static const unsigned int exynos_reg_ofs[] = {
  287. [DSIM_STATUS_REG] = 0x00,
  288. [DSIM_SWRST_REG] = 0x04,
  289. [DSIM_CLKCTRL_REG] = 0x08,
  290. [DSIM_TIMEOUT_REG] = 0x0c,
  291. [DSIM_CONFIG_REG] = 0x10,
  292. [DSIM_ESCMODE_REG] = 0x14,
  293. [DSIM_MDRESOL_REG] = 0x18,
  294. [DSIM_MVPORCH_REG] = 0x1c,
  295. [DSIM_MHPORCH_REG] = 0x20,
  296. [DSIM_MSYNC_REG] = 0x24,
  297. [DSIM_INTSRC_REG] = 0x2c,
  298. [DSIM_INTMSK_REG] = 0x30,
  299. [DSIM_PKTHDR_REG] = 0x34,
  300. [DSIM_PAYLOAD_REG] = 0x38,
  301. [DSIM_RXFIFO_REG] = 0x3c,
  302. [DSIM_FIFOCTRL_REG] = 0x44,
  303. [DSIM_PLLCTRL_REG] = 0x4c,
  304. [DSIM_PHYCTRL_REG] = 0x5c,
  305. [DSIM_PHYTIMING_REG] = 0x64,
  306. [DSIM_PHYTIMING1_REG] = 0x68,
  307. [DSIM_PHYTIMING2_REG] = 0x6c,
  308. };
  309. static const unsigned int exynos5433_reg_ofs[] = {
  310. [DSIM_STATUS_REG] = 0x04,
  311. [DSIM_SWRST_REG] = 0x0C,
  312. [DSIM_CLKCTRL_REG] = 0x10,
  313. [DSIM_TIMEOUT_REG] = 0x14,
  314. [DSIM_CONFIG_REG] = 0x18,
  315. [DSIM_ESCMODE_REG] = 0x1C,
  316. [DSIM_MDRESOL_REG] = 0x20,
  317. [DSIM_MVPORCH_REG] = 0x24,
  318. [DSIM_MHPORCH_REG] = 0x28,
  319. [DSIM_MSYNC_REG] = 0x2C,
  320. [DSIM_INTSRC_REG] = 0x34,
  321. [DSIM_INTMSK_REG] = 0x38,
  322. [DSIM_PKTHDR_REG] = 0x3C,
  323. [DSIM_PAYLOAD_REG] = 0x40,
  324. [DSIM_RXFIFO_REG] = 0x44,
  325. [DSIM_FIFOCTRL_REG] = 0x4C,
  326. [DSIM_PLLCTRL_REG] = 0x94,
  327. [DSIM_PHYCTRL_REG] = 0xA4,
  328. [DSIM_PHYTIMING_REG] = 0xB4,
  329. [DSIM_PHYTIMING1_REG] = 0xB8,
  330. [DSIM_PHYTIMING2_REG] = 0xBC,
  331. };
  332. enum reg_value_idx {
  333. RESET_TYPE,
  334. PLL_TIMER,
  335. STOP_STATE_CNT,
  336. PHYCTRL_ULPS_EXIT,
  337. PHYCTRL_VREG_LP,
  338. PHYCTRL_SLEW_UP,
  339. PHYTIMING_LPX,
  340. PHYTIMING_HS_EXIT,
  341. PHYTIMING_CLK_PREPARE,
  342. PHYTIMING_CLK_ZERO,
  343. PHYTIMING_CLK_POST,
  344. PHYTIMING_CLK_TRAIL,
  345. PHYTIMING_HS_PREPARE,
  346. PHYTIMING_HS_ZERO,
  347. PHYTIMING_HS_TRAIL
  348. };
  349. static const unsigned int reg_values[] = {
  350. [RESET_TYPE] = DSIM_SWRST,
  351. [PLL_TIMER] = 500,
  352. [STOP_STATE_CNT] = 0xf,
  353. [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x0af),
  354. [PHYCTRL_VREG_LP] = 0,
  355. [PHYCTRL_SLEW_UP] = 0,
  356. [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x06),
  357. [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0b),
  358. [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x07),
  359. [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x27),
  360. [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0d),
  361. [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x08),
  362. [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x09),
  363. [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x0d),
  364. [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0b),
  365. };
  366. static const unsigned int exynos5422_reg_values[] = {
  367. [RESET_TYPE] = DSIM_SWRST,
  368. [PLL_TIMER] = 500,
  369. [STOP_STATE_CNT] = 0xf,
  370. [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0xaf),
  371. [PHYCTRL_VREG_LP] = 0,
  372. [PHYCTRL_SLEW_UP] = 0,
  373. [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x08),
  374. [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0d),
  375. [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
  376. [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x30),
  377. [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
  378. [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x0a),
  379. [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0c),
  380. [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x11),
  381. [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0d),
  382. };
  383. static const unsigned int exynos5433_reg_values[] = {
  384. [RESET_TYPE] = DSIM_FUNCRST,
  385. [PLL_TIMER] = 22200,
  386. [STOP_STATE_CNT] = 0xa,
  387. [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x190),
  388. [PHYCTRL_VREG_LP] = DSIM_PHYCTRL_B_DPHYCTL_VREG_LP,
  389. [PHYCTRL_SLEW_UP] = DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP,
  390. [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x07),
  391. [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0c),
  392. [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
  393. [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x2d),
  394. [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
  395. [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x09),
  396. [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0b),
  397. [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x10),
  398. [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0c),
  399. };
  400. static const struct exynos_dsi_driver_data exynos3_dsi_driver_data = {
  401. .reg_ofs = exynos_reg_ofs,
  402. .plltmr_reg = 0x50,
  403. .has_freqband = 1,
  404. .has_clklane_stop = 1,
  405. .num_clks = 2,
  406. .max_freq = 1000,
  407. .wait_for_reset = 1,
  408. .num_bits_resol = 11,
  409. .reg_values = reg_values,
  410. };
  411. static const struct exynos_dsi_driver_data exynos4_dsi_driver_data = {
  412. .reg_ofs = exynos_reg_ofs,
  413. .plltmr_reg = 0x50,
  414. .has_freqband = 1,
  415. .has_clklane_stop = 1,
  416. .num_clks = 2,
  417. .max_freq = 1000,
  418. .wait_for_reset = 1,
  419. .num_bits_resol = 11,
  420. .reg_values = reg_values,
  421. };
  422. static const struct exynos_dsi_driver_data exynos4415_dsi_driver_data = {
  423. .reg_ofs = exynos_reg_ofs,
  424. .plltmr_reg = 0x58,
  425. .has_clklane_stop = 1,
  426. .num_clks = 2,
  427. .max_freq = 1000,
  428. .wait_for_reset = 1,
  429. .num_bits_resol = 11,
  430. .reg_values = reg_values,
  431. };
  432. static const struct exynos_dsi_driver_data exynos5_dsi_driver_data = {
  433. .reg_ofs = exynos_reg_ofs,
  434. .plltmr_reg = 0x58,
  435. .num_clks = 2,
  436. .max_freq = 1000,
  437. .wait_for_reset = 1,
  438. .num_bits_resol = 11,
  439. .reg_values = reg_values,
  440. };
  441. static const struct exynos_dsi_driver_data exynos5433_dsi_driver_data = {
  442. .reg_ofs = exynos5433_reg_ofs,
  443. .plltmr_reg = 0xa0,
  444. .has_clklane_stop = 1,
  445. .num_clks = 5,
  446. .max_freq = 1500,
  447. .wait_for_reset = 0,
  448. .num_bits_resol = 12,
  449. .reg_values = exynos5433_reg_values,
  450. };
  451. static const struct exynos_dsi_driver_data exynos5422_dsi_driver_data = {
  452. .reg_ofs = exynos5433_reg_ofs,
  453. .plltmr_reg = 0xa0,
  454. .has_clklane_stop = 1,
  455. .num_clks = 2,
  456. .max_freq = 1500,
  457. .wait_for_reset = 1,
  458. .num_bits_resol = 12,
  459. .reg_values = exynos5422_reg_values,
  460. };
  461. static const struct of_device_id exynos_dsi_of_match[] = {
  462. { .compatible = "samsung,exynos3250-mipi-dsi",
  463. .data = &exynos3_dsi_driver_data },
  464. { .compatible = "samsung,exynos4210-mipi-dsi",
  465. .data = &exynos4_dsi_driver_data },
  466. { .compatible = "samsung,exynos4415-mipi-dsi",
  467. .data = &exynos4415_dsi_driver_data },
  468. { .compatible = "samsung,exynos5410-mipi-dsi",
  469. .data = &exynos5_dsi_driver_data },
  470. { .compatible = "samsung,exynos5422-mipi-dsi",
  471. .data = &exynos5422_dsi_driver_data },
  472. { .compatible = "samsung,exynos5433-mipi-dsi",
  473. .data = &exynos5433_dsi_driver_data },
  474. { }
  475. };
  476. static void exynos_dsi_wait_for_reset(struct exynos_dsi *dsi)
  477. {
  478. if (wait_for_completion_timeout(&dsi->completed, msecs_to_jiffies(300)))
  479. return;
  480. dev_err(dsi->dev, "timeout waiting for reset\n");
  481. }
  482. static void exynos_dsi_reset(struct exynos_dsi *dsi)
  483. {
  484. u32 reset_val = dsi->driver_data->reg_values[RESET_TYPE];
  485. reinit_completion(&dsi->completed);
  486. exynos_dsi_write(dsi, DSIM_SWRST_REG, reset_val);
  487. }
  488. #ifndef MHZ
  489. #define MHZ (1000*1000)
  490. #endif
  491. static unsigned long exynos_dsi_pll_find_pms(struct exynos_dsi *dsi,
  492. unsigned long fin, unsigned long fout, u8 *p, u16 *m, u8 *s)
  493. {
  494. const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  495. unsigned long best_freq = 0;
  496. u32 min_delta = 0xffffffff;
  497. u8 p_min, p_max;
  498. u8 _p, uninitialized_var(best_p);
  499. u16 _m, uninitialized_var(best_m);
  500. u8 _s, uninitialized_var(best_s);
  501. p_min = DIV_ROUND_UP(fin, (12 * MHZ));
  502. p_max = fin / (6 * MHZ);
  503. for (_p = p_min; _p <= p_max; ++_p) {
  504. for (_s = 0; _s <= 5; ++_s) {
  505. u64 tmp;
  506. u32 delta;
  507. tmp = (u64)fout * (_p << _s);
  508. do_div(tmp, fin);
  509. _m = tmp;
  510. if (_m < 41 || _m > 125)
  511. continue;
  512. tmp = (u64)_m * fin;
  513. do_div(tmp, _p);
  514. if (tmp < 500 * MHZ ||
  515. tmp > driver_data->max_freq * MHZ)
  516. continue;
  517. tmp = (u64)_m * fin;
  518. do_div(tmp, _p << _s);
  519. delta = abs(fout - tmp);
  520. if (delta < min_delta) {
  521. best_p = _p;
  522. best_m = _m;
  523. best_s = _s;
  524. min_delta = delta;
  525. best_freq = tmp;
  526. }
  527. }
  528. }
  529. if (best_freq) {
  530. *p = best_p;
  531. *m = best_m;
  532. *s = best_s;
  533. }
  534. return best_freq;
  535. }
  536. static unsigned long exynos_dsi_set_pll(struct exynos_dsi *dsi,
  537. unsigned long freq)
  538. {
  539. const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  540. unsigned long fin, fout;
  541. int timeout;
  542. u8 p, s;
  543. u16 m;
  544. u32 reg;
  545. fin = dsi->pll_clk_rate;
  546. fout = exynos_dsi_pll_find_pms(dsi, fin, freq, &p, &m, &s);
  547. if (!fout) {
  548. dev_err(dsi->dev,
  549. "failed to find PLL PMS for requested frequency\n");
  550. return 0;
  551. }
  552. dev_dbg(dsi->dev, "PLL freq %lu, (p %d, m %d, s %d)\n", fout, p, m, s);
  553. writel(driver_data->reg_values[PLL_TIMER],
  554. dsi->reg_base + driver_data->plltmr_reg);
  555. reg = DSIM_PLL_EN | DSIM_PLL_P(p) | DSIM_PLL_M(m) | DSIM_PLL_S(s);
  556. if (driver_data->has_freqband) {
  557. static const unsigned long freq_bands[] = {
  558. 100 * MHZ, 120 * MHZ, 160 * MHZ, 200 * MHZ,
  559. 270 * MHZ, 320 * MHZ, 390 * MHZ, 450 * MHZ,
  560. 510 * MHZ, 560 * MHZ, 640 * MHZ, 690 * MHZ,
  561. 770 * MHZ, 870 * MHZ, 950 * MHZ,
  562. };
  563. int band;
  564. for (band = 0; band < ARRAY_SIZE(freq_bands); ++band)
  565. if (fout < freq_bands[band])
  566. break;
  567. dev_dbg(dsi->dev, "band %d\n", band);
  568. reg |= DSIM_FREQ_BAND(band);
  569. }
  570. exynos_dsi_write(dsi, DSIM_PLLCTRL_REG, reg);
  571. timeout = 1000;
  572. do {
  573. if (timeout-- == 0) {
  574. dev_err(dsi->dev, "PLL failed to stabilize\n");
  575. return 0;
  576. }
  577. reg = exynos_dsi_read(dsi, DSIM_STATUS_REG);
  578. } while ((reg & DSIM_PLL_STABLE) == 0);
  579. return fout;
  580. }
  581. static int exynos_dsi_enable_clock(struct exynos_dsi *dsi)
  582. {
  583. unsigned long hs_clk, byte_clk, esc_clk;
  584. unsigned long esc_div;
  585. u32 reg;
  586. hs_clk = exynos_dsi_set_pll(dsi, dsi->burst_clk_rate);
  587. if (!hs_clk) {
  588. dev_err(dsi->dev, "failed to configure DSI PLL\n");
  589. return -EFAULT;
  590. }
  591. byte_clk = hs_clk / 8;
  592. esc_div = DIV_ROUND_UP(byte_clk, dsi->esc_clk_rate);
  593. esc_clk = byte_clk / esc_div;
  594. if (esc_clk > 20 * MHZ) {
  595. ++esc_div;
  596. esc_clk = byte_clk / esc_div;
  597. }
  598. dev_dbg(dsi->dev, "hs_clk = %lu, byte_clk = %lu, esc_clk = %lu\n",
  599. hs_clk, byte_clk, esc_clk);
  600. reg = exynos_dsi_read(dsi, DSIM_CLKCTRL_REG);
  601. reg &= ~(DSIM_ESC_PRESCALER_MASK | DSIM_LANE_ESC_CLK_EN_CLK
  602. | DSIM_LANE_ESC_CLK_EN_DATA_MASK | DSIM_PLL_BYPASS
  603. | DSIM_BYTE_CLK_SRC_MASK);
  604. reg |= DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN
  605. | DSIM_ESC_PRESCALER(esc_div)
  606. | DSIM_LANE_ESC_CLK_EN_CLK
  607. | DSIM_LANE_ESC_CLK_EN_DATA(BIT(dsi->lanes) - 1)
  608. | DSIM_BYTE_CLK_SRC(0)
  609. | DSIM_TX_REQUEST_HSCLK;
  610. exynos_dsi_write(dsi, DSIM_CLKCTRL_REG, reg);
  611. return 0;
  612. }
  613. static void exynos_dsi_set_phy_ctrl(struct exynos_dsi *dsi)
  614. {
  615. const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  616. const unsigned int *reg_values = driver_data->reg_values;
  617. u32 reg;
  618. if (driver_data->has_freqband)
  619. return;
  620. /* B D-PHY: D-PHY Master & Slave Analog Block control */
  621. reg = reg_values[PHYCTRL_ULPS_EXIT] | reg_values[PHYCTRL_VREG_LP] |
  622. reg_values[PHYCTRL_SLEW_UP];
  623. exynos_dsi_write(dsi, DSIM_PHYCTRL_REG, reg);
  624. /*
  625. * T LPX: Transmitted length of any Low-Power state period
  626. * T HS-EXIT: Time that the transmitter drives LP-11 following a HS
  627. * burst
  628. */
  629. reg = reg_values[PHYTIMING_LPX] | reg_values[PHYTIMING_HS_EXIT];
  630. exynos_dsi_write(dsi, DSIM_PHYTIMING_REG, reg);
  631. /*
  632. * T CLK-PREPARE: Time that the transmitter drives the Clock Lane LP-00
  633. * Line state immediately before the HS-0 Line state starting the
  634. * HS transmission
  635. * T CLK-ZERO: Time that the transmitter drives the HS-0 state prior to
  636. * transmitting the Clock.
  637. * T CLK_POST: Time that the transmitter continues to send HS clock
  638. * after the last associated Data Lane has transitioned to LP Mode
  639. * Interval is defined as the period from the end of T HS-TRAIL to
  640. * the beginning of T CLK-TRAIL
  641. * T CLK-TRAIL: Time that the transmitter drives the HS-0 state after
  642. * the last payload clock bit of a HS transmission burst
  643. */
  644. reg = reg_values[PHYTIMING_CLK_PREPARE] |
  645. reg_values[PHYTIMING_CLK_ZERO] |
  646. reg_values[PHYTIMING_CLK_POST] |
  647. reg_values[PHYTIMING_CLK_TRAIL];
  648. exynos_dsi_write(dsi, DSIM_PHYTIMING1_REG, reg);
  649. /*
  650. * T HS-PREPARE: Time that the transmitter drives the Data Lane LP-00
  651. * Line state immediately before the HS-0 Line state starting the
  652. * HS transmission
  653. * T HS-ZERO: Time that the transmitter drives the HS-0 state prior to
  654. * transmitting the Sync sequence.
  655. * T HS-TRAIL: Time that the transmitter drives the flipped differential
  656. * state after last payload data bit of a HS transmission burst
  657. */
  658. reg = reg_values[PHYTIMING_HS_PREPARE] | reg_values[PHYTIMING_HS_ZERO] |
  659. reg_values[PHYTIMING_HS_TRAIL];
  660. exynos_dsi_write(dsi, DSIM_PHYTIMING2_REG, reg);
  661. }
  662. static void exynos_dsi_disable_clock(struct exynos_dsi *dsi)
  663. {
  664. u32 reg;
  665. reg = exynos_dsi_read(dsi, DSIM_CLKCTRL_REG);
  666. reg &= ~(DSIM_LANE_ESC_CLK_EN_CLK | DSIM_LANE_ESC_CLK_EN_DATA_MASK
  667. | DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN);
  668. exynos_dsi_write(dsi, DSIM_CLKCTRL_REG, reg);
  669. reg = exynos_dsi_read(dsi, DSIM_PLLCTRL_REG);
  670. reg &= ~DSIM_PLL_EN;
  671. exynos_dsi_write(dsi, DSIM_PLLCTRL_REG, reg);
  672. }
  673. static void exynos_dsi_enable_lane(struct exynos_dsi *dsi, u32 lane)
  674. {
  675. u32 reg = exynos_dsi_read(dsi, DSIM_CONFIG_REG);
  676. reg |= (DSIM_NUM_OF_DATA_LANE(dsi->lanes - 1) | DSIM_LANE_EN_CLK |
  677. DSIM_LANE_EN(lane));
  678. exynos_dsi_write(dsi, DSIM_CONFIG_REG, reg);
  679. }
  680. static int exynos_dsi_init_link(struct exynos_dsi *dsi)
  681. {
  682. const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  683. int timeout;
  684. u32 reg;
  685. u32 lanes_mask;
  686. /* Initialize FIFO pointers */
  687. reg = exynos_dsi_read(dsi, DSIM_FIFOCTRL_REG);
  688. reg &= ~0x1f;
  689. exynos_dsi_write(dsi, DSIM_FIFOCTRL_REG, reg);
  690. usleep_range(9000, 11000);
  691. reg |= 0x1f;
  692. exynos_dsi_write(dsi, DSIM_FIFOCTRL_REG, reg);
  693. usleep_range(9000, 11000);
  694. /* DSI configuration */
  695. reg = 0;
  696. /*
  697. * The first bit of mode_flags specifies display configuration.
  698. * If this bit is set[= MIPI_DSI_MODE_VIDEO], dsi will support video
  699. * mode, otherwise it will support command mode.
  700. */
  701. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  702. reg |= DSIM_VIDEO_MODE;
  703. /*
  704. * The user manual describes that following bits are ignored in
  705. * command mode.
  706. */
  707. if (!(dsi->mode_flags & MIPI_DSI_MODE_VSYNC_FLUSH))
  708. reg |= DSIM_MFLUSH_VS;
  709. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  710. reg |= DSIM_SYNC_INFORM;
  711. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  712. reg |= DSIM_BURST_MODE;
  713. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_AUTO_VERT)
  714. reg |= DSIM_AUTO_MODE;
  715. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE)
  716. reg |= DSIM_HSE_MODE;
  717. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP))
  718. reg |= DSIM_HFP_MODE;
  719. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP))
  720. reg |= DSIM_HBP_MODE;
  721. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA))
  722. reg |= DSIM_HSA_MODE;
  723. }
  724. if (!(dsi->mode_flags & MIPI_DSI_MODE_EOT_PACKET))
  725. reg |= DSIM_EOT_DISABLE;
  726. switch (dsi->format) {
  727. case MIPI_DSI_FMT_RGB888:
  728. reg |= DSIM_MAIN_PIX_FORMAT_RGB888;
  729. break;
  730. case MIPI_DSI_FMT_RGB666:
  731. reg |= DSIM_MAIN_PIX_FORMAT_RGB666;
  732. break;
  733. case MIPI_DSI_FMT_RGB666_PACKED:
  734. reg |= DSIM_MAIN_PIX_FORMAT_RGB666_P;
  735. break;
  736. case MIPI_DSI_FMT_RGB565:
  737. reg |= DSIM_MAIN_PIX_FORMAT_RGB565;
  738. break;
  739. default:
  740. dev_err(dsi->dev, "invalid pixel format\n");
  741. return -EINVAL;
  742. }
  743. /*
  744. * Use non-continuous clock mode if the periparal wants and
  745. * host controller supports
  746. *
  747. * In non-continous clock mode, host controller will turn off
  748. * the HS clock between high-speed transmissions to reduce
  749. * power consumption.
  750. */
  751. if (driver_data->has_clklane_stop &&
  752. dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
  753. reg |= DSIM_CLKLANE_STOP;
  754. }
  755. exynos_dsi_write(dsi, DSIM_CONFIG_REG, reg);
  756. lanes_mask = BIT(dsi->lanes) - 1;
  757. exynos_dsi_enable_lane(dsi, lanes_mask);
  758. /* Check clock and data lane state are stop state */
  759. timeout = 100;
  760. do {
  761. if (timeout-- == 0) {
  762. dev_err(dsi->dev, "waiting for bus lanes timed out\n");
  763. return -EFAULT;
  764. }
  765. reg = exynos_dsi_read(dsi, DSIM_STATUS_REG);
  766. if ((reg & DSIM_STOP_STATE_DAT(lanes_mask))
  767. != DSIM_STOP_STATE_DAT(lanes_mask))
  768. continue;
  769. } while (!(reg & (DSIM_STOP_STATE_CLK | DSIM_TX_READY_HS_CLK)));
  770. reg = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
  771. reg &= ~DSIM_STOP_STATE_CNT_MASK;
  772. reg |= DSIM_STOP_STATE_CNT(driver_data->reg_values[STOP_STATE_CNT]);
  773. exynos_dsi_write(dsi, DSIM_ESCMODE_REG, reg);
  774. reg = DSIM_BTA_TIMEOUT(0xff) | DSIM_LPDR_TIMEOUT(0xffff);
  775. exynos_dsi_write(dsi, DSIM_TIMEOUT_REG, reg);
  776. return 0;
  777. }
  778. static void exynos_dsi_set_display_mode(struct exynos_dsi *dsi)
  779. {
  780. struct videomode *vm = &dsi->vm;
  781. unsigned int num_bits_resol = dsi->driver_data->num_bits_resol;
  782. u32 reg;
  783. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  784. reg = DSIM_CMD_ALLOW(0xf)
  785. | DSIM_STABLE_VFP(vm->vfront_porch)
  786. | DSIM_MAIN_VBP(vm->vback_porch);
  787. exynos_dsi_write(dsi, DSIM_MVPORCH_REG, reg);
  788. reg = DSIM_MAIN_HFP(vm->hfront_porch)
  789. | DSIM_MAIN_HBP(vm->hback_porch);
  790. exynos_dsi_write(dsi, DSIM_MHPORCH_REG, reg);
  791. reg = DSIM_MAIN_VSA(vm->vsync_len)
  792. | DSIM_MAIN_HSA(vm->hsync_len);
  793. exynos_dsi_write(dsi, DSIM_MSYNC_REG, reg);
  794. }
  795. reg = DSIM_MAIN_HRESOL(vm->hactive, num_bits_resol) |
  796. DSIM_MAIN_VRESOL(vm->vactive, num_bits_resol);
  797. exynos_dsi_write(dsi, DSIM_MDRESOL_REG, reg);
  798. dev_dbg(dsi->dev, "LCD size = %dx%d\n", vm->hactive, vm->vactive);
  799. }
  800. static void exynos_dsi_set_display_enable(struct exynos_dsi *dsi, bool enable)
  801. {
  802. u32 reg;
  803. reg = exynos_dsi_read(dsi, DSIM_MDRESOL_REG);
  804. if (enable)
  805. reg |= DSIM_MAIN_STAND_BY;
  806. else
  807. reg &= ~DSIM_MAIN_STAND_BY;
  808. exynos_dsi_write(dsi, DSIM_MDRESOL_REG, reg);
  809. }
  810. static int exynos_dsi_wait_for_hdr_fifo(struct exynos_dsi *dsi)
  811. {
  812. int timeout = 2000;
  813. do {
  814. u32 reg = exynos_dsi_read(dsi, DSIM_FIFOCTRL_REG);
  815. if (!(reg & DSIM_SFR_HEADER_FULL))
  816. return 0;
  817. if (!cond_resched())
  818. usleep_range(950, 1050);
  819. } while (--timeout);
  820. return -ETIMEDOUT;
  821. }
  822. static void exynos_dsi_set_cmd_lpm(struct exynos_dsi *dsi, bool lpm)
  823. {
  824. u32 v = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
  825. if (lpm)
  826. v |= DSIM_CMD_LPDT_LP;
  827. else
  828. v &= ~DSIM_CMD_LPDT_LP;
  829. exynos_dsi_write(dsi, DSIM_ESCMODE_REG, v);
  830. }
  831. static void exynos_dsi_force_bta(struct exynos_dsi *dsi)
  832. {
  833. u32 v = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
  834. v |= DSIM_FORCE_BTA;
  835. exynos_dsi_write(dsi, DSIM_ESCMODE_REG, v);
  836. }
  837. static void exynos_dsi_send_to_fifo(struct exynos_dsi *dsi,
  838. struct exynos_dsi_transfer *xfer)
  839. {
  840. struct device *dev = dsi->dev;
  841. struct mipi_dsi_packet *pkt = &xfer->packet;
  842. const u8 *payload = pkt->payload + xfer->tx_done;
  843. u16 length = pkt->payload_length - xfer->tx_done;
  844. bool first = !xfer->tx_done;
  845. u32 reg;
  846. dev_dbg(dev, "< xfer %p: tx len %u, done %u, rx len %u, done %u\n",
  847. xfer, length, xfer->tx_done, xfer->rx_len, xfer->rx_done);
  848. if (length > DSI_TX_FIFO_SIZE)
  849. length = DSI_TX_FIFO_SIZE;
  850. xfer->tx_done += length;
  851. /* Send payload */
  852. while (length >= 4) {
  853. reg = get_unaligned_le32(payload);
  854. exynos_dsi_write(dsi, DSIM_PAYLOAD_REG, reg);
  855. payload += 4;
  856. length -= 4;
  857. }
  858. reg = 0;
  859. switch (length) {
  860. case 3:
  861. reg |= payload[2] << 16;
  862. /* Fall through */
  863. case 2:
  864. reg |= payload[1] << 8;
  865. /* Fall through */
  866. case 1:
  867. reg |= payload[0];
  868. exynos_dsi_write(dsi, DSIM_PAYLOAD_REG, reg);
  869. break;
  870. }
  871. /* Send packet header */
  872. if (!first)
  873. return;
  874. reg = get_unaligned_le32(pkt->header);
  875. if (exynos_dsi_wait_for_hdr_fifo(dsi)) {
  876. dev_err(dev, "waiting for header FIFO timed out\n");
  877. return;
  878. }
  879. if (NEQV(xfer->flags & MIPI_DSI_MSG_USE_LPM,
  880. dsi->state & DSIM_STATE_CMD_LPM)) {
  881. exynos_dsi_set_cmd_lpm(dsi, xfer->flags & MIPI_DSI_MSG_USE_LPM);
  882. dsi->state ^= DSIM_STATE_CMD_LPM;
  883. }
  884. exynos_dsi_write(dsi, DSIM_PKTHDR_REG, reg);
  885. if (xfer->flags & MIPI_DSI_MSG_REQ_ACK)
  886. exynos_dsi_force_bta(dsi);
  887. }
  888. static void exynos_dsi_read_from_fifo(struct exynos_dsi *dsi,
  889. struct exynos_dsi_transfer *xfer)
  890. {
  891. u8 *payload = xfer->rx_payload + xfer->rx_done;
  892. bool first = !xfer->rx_done;
  893. struct device *dev = dsi->dev;
  894. u16 length;
  895. u32 reg;
  896. if (first) {
  897. reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
  898. switch (reg & 0x3f) {
  899. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  900. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  901. if (xfer->rx_len >= 2) {
  902. payload[1] = reg >> 16;
  903. ++xfer->rx_done;
  904. }
  905. /* Fall through */
  906. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  907. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  908. payload[0] = reg >> 8;
  909. ++xfer->rx_done;
  910. xfer->rx_len = xfer->rx_done;
  911. xfer->result = 0;
  912. goto clear_fifo;
  913. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  914. dev_err(dev, "DSI Error Report: 0x%04x\n",
  915. (reg >> 8) & 0xffff);
  916. xfer->result = 0;
  917. goto clear_fifo;
  918. }
  919. length = (reg >> 8) & 0xffff;
  920. if (length > xfer->rx_len) {
  921. dev_err(dev,
  922. "response too long (%u > %u bytes), stripping\n",
  923. xfer->rx_len, length);
  924. length = xfer->rx_len;
  925. } else if (length < xfer->rx_len)
  926. xfer->rx_len = length;
  927. }
  928. length = xfer->rx_len - xfer->rx_done;
  929. xfer->rx_done += length;
  930. /* Receive payload */
  931. while (length >= 4) {
  932. reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
  933. payload[0] = (reg >> 0) & 0xff;
  934. payload[1] = (reg >> 8) & 0xff;
  935. payload[2] = (reg >> 16) & 0xff;
  936. payload[3] = (reg >> 24) & 0xff;
  937. payload += 4;
  938. length -= 4;
  939. }
  940. if (length) {
  941. reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
  942. switch (length) {
  943. case 3:
  944. payload[2] = (reg >> 16) & 0xff;
  945. /* Fall through */
  946. case 2:
  947. payload[1] = (reg >> 8) & 0xff;
  948. /* Fall through */
  949. case 1:
  950. payload[0] = reg & 0xff;
  951. }
  952. }
  953. if (xfer->rx_done == xfer->rx_len)
  954. xfer->result = 0;
  955. clear_fifo:
  956. length = DSI_RX_FIFO_SIZE / 4;
  957. do {
  958. reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
  959. if (reg == DSI_RX_FIFO_EMPTY)
  960. break;
  961. } while (--length);
  962. }
  963. static void exynos_dsi_transfer_start(struct exynos_dsi *dsi)
  964. {
  965. unsigned long flags;
  966. struct exynos_dsi_transfer *xfer;
  967. bool start = false;
  968. again:
  969. spin_lock_irqsave(&dsi->transfer_lock, flags);
  970. if (list_empty(&dsi->transfer_list)) {
  971. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  972. return;
  973. }
  974. xfer = list_first_entry(&dsi->transfer_list,
  975. struct exynos_dsi_transfer, list);
  976. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  977. if (xfer->packet.payload_length &&
  978. xfer->tx_done == xfer->packet.payload_length)
  979. /* waiting for RX */
  980. return;
  981. exynos_dsi_send_to_fifo(dsi, xfer);
  982. if (xfer->packet.payload_length || xfer->rx_len)
  983. return;
  984. xfer->result = 0;
  985. complete(&xfer->completed);
  986. spin_lock_irqsave(&dsi->transfer_lock, flags);
  987. list_del_init(&xfer->list);
  988. start = !list_empty(&dsi->transfer_list);
  989. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  990. if (start)
  991. goto again;
  992. }
  993. static bool exynos_dsi_transfer_finish(struct exynos_dsi *dsi)
  994. {
  995. struct exynos_dsi_transfer *xfer;
  996. unsigned long flags;
  997. bool start = true;
  998. spin_lock_irqsave(&dsi->transfer_lock, flags);
  999. if (list_empty(&dsi->transfer_list)) {
  1000. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  1001. return false;
  1002. }
  1003. xfer = list_first_entry(&dsi->transfer_list,
  1004. struct exynos_dsi_transfer, list);
  1005. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  1006. dev_dbg(dsi->dev,
  1007. "> xfer %p, tx_len %zu, tx_done %u, rx_len %u, rx_done %u\n",
  1008. xfer, xfer->packet.payload_length, xfer->tx_done, xfer->rx_len,
  1009. xfer->rx_done);
  1010. if (xfer->tx_done != xfer->packet.payload_length)
  1011. return true;
  1012. if (xfer->rx_done != xfer->rx_len)
  1013. exynos_dsi_read_from_fifo(dsi, xfer);
  1014. if (xfer->rx_done != xfer->rx_len)
  1015. return true;
  1016. spin_lock_irqsave(&dsi->transfer_lock, flags);
  1017. list_del_init(&xfer->list);
  1018. start = !list_empty(&dsi->transfer_list);
  1019. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  1020. if (!xfer->rx_len)
  1021. xfer->result = 0;
  1022. complete(&xfer->completed);
  1023. return start;
  1024. }
  1025. static void exynos_dsi_remove_transfer(struct exynos_dsi *dsi,
  1026. struct exynos_dsi_transfer *xfer)
  1027. {
  1028. unsigned long flags;
  1029. bool start;
  1030. spin_lock_irqsave(&dsi->transfer_lock, flags);
  1031. if (!list_empty(&dsi->transfer_list) &&
  1032. xfer == list_first_entry(&dsi->transfer_list,
  1033. struct exynos_dsi_transfer, list)) {
  1034. list_del_init(&xfer->list);
  1035. start = !list_empty(&dsi->transfer_list);
  1036. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  1037. if (start)
  1038. exynos_dsi_transfer_start(dsi);
  1039. return;
  1040. }
  1041. list_del_init(&xfer->list);
  1042. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  1043. }
  1044. static int exynos_dsi_transfer(struct exynos_dsi *dsi,
  1045. struct exynos_dsi_transfer *xfer)
  1046. {
  1047. unsigned long flags;
  1048. bool stopped;
  1049. xfer->tx_done = 0;
  1050. xfer->rx_done = 0;
  1051. xfer->result = -ETIMEDOUT;
  1052. init_completion(&xfer->completed);
  1053. spin_lock_irqsave(&dsi->transfer_lock, flags);
  1054. stopped = list_empty(&dsi->transfer_list);
  1055. list_add_tail(&xfer->list, &dsi->transfer_list);
  1056. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  1057. if (stopped)
  1058. exynos_dsi_transfer_start(dsi);
  1059. wait_for_completion_timeout(&xfer->completed,
  1060. msecs_to_jiffies(DSI_XFER_TIMEOUT_MS));
  1061. if (xfer->result == -ETIMEDOUT) {
  1062. struct mipi_dsi_packet *pkt = &xfer->packet;
  1063. exynos_dsi_remove_transfer(dsi, xfer);
  1064. dev_err(dsi->dev, "xfer timed out: %*ph %*ph\n", 4, pkt->header,
  1065. (int)pkt->payload_length, pkt->payload);
  1066. return -ETIMEDOUT;
  1067. }
  1068. /* Also covers hardware timeout condition */
  1069. return xfer->result;
  1070. }
  1071. static irqreturn_t exynos_dsi_irq(int irq, void *dev_id)
  1072. {
  1073. struct exynos_dsi *dsi = dev_id;
  1074. u32 status;
  1075. status = exynos_dsi_read(dsi, DSIM_INTSRC_REG);
  1076. if (!status) {
  1077. static unsigned long int j;
  1078. if (printk_timed_ratelimit(&j, 500))
  1079. dev_warn(dsi->dev, "spurious interrupt\n");
  1080. return IRQ_HANDLED;
  1081. }
  1082. exynos_dsi_write(dsi, DSIM_INTSRC_REG, status);
  1083. if (status & DSIM_INT_SW_RST_RELEASE) {
  1084. u32 mask = ~(DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
  1085. DSIM_INT_SFR_HDR_FIFO_EMPTY | DSIM_INT_FRAME_DONE |
  1086. DSIM_INT_RX_ECC_ERR | DSIM_INT_SW_RST_RELEASE);
  1087. exynos_dsi_write(dsi, DSIM_INTMSK_REG, mask);
  1088. complete(&dsi->completed);
  1089. return IRQ_HANDLED;
  1090. }
  1091. if (!(status & (DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
  1092. DSIM_INT_FRAME_DONE | DSIM_INT_PLL_STABLE)))
  1093. return IRQ_HANDLED;
  1094. if (exynos_dsi_transfer_finish(dsi))
  1095. exynos_dsi_transfer_start(dsi);
  1096. return IRQ_HANDLED;
  1097. }
  1098. static irqreturn_t exynos_dsi_te_irq_handler(int irq, void *dev_id)
  1099. {
  1100. struct exynos_dsi *dsi = (struct exynos_dsi *)dev_id;
  1101. struct drm_encoder *encoder = &dsi->encoder;
  1102. if (dsi->state & DSIM_STATE_VIDOUT_AVAILABLE)
  1103. exynos_drm_crtc_te_handler(encoder->crtc);
  1104. return IRQ_HANDLED;
  1105. }
  1106. static void exynos_dsi_enable_irq(struct exynos_dsi *dsi)
  1107. {
  1108. enable_irq(dsi->irq);
  1109. if (gpio_is_valid(dsi->te_gpio))
  1110. enable_irq(gpio_to_irq(dsi->te_gpio));
  1111. }
  1112. static void exynos_dsi_disable_irq(struct exynos_dsi *dsi)
  1113. {
  1114. if (gpio_is_valid(dsi->te_gpio))
  1115. disable_irq(gpio_to_irq(dsi->te_gpio));
  1116. disable_irq(dsi->irq);
  1117. }
  1118. static int exynos_dsi_init(struct exynos_dsi *dsi)
  1119. {
  1120. const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  1121. exynos_dsi_reset(dsi);
  1122. exynos_dsi_enable_irq(dsi);
  1123. if (driver_data->reg_values[RESET_TYPE] == DSIM_FUNCRST)
  1124. exynos_dsi_enable_lane(dsi, BIT(dsi->lanes) - 1);
  1125. exynos_dsi_enable_clock(dsi);
  1126. if (driver_data->wait_for_reset)
  1127. exynos_dsi_wait_for_reset(dsi);
  1128. exynos_dsi_set_phy_ctrl(dsi);
  1129. exynos_dsi_init_link(dsi);
  1130. return 0;
  1131. }
  1132. static int exynos_dsi_register_te_irq(struct exynos_dsi *dsi)
  1133. {
  1134. int ret;
  1135. int te_gpio_irq;
  1136. dsi->te_gpio = of_get_named_gpio(dsi->panel_node, "te-gpios", 0);
  1137. if (!gpio_is_valid(dsi->te_gpio)) {
  1138. dev_err(dsi->dev, "no te-gpios specified\n");
  1139. ret = dsi->te_gpio;
  1140. goto out;
  1141. }
  1142. ret = gpio_request(dsi->te_gpio, "te_gpio");
  1143. if (ret) {
  1144. dev_err(dsi->dev, "gpio request failed with %d\n", ret);
  1145. goto out;
  1146. }
  1147. te_gpio_irq = gpio_to_irq(dsi->te_gpio);
  1148. irq_set_status_flags(te_gpio_irq, IRQ_NOAUTOEN);
  1149. ret = request_threaded_irq(te_gpio_irq, exynos_dsi_te_irq_handler, NULL,
  1150. IRQF_TRIGGER_RISING, "TE", dsi);
  1151. if (ret) {
  1152. dev_err(dsi->dev, "request interrupt failed with %d\n", ret);
  1153. gpio_free(dsi->te_gpio);
  1154. goto out;
  1155. }
  1156. out:
  1157. return ret;
  1158. }
  1159. static void exynos_dsi_unregister_te_irq(struct exynos_dsi *dsi)
  1160. {
  1161. if (gpio_is_valid(dsi->te_gpio)) {
  1162. free_irq(gpio_to_irq(dsi->te_gpio), dsi);
  1163. gpio_free(dsi->te_gpio);
  1164. dsi->te_gpio = -ENOENT;
  1165. }
  1166. }
  1167. static int exynos_dsi_host_attach(struct mipi_dsi_host *host,
  1168. struct mipi_dsi_device *device)
  1169. {
  1170. struct exynos_dsi *dsi = host_to_dsi(host);
  1171. dsi->lanes = device->lanes;
  1172. dsi->format = device->format;
  1173. dsi->mode_flags = device->mode_flags;
  1174. dsi->panel_node = device->dev.of_node;
  1175. /*
  1176. * This is a temporary solution and should be made by more generic way.
  1177. *
  1178. * If attached panel device is for command mode one, dsi should register
  1179. * TE interrupt handler.
  1180. */
  1181. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO)) {
  1182. int ret = exynos_dsi_register_te_irq(dsi);
  1183. if (ret)
  1184. return ret;
  1185. }
  1186. if (dsi->connector.dev)
  1187. drm_helper_hpd_irq_event(dsi->connector.dev);
  1188. return 0;
  1189. }
  1190. static int exynos_dsi_host_detach(struct mipi_dsi_host *host,
  1191. struct mipi_dsi_device *device)
  1192. {
  1193. struct exynos_dsi *dsi = host_to_dsi(host);
  1194. exynos_dsi_unregister_te_irq(dsi);
  1195. dsi->panel_node = NULL;
  1196. if (dsi->connector.dev)
  1197. drm_helper_hpd_irq_event(dsi->connector.dev);
  1198. return 0;
  1199. }
  1200. static ssize_t exynos_dsi_host_transfer(struct mipi_dsi_host *host,
  1201. const struct mipi_dsi_msg *msg)
  1202. {
  1203. struct exynos_dsi *dsi = host_to_dsi(host);
  1204. struct exynos_dsi_transfer xfer;
  1205. int ret;
  1206. if (!(dsi->state & DSIM_STATE_ENABLED))
  1207. return -EINVAL;
  1208. if (!(dsi->state & DSIM_STATE_INITIALIZED)) {
  1209. ret = exynos_dsi_init(dsi);
  1210. if (ret)
  1211. return ret;
  1212. dsi->state |= DSIM_STATE_INITIALIZED;
  1213. }
  1214. ret = mipi_dsi_create_packet(&xfer.packet, msg);
  1215. if (ret < 0)
  1216. return ret;
  1217. xfer.rx_len = msg->rx_len;
  1218. xfer.rx_payload = msg->rx_buf;
  1219. xfer.flags = msg->flags;
  1220. ret = exynos_dsi_transfer(dsi, &xfer);
  1221. return (ret < 0) ? ret : xfer.rx_done;
  1222. }
  1223. static const struct mipi_dsi_host_ops exynos_dsi_ops = {
  1224. .attach = exynos_dsi_host_attach,
  1225. .detach = exynos_dsi_host_detach,
  1226. .transfer = exynos_dsi_host_transfer,
  1227. };
  1228. static void exynos_dsi_enable(struct drm_encoder *encoder)
  1229. {
  1230. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1231. int ret;
  1232. if (dsi->state & DSIM_STATE_ENABLED)
  1233. return;
  1234. pm_runtime_get_sync(dsi->dev);
  1235. dsi->state |= DSIM_STATE_ENABLED;
  1236. ret = drm_panel_prepare(dsi->panel);
  1237. if (ret < 0) {
  1238. dsi->state &= ~DSIM_STATE_ENABLED;
  1239. pm_runtime_put_sync(dsi->dev);
  1240. return;
  1241. }
  1242. exynos_dsi_set_display_mode(dsi);
  1243. exynos_dsi_set_display_enable(dsi, true);
  1244. ret = drm_panel_enable(dsi->panel);
  1245. if (ret < 0) {
  1246. dsi->state &= ~DSIM_STATE_ENABLED;
  1247. exynos_dsi_set_display_enable(dsi, false);
  1248. drm_panel_unprepare(dsi->panel);
  1249. pm_runtime_put_sync(dsi->dev);
  1250. return;
  1251. }
  1252. dsi->state |= DSIM_STATE_VIDOUT_AVAILABLE;
  1253. }
  1254. static void exynos_dsi_disable(struct drm_encoder *encoder)
  1255. {
  1256. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1257. if (!(dsi->state & DSIM_STATE_ENABLED))
  1258. return;
  1259. dsi->state &= ~DSIM_STATE_VIDOUT_AVAILABLE;
  1260. drm_panel_disable(dsi->panel);
  1261. exynos_dsi_set_display_enable(dsi, false);
  1262. drm_panel_unprepare(dsi->panel);
  1263. dsi->state &= ~DSIM_STATE_ENABLED;
  1264. pm_runtime_put_sync(dsi->dev);
  1265. }
  1266. static enum drm_connector_status
  1267. exynos_dsi_detect(struct drm_connector *connector, bool force)
  1268. {
  1269. struct exynos_dsi *dsi = connector_to_dsi(connector);
  1270. if (!dsi->panel) {
  1271. dsi->panel = of_drm_find_panel(dsi->panel_node);
  1272. if (dsi->panel)
  1273. drm_panel_attach(dsi->panel, &dsi->connector);
  1274. } else if (!dsi->panel_node) {
  1275. struct drm_encoder *encoder;
  1276. encoder = platform_get_drvdata(to_platform_device(dsi->dev));
  1277. exynos_dsi_disable(encoder);
  1278. drm_panel_detach(dsi->panel);
  1279. dsi->panel = NULL;
  1280. }
  1281. if (dsi->panel)
  1282. return connector_status_connected;
  1283. return connector_status_disconnected;
  1284. }
  1285. static void exynos_dsi_connector_destroy(struct drm_connector *connector)
  1286. {
  1287. drm_connector_unregister(connector);
  1288. drm_connector_cleanup(connector);
  1289. connector->dev = NULL;
  1290. }
  1291. static const struct drm_connector_funcs exynos_dsi_connector_funcs = {
  1292. .dpms = drm_atomic_helper_connector_dpms,
  1293. .detect = exynos_dsi_detect,
  1294. .fill_modes = drm_helper_probe_single_connector_modes,
  1295. .destroy = exynos_dsi_connector_destroy,
  1296. .reset = drm_atomic_helper_connector_reset,
  1297. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1298. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1299. };
  1300. static int exynos_dsi_get_modes(struct drm_connector *connector)
  1301. {
  1302. struct exynos_dsi *dsi = connector_to_dsi(connector);
  1303. if (dsi->panel)
  1304. return dsi->panel->funcs->get_modes(dsi->panel);
  1305. return 0;
  1306. }
  1307. static const struct drm_connector_helper_funcs exynos_dsi_connector_helper_funcs = {
  1308. .get_modes = exynos_dsi_get_modes,
  1309. };
  1310. static int exynos_dsi_create_connector(struct drm_encoder *encoder)
  1311. {
  1312. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1313. struct drm_connector *connector = &dsi->connector;
  1314. int ret;
  1315. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1316. ret = drm_connector_init(encoder->dev, connector,
  1317. &exynos_dsi_connector_funcs,
  1318. DRM_MODE_CONNECTOR_DSI);
  1319. if (ret) {
  1320. DRM_ERROR("Failed to initialize connector with drm\n");
  1321. return ret;
  1322. }
  1323. drm_connector_helper_add(connector, &exynos_dsi_connector_helper_funcs);
  1324. drm_connector_register(connector);
  1325. drm_mode_connector_attach_encoder(connector, encoder);
  1326. return 0;
  1327. }
  1328. static void exynos_dsi_mode_set(struct drm_encoder *encoder,
  1329. struct drm_display_mode *mode,
  1330. struct drm_display_mode *adjusted_mode)
  1331. {
  1332. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1333. struct videomode *vm = &dsi->vm;
  1334. struct drm_display_mode *m = adjusted_mode;
  1335. vm->hactive = m->hdisplay;
  1336. vm->vactive = m->vdisplay;
  1337. vm->vfront_porch = m->vsync_start - m->vdisplay;
  1338. vm->vback_porch = m->vtotal - m->vsync_end;
  1339. vm->vsync_len = m->vsync_end - m->vsync_start;
  1340. vm->hfront_porch = m->hsync_start - m->hdisplay;
  1341. vm->hback_porch = m->htotal - m->hsync_end;
  1342. vm->hsync_len = m->hsync_end - m->hsync_start;
  1343. }
  1344. static const struct drm_encoder_helper_funcs exynos_dsi_encoder_helper_funcs = {
  1345. .mode_set = exynos_dsi_mode_set,
  1346. .enable = exynos_dsi_enable,
  1347. .disable = exynos_dsi_disable,
  1348. };
  1349. static const struct drm_encoder_funcs exynos_dsi_encoder_funcs = {
  1350. .destroy = drm_encoder_cleanup,
  1351. };
  1352. MODULE_DEVICE_TABLE(of, exynos_dsi_of_match);
  1353. static int exynos_dsi_of_read_u32(const struct device_node *np,
  1354. const char *propname, u32 *out_value)
  1355. {
  1356. int ret = of_property_read_u32(np, propname, out_value);
  1357. if (ret < 0)
  1358. pr_err("%s: failed to get '%s' property\n", np->full_name,
  1359. propname);
  1360. return ret;
  1361. }
  1362. enum {
  1363. DSI_PORT_IN,
  1364. DSI_PORT_OUT
  1365. };
  1366. static int exynos_dsi_parse_dt(struct exynos_dsi *dsi)
  1367. {
  1368. struct device *dev = dsi->dev;
  1369. struct device_node *node = dev->of_node;
  1370. struct device_node *ep;
  1371. int ret;
  1372. ret = exynos_dsi_of_read_u32(node, "samsung,pll-clock-frequency",
  1373. &dsi->pll_clk_rate);
  1374. if (ret < 0)
  1375. return ret;
  1376. ep = of_graph_get_endpoint_by_regs(node, DSI_PORT_OUT, 0);
  1377. if (!ep) {
  1378. dev_err(dev, "no output port with endpoint specified\n");
  1379. return -EINVAL;
  1380. }
  1381. ret = exynos_dsi_of_read_u32(ep, "samsung,burst-clock-frequency",
  1382. &dsi->burst_clk_rate);
  1383. if (ret < 0)
  1384. goto end;
  1385. ret = exynos_dsi_of_read_u32(ep, "samsung,esc-clock-frequency",
  1386. &dsi->esc_clk_rate);
  1387. if (ret < 0)
  1388. goto end;
  1389. of_node_put(ep);
  1390. ep = of_graph_get_next_endpoint(node, NULL);
  1391. if (!ep) {
  1392. ret = -EINVAL;
  1393. goto end;
  1394. }
  1395. dsi->bridge_node = of_graph_get_remote_port_parent(ep);
  1396. if (!dsi->bridge_node) {
  1397. ret = -EINVAL;
  1398. goto end;
  1399. }
  1400. end:
  1401. of_node_put(ep);
  1402. return ret;
  1403. }
  1404. static int exynos_dsi_bind(struct device *dev, struct device *master,
  1405. void *data)
  1406. {
  1407. struct drm_encoder *encoder = dev_get_drvdata(dev);
  1408. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1409. struct drm_device *drm_dev = data;
  1410. struct drm_bridge *bridge;
  1411. int ret;
  1412. ret = exynos_drm_crtc_get_pipe_from_type(drm_dev,
  1413. EXYNOS_DISPLAY_TYPE_LCD);
  1414. if (ret < 0)
  1415. return ret;
  1416. encoder->possible_crtcs = 1 << ret;
  1417. DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
  1418. drm_encoder_init(drm_dev, encoder, &exynos_dsi_encoder_funcs,
  1419. DRM_MODE_ENCODER_TMDS, NULL);
  1420. drm_encoder_helper_add(encoder, &exynos_dsi_encoder_helper_funcs);
  1421. ret = exynos_dsi_create_connector(encoder);
  1422. if (ret) {
  1423. DRM_ERROR("failed to create connector ret = %d\n", ret);
  1424. drm_encoder_cleanup(encoder);
  1425. return ret;
  1426. }
  1427. bridge = of_drm_find_bridge(dsi->bridge_node);
  1428. if (bridge)
  1429. drm_bridge_attach(encoder, bridge, NULL);
  1430. return mipi_dsi_host_register(&dsi->dsi_host);
  1431. }
  1432. static void exynos_dsi_unbind(struct device *dev, struct device *master,
  1433. void *data)
  1434. {
  1435. struct drm_encoder *encoder = dev_get_drvdata(dev);
  1436. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1437. exynos_dsi_disable(encoder);
  1438. mipi_dsi_host_unregister(&dsi->dsi_host);
  1439. }
  1440. static const struct component_ops exynos_dsi_component_ops = {
  1441. .bind = exynos_dsi_bind,
  1442. .unbind = exynos_dsi_unbind,
  1443. };
  1444. static int exynos_dsi_probe(struct platform_device *pdev)
  1445. {
  1446. struct device *dev = &pdev->dev;
  1447. struct resource *res;
  1448. struct exynos_dsi *dsi;
  1449. int ret, i;
  1450. dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
  1451. if (!dsi)
  1452. return -ENOMEM;
  1453. /* To be checked as invalid one */
  1454. dsi->te_gpio = -ENOENT;
  1455. init_completion(&dsi->completed);
  1456. spin_lock_init(&dsi->transfer_lock);
  1457. INIT_LIST_HEAD(&dsi->transfer_list);
  1458. dsi->dsi_host.ops = &exynos_dsi_ops;
  1459. dsi->dsi_host.dev = dev;
  1460. dsi->dev = dev;
  1461. dsi->driver_data = of_device_get_match_data(dev);
  1462. ret = exynos_dsi_parse_dt(dsi);
  1463. if (ret)
  1464. return ret;
  1465. dsi->supplies[0].supply = "vddcore";
  1466. dsi->supplies[1].supply = "vddio";
  1467. ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(dsi->supplies),
  1468. dsi->supplies);
  1469. if (ret) {
  1470. dev_info(dev, "failed to get regulators: %d\n", ret);
  1471. return -EPROBE_DEFER;
  1472. }
  1473. dsi->clks = devm_kzalloc(dev,
  1474. sizeof(*dsi->clks) * dsi->driver_data->num_clks,
  1475. GFP_KERNEL);
  1476. if (!dsi->clks)
  1477. return -ENOMEM;
  1478. for (i = 0; i < dsi->driver_data->num_clks; i++) {
  1479. dsi->clks[i] = devm_clk_get(dev, clk_names[i]);
  1480. if (IS_ERR(dsi->clks[i])) {
  1481. if (strcmp(clk_names[i], "sclk_mipi") == 0) {
  1482. strcpy(clk_names[i], OLD_SCLK_MIPI_CLK_NAME);
  1483. i--;
  1484. continue;
  1485. }
  1486. dev_info(dev, "failed to get the clock: %s\n",
  1487. clk_names[i]);
  1488. return PTR_ERR(dsi->clks[i]);
  1489. }
  1490. }
  1491. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1492. dsi->reg_base = devm_ioremap_resource(dev, res);
  1493. if (IS_ERR(dsi->reg_base)) {
  1494. dev_err(dev, "failed to remap io region\n");
  1495. return PTR_ERR(dsi->reg_base);
  1496. }
  1497. dsi->phy = devm_phy_get(dev, "dsim");
  1498. if (IS_ERR(dsi->phy)) {
  1499. dev_info(dev, "failed to get dsim phy\n");
  1500. return PTR_ERR(dsi->phy);
  1501. }
  1502. dsi->irq = platform_get_irq(pdev, 0);
  1503. if (dsi->irq < 0) {
  1504. dev_err(dev, "failed to request dsi irq resource\n");
  1505. return dsi->irq;
  1506. }
  1507. irq_set_status_flags(dsi->irq, IRQ_NOAUTOEN);
  1508. ret = devm_request_threaded_irq(dev, dsi->irq, NULL,
  1509. exynos_dsi_irq, IRQF_ONESHOT,
  1510. dev_name(dev), dsi);
  1511. if (ret) {
  1512. dev_err(dev, "failed to request dsi irq\n");
  1513. return ret;
  1514. }
  1515. platform_set_drvdata(pdev, &dsi->encoder);
  1516. pm_runtime_enable(dev);
  1517. return component_add(dev, &exynos_dsi_component_ops);
  1518. }
  1519. static int exynos_dsi_remove(struct platform_device *pdev)
  1520. {
  1521. pm_runtime_disable(&pdev->dev);
  1522. component_del(&pdev->dev, &exynos_dsi_component_ops);
  1523. return 0;
  1524. }
  1525. static int __maybe_unused exynos_dsi_suspend(struct device *dev)
  1526. {
  1527. struct drm_encoder *encoder = dev_get_drvdata(dev);
  1528. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1529. const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  1530. int ret, i;
  1531. usleep_range(10000, 20000);
  1532. if (dsi->state & DSIM_STATE_INITIALIZED) {
  1533. dsi->state &= ~DSIM_STATE_INITIALIZED;
  1534. exynos_dsi_disable_clock(dsi);
  1535. exynos_dsi_disable_irq(dsi);
  1536. }
  1537. dsi->state &= ~DSIM_STATE_CMD_LPM;
  1538. phy_power_off(dsi->phy);
  1539. for (i = driver_data->num_clks - 1; i > -1; i--)
  1540. clk_disable_unprepare(dsi->clks[i]);
  1541. ret = regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
  1542. if (ret < 0)
  1543. dev_err(dsi->dev, "cannot disable regulators %d\n", ret);
  1544. return 0;
  1545. }
  1546. static int __maybe_unused exynos_dsi_resume(struct device *dev)
  1547. {
  1548. struct drm_encoder *encoder = dev_get_drvdata(dev);
  1549. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1550. const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  1551. int ret, i;
  1552. ret = regulator_bulk_enable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
  1553. if (ret < 0) {
  1554. dev_err(dsi->dev, "cannot enable regulators %d\n", ret);
  1555. return ret;
  1556. }
  1557. for (i = 0; i < driver_data->num_clks; i++) {
  1558. ret = clk_prepare_enable(dsi->clks[i]);
  1559. if (ret < 0)
  1560. goto err_clk;
  1561. }
  1562. ret = phy_power_on(dsi->phy);
  1563. if (ret < 0) {
  1564. dev_err(dsi->dev, "cannot enable phy %d\n", ret);
  1565. goto err_clk;
  1566. }
  1567. return 0;
  1568. err_clk:
  1569. while (--i > -1)
  1570. clk_disable_unprepare(dsi->clks[i]);
  1571. regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
  1572. return ret;
  1573. }
  1574. static const struct dev_pm_ops exynos_dsi_pm_ops = {
  1575. SET_RUNTIME_PM_OPS(exynos_dsi_suspend, exynos_dsi_resume, NULL)
  1576. };
  1577. struct platform_driver dsi_driver = {
  1578. .probe = exynos_dsi_probe,
  1579. .remove = exynos_dsi_remove,
  1580. .driver = {
  1581. .name = "exynos-dsi",
  1582. .owner = THIS_MODULE,
  1583. .pm = &exynos_dsi_pm_ops,
  1584. .of_match_table = exynos_dsi_of_match,
  1585. },
  1586. };
  1587. MODULE_AUTHOR("Tomasz Figa <t.figa@samsung.com>");
  1588. MODULE_AUTHOR("Andrzej Hajda <a.hajda@samsung.com>");
  1589. MODULE_DESCRIPTION("Samsung SoC MIPI DSI Master");
  1590. MODULE_LICENSE("GPL v2");