exynos5433_drm_decon.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709
  1. /* drivers/gpu/drm/exynos5433_drm_decon.c
  2. *
  3. * Copyright (C) 2015 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Hyungwon Hwang <human.hwang@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundationr
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/of_device.h>
  16. #include <linux/of_gpio.h>
  17. #include <linux/pm_runtime.h>
  18. #include <video/exynos5433_decon.h>
  19. #include "exynos_drm_drv.h"
  20. #include "exynos_drm_crtc.h"
  21. #include "exynos_drm_fb.h"
  22. #include "exynos_drm_plane.h"
  23. #include "exynos_drm_iommu.h"
  24. #define WINDOWS_NR 3
  25. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  26. #define IFTYPE_I80 (1 << 0)
  27. #define I80_HW_TRG (1 << 1)
  28. #define IFTYPE_HDMI (1 << 2)
  29. static const char * const decon_clks_name[] = {
  30. "pclk",
  31. "aclk_decon",
  32. "aclk_smmu_decon0x",
  33. "aclk_xiu_decon0x",
  34. "pclk_smmu_decon0x",
  35. "sclk_decon_vclk",
  36. "sclk_decon_eclk",
  37. };
  38. enum decon_flag_bits {
  39. BIT_CLKS_ENABLED,
  40. BIT_IRQS_ENABLED,
  41. BIT_WIN_UPDATED,
  42. BIT_SUSPENDED,
  43. BIT_REQUEST_UPDATE
  44. };
  45. struct decon_context {
  46. struct device *dev;
  47. struct drm_device *drm_dev;
  48. struct exynos_drm_crtc *crtc;
  49. struct exynos_drm_plane planes[WINDOWS_NR];
  50. struct exynos_drm_plane_config configs[WINDOWS_NR];
  51. void __iomem *addr;
  52. struct clk *clks[ARRAY_SIZE(decon_clks_name)];
  53. int pipe;
  54. unsigned long flags;
  55. unsigned long out_type;
  56. int first_win;
  57. };
  58. static const uint32_t decon_formats[] = {
  59. DRM_FORMAT_XRGB1555,
  60. DRM_FORMAT_RGB565,
  61. DRM_FORMAT_XRGB8888,
  62. DRM_FORMAT_ARGB8888,
  63. };
  64. static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
  65. DRM_PLANE_TYPE_PRIMARY,
  66. DRM_PLANE_TYPE_OVERLAY,
  67. DRM_PLANE_TYPE_CURSOR,
  68. };
  69. static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
  70. u32 val)
  71. {
  72. val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
  73. writel(val, ctx->addr + reg);
  74. }
  75. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  76. {
  77. struct decon_context *ctx = crtc->ctx;
  78. u32 val;
  79. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  80. return -EPERM;
  81. if (!test_and_set_bit(BIT_IRQS_ENABLED, &ctx->flags)) {
  82. val = VIDINTCON0_INTEN;
  83. if (ctx->out_type & IFTYPE_I80)
  84. val |= VIDINTCON0_FRAMEDONE;
  85. else
  86. val |= VIDINTCON0_INTFRMEN;
  87. writel(val, ctx->addr + DECON_VIDINTCON0);
  88. }
  89. return 0;
  90. }
  91. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  92. {
  93. struct decon_context *ctx = crtc->ctx;
  94. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  95. return;
  96. if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
  97. writel(0, ctx->addr + DECON_VIDINTCON0);
  98. }
  99. static void decon_setup_trigger(struct decon_context *ctx)
  100. {
  101. u32 val = !(ctx->out_type & I80_HW_TRG)
  102. ? TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
  103. TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN
  104. : TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
  105. TRIGCON_HWTRIGMASK | TRIGCON_HWTRIGEN;
  106. writel(val, ctx->addr + DECON_TRIGCON);
  107. }
  108. static void decon_commit(struct exynos_drm_crtc *crtc)
  109. {
  110. struct decon_context *ctx = crtc->ctx;
  111. struct drm_display_mode *m = &crtc->base.mode;
  112. u32 val;
  113. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  114. return;
  115. if (ctx->out_type & IFTYPE_HDMI) {
  116. m->crtc_hsync_start = m->crtc_hdisplay + 10;
  117. m->crtc_hsync_end = m->crtc_htotal - 92;
  118. m->crtc_vsync_start = m->crtc_vdisplay + 1;
  119. m->crtc_vsync_end = m->crtc_vsync_start + 1;
  120. }
  121. if (ctx->out_type & (IFTYPE_I80 | I80_HW_TRG))
  122. decon_setup_trigger(ctx);
  123. /* lcd on and use command if */
  124. val = VIDOUT_LCD_ON;
  125. if (ctx->out_type & IFTYPE_I80) {
  126. val |= VIDOUT_COMMAND_IF;
  127. } else {
  128. val |= VIDOUT_RGB_IF;
  129. }
  130. writel(val, ctx->addr + DECON_VIDOUTCON0);
  131. val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
  132. VIDTCON2_HOZVAL(m->hdisplay - 1);
  133. writel(val, ctx->addr + DECON_VIDTCON2);
  134. if (!(ctx->out_type & IFTYPE_I80)) {
  135. val = VIDTCON00_VBPD_F(
  136. m->crtc_vtotal - m->crtc_vsync_end - 1) |
  137. VIDTCON00_VFPD_F(
  138. m->crtc_vsync_start - m->crtc_vdisplay - 1);
  139. writel(val, ctx->addr + DECON_VIDTCON00);
  140. val = VIDTCON01_VSPW_F(
  141. m->crtc_vsync_end - m->crtc_vsync_start - 1);
  142. writel(val, ctx->addr + DECON_VIDTCON01);
  143. val = VIDTCON10_HBPD_F(
  144. m->crtc_htotal - m->crtc_hsync_end - 1) |
  145. VIDTCON10_HFPD_F(
  146. m->crtc_hsync_start - m->crtc_hdisplay - 1);
  147. writel(val, ctx->addr + DECON_VIDTCON10);
  148. val = VIDTCON11_HSPW_F(
  149. m->crtc_hsync_end - m->crtc_hsync_start - 1);
  150. writel(val, ctx->addr + DECON_VIDTCON11);
  151. }
  152. /* enable output and display signal */
  153. decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
  154. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  155. }
  156. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
  157. struct drm_framebuffer *fb)
  158. {
  159. unsigned long val;
  160. val = readl(ctx->addr + DECON_WINCONx(win));
  161. val &= ~WINCONx_BPPMODE_MASK;
  162. switch (fb->format->format) {
  163. case DRM_FORMAT_XRGB1555:
  164. val |= WINCONx_BPPMODE_16BPP_I1555;
  165. val |= WINCONx_HAWSWP_F;
  166. val |= WINCONx_BURSTLEN_16WORD;
  167. break;
  168. case DRM_FORMAT_RGB565:
  169. val |= WINCONx_BPPMODE_16BPP_565;
  170. val |= WINCONx_HAWSWP_F;
  171. val |= WINCONx_BURSTLEN_16WORD;
  172. break;
  173. case DRM_FORMAT_XRGB8888:
  174. val |= WINCONx_BPPMODE_24BPP_888;
  175. val |= WINCONx_WSWP_F;
  176. val |= WINCONx_BURSTLEN_16WORD;
  177. break;
  178. case DRM_FORMAT_ARGB8888:
  179. val |= WINCONx_BPPMODE_32BPP_A8888;
  180. val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
  181. val |= WINCONx_BURSTLEN_16WORD;
  182. break;
  183. default:
  184. DRM_ERROR("Proper pixel format is not set\n");
  185. return;
  186. }
  187. DRM_DEBUG_KMS("bpp = %u\n", fb->format->cpp[0] * 8);
  188. /*
  189. * In case of exynos, setting dma-burst to 16Word causes permanent
  190. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  191. * switching which is based on plane size is not recommended as
  192. * plane size varies a lot towards the end of the screen and rapid
  193. * movement causes unstable DMA which results into iommu crash/tear.
  194. */
  195. if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  196. val &= ~WINCONx_BURSTLEN_MASK;
  197. val |= WINCONx_BURSTLEN_8WORD;
  198. }
  199. writel(val, ctx->addr + DECON_WINCONx(win));
  200. }
  201. static void decon_shadow_protect_win(struct decon_context *ctx, int win,
  202. bool protect)
  203. {
  204. decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
  205. protect ? ~0 : 0);
  206. }
  207. static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
  208. {
  209. struct decon_context *ctx = crtc->ctx;
  210. int i;
  211. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  212. return;
  213. for (i = ctx->first_win; i < WINDOWS_NR; i++)
  214. decon_shadow_protect_win(ctx, i, true);
  215. }
  216. #define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
  217. #define COORDINATE_X(x) BIT_VAL((x), 23, 12)
  218. #define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
  219. static void decon_update_plane(struct exynos_drm_crtc *crtc,
  220. struct exynos_drm_plane *plane)
  221. {
  222. struct exynos_drm_plane_state *state =
  223. to_exynos_plane_state(plane->base.state);
  224. struct decon_context *ctx = crtc->ctx;
  225. struct drm_framebuffer *fb = state->base.fb;
  226. unsigned int win = plane->index;
  227. unsigned int bpp = fb->format->cpp[0];
  228. unsigned int pitch = fb->pitches[0];
  229. dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
  230. u32 val;
  231. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  232. return;
  233. val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
  234. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  235. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  236. COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
  237. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  238. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  239. VIDOSD_Wx_ALPHA_B_F(0x0);
  240. writel(val, ctx->addr + DECON_VIDOSDxC(win));
  241. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  242. VIDOSD_Wx_ALPHA_B_F(0x0);
  243. writel(val, ctx->addr + DECON_VIDOSDxD(win));
  244. writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
  245. val = dma_addr + pitch * state->src.h;
  246. writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
  247. if (!(ctx->out_type & IFTYPE_HDMI))
  248. val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
  249. | BIT_VAL(state->crtc.w * bpp, 13, 0);
  250. else
  251. val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
  252. | BIT_VAL(state->crtc.w * bpp, 14, 0);
  253. writel(val, ctx->addr + DECON_VIDW0xADD2(win));
  254. decon_win_set_pixfmt(ctx, win, fb);
  255. /* window enable */
  256. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
  257. set_bit(BIT_REQUEST_UPDATE, &ctx->flags);
  258. }
  259. static void decon_disable_plane(struct exynos_drm_crtc *crtc,
  260. struct exynos_drm_plane *plane)
  261. {
  262. struct decon_context *ctx = crtc->ctx;
  263. unsigned int win = plane->index;
  264. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  265. return;
  266. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  267. set_bit(BIT_REQUEST_UPDATE, &ctx->flags);
  268. }
  269. static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
  270. {
  271. struct decon_context *ctx = crtc->ctx;
  272. int i;
  273. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  274. return;
  275. for (i = ctx->first_win; i < WINDOWS_NR; i++)
  276. decon_shadow_protect_win(ctx, i, false);
  277. if (test_and_clear_bit(BIT_REQUEST_UPDATE, &ctx->flags))
  278. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  279. if (ctx->out_type & IFTYPE_I80)
  280. set_bit(BIT_WIN_UPDATED, &ctx->flags);
  281. }
  282. static void decon_swreset(struct decon_context *ctx)
  283. {
  284. unsigned int tries;
  285. writel(0, ctx->addr + DECON_VIDCON0);
  286. for (tries = 2000; tries; --tries) {
  287. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
  288. break;
  289. udelay(10);
  290. }
  291. WARN(tries == 0, "failed to disable DECON\n");
  292. writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
  293. for (tries = 2000; tries; --tries) {
  294. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
  295. break;
  296. udelay(10);
  297. }
  298. WARN(tries == 0, "failed to software reset DECON\n");
  299. if (!(ctx->out_type & IFTYPE_HDMI))
  300. return;
  301. writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
  302. decon_set_bits(ctx, DECON_CMU,
  303. CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
  304. writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
  305. writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
  306. ctx->addr + DECON_CRCCTRL);
  307. }
  308. static void decon_enable(struct exynos_drm_crtc *crtc)
  309. {
  310. struct decon_context *ctx = crtc->ctx;
  311. if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
  312. return;
  313. pm_runtime_get_sync(ctx->dev);
  314. exynos_drm_pipe_clk_enable(crtc, true);
  315. set_bit(BIT_CLKS_ENABLED, &ctx->flags);
  316. decon_swreset(ctx);
  317. /* if vblank was enabled status, enable it again. */
  318. if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
  319. decon_enable_vblank(ctx->crtc);
  320. decon_commit(ctx->crtc);
  321. }
  322. static void decon_disable(struct exynos_drm_crtc *crtc)
  323. {
  324. struct decon_context *ctx = crtc->ctx;
  325. int i;
  326. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  327. return;
  328. /*
  329. * We need to make sure that all windows are disabled before we
  330. * suspend that connector. Otherwise we might try to scan from
  331. * a destroyed buffer later.
  332. */
  333. for (i = ctx->first_win; i < WINDOWS_NR; i++)
  334. decon_disable_plane(crtc, &ctx->planes[i]);
  335. decon_swreset(ctx);
  336. clear_bit(BIT_CLKS_ENABLED, &ctx->flags);
  337. exynos_drm_pipe_clk_enable(crtc, false);
  338. pm_runtime_put_sync(ctx->dev);
  339. set_bit(BIT_SUSPENDED, &ctx->flags);
  340. }
  341. static void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
  342. {
  343. struct decon_context *ctx = crtc->ctx;
  344. if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags) ||
  345. (ctx->out_type & I80_HW_TRG))
  346. return;
  347. if (test_and_clear_bit(BIT_WIN_UPDATED, &ctx->flags))
  348. decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
  349. }
  350. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  351. {
  352. struct decon_context *ctx = crtc->ctx;
  353. int win, i, ret;
  354. DRM_DEBUG_KMS("%s\n", __FILE__);
  355. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  356. ret = clk_prepare_enable(ctx->clks[i]);
  357. if (ret < 0)
  358. goto err;
  359. }
  360. for (win = 0; win < WINDOWS_NR; win++) {
  361. decon_shadow_protect_win(ctx, win, true);
  362. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  363. decon_shadow_protect_win(ctx, win, false);
  364. }
  365. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  366. /* TODO: wait for possible vsync */
  367. msleep(50);
  368. err:
  369. while (--i >= 0)
  370. clk_disable_unprepare(ctx->clks[i]);
  371. }
  372. static const struct exynos_drm_crtc_ops decon_crtc_ops = {
  373. .enable = decon_enable,
  374. .disable = decon_disable,
  375. .enable_vblank = decon_enable_vblank,
  376. .disable_vblank = decon_disable_vblank,
  377. .atomic_begin = decon_atomic_begin,
  378. .update_plane = decon_update_plane,
  379. .disable_plane = decon_disable_plane,
  380. .atomic_flush = decon_atomic_flush,
  381. .te_handler = decon_te_irq_handler,
  382. };
  383. static int decon_bind(struct device *dev, struct device *master, void *data)
  384. {
  385. struct decon_context *ctx = dev_get_drvdata(dev);
  386. struct drm_device *drm_dev = data;
  387. struct exynos_drm_private *priv = drm_dev->dev_private;
  388. struct exynos_drm_plane *exynos_plane;
  389. enum exynos_drm_output_type out_type;
  390. unsigned int win;
  391. int ret;
  392. ctx->drm_dev = drm_dev;
  393. ctx->pipe = priv->pipe++;
  394. for (win = ctx->first_win; win < WINDOWS_NR; win++) {
  395. int tmp = (win == ctx->first_win) ? 0 : win;
  396. ctx->configs[win].pixel_formats = decon_formats;
  397. ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
  398. ctx->configs[win].zpos = win;
  399. ctx->configs[win].type = decon_win_types[tmp];
  400. ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
  401. 1 << ctx->pipe, &ctx->configs[win]);
  402. if (ret)
  403. return ret;
  404. }
  405. exynos_plane = &ctx->planes[ctx->first_win];
  406. out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
  407. : EXYNOS_DISPLAY_TYPE_LCD;
  408. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  409. ctx->pipe, out_type,
  410. &decon_crtc_ops, ctx);
  411. if (IS_ERR(ctx->crtc)) {
  412. ret = PTR_ERR(ctx->crtc);
  413. goto err;
  414. }
  415. decon_clear_channels(ctx->crtc);
  416. ret = drm_iommu_attach_device(drm_dev, dev);
  417. if (ret)
  418. goto err;
  419. return ret;
  420. err:
  421. priv->pipe--;
  422. return ret;
  423. }
  424. static void decon_unbind(struct device *dev, struct device *master, void *data)
  425. {
  426. struct decon_context *ctx = dev_get_drvdata(dev);
  427. decon_disable(ctx->crtc);
  428. /* detach this sub driver from iommu mapping if supported. */
  429. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  430. }
  431. static const struct component_ops decon_component_ops = {
  432. .bind = decon_bind,
  433. .unbind = decon_unbind,
  434. };
  435. static irqreturn_t decon_irq_handler(int irq, void *dev_id)
  436. {
  437. struct decon_context *ctx = dev_id;
  438. u32 val;
  439. if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
  440. goto out;
  441. val = readl(ctx->addr + DECON_VIDINTCON1);
  442. val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
  443. if (val) {
  444. writel(val, ctx->addr + DECON_VIDINTCON1);
  445. drm_crtc_handle_vblank(&ctx->crtc->base);
  446. }
  447. out:
  448. return IRQ_HANDLED;
  449. }
  450. #ifdef CONFIG_PM
  451. static int exynos5433_decon_suspend(struct device *dev)
  452. {
  453. struct decon_context *ctx = dev_get_drvdata(dev);
  454. int i = ARRAY_SIZE(decon_clks_name);
  455. while (--i >= 0)
  456. clk_disable_unprepare(ctx->clks[i]);
  457. return 0;
  458. }
  459. static int exynos5433_decon_resume(struct device *dev)
  460. {
  461. struct decon_context *ctx = dev_get_drvdata(dev);
  462. int i, ret;
  463. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  464. ret = clk_prepare_enable(ctx->clks[i]);
  465. if (ret < 0)
  466. goto err;
  467. }
  468. return 0;
  469. err:
  470. while (--i >= 0)
  471. clk_disable_unprepare(ctx->clks[i]);
  472. return ret;
  473. }
  474. #endif
  475. static const struct dev_pm_ops exynos5433_decon_pm_ops = {
  476. SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
  477. NULL)
  478. };
  479. static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
  480. {
  481. .compatible = "samsung,exynos5433-decon",
  482. .data = (void *)I80_HW_TRG
  483. },
  484. {
  485. .compatible = "samsung,exynos5433-decon-tv",
  486. .data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
  487. },
  488. {},
  489. };
  490. MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
  491. static int exynos5433_decon_probe(struct platform_device *pdev)
  492. {
  493. struct device *dev = &pdev->dev;
  494. struct decon_context *ctx;
  495. struct resource *res;
  496. int ret;
  497. int i;
  498. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  499. if (!ctx)
  500. return -ENOMEM;
  501. __set_bit(BIT_SUSPENDED, &ctx->flags);
  502. ctx->dev = dev;
  503. ctx->out_type = (unsigned long)of_device_get_match_data(dev);
  504. if (ctx->out_type & IFTYPE_HDMI) {
  505. ctx->first_win = 1;
  506. } else if (of_get_child_by_name(dev->of_node, "i80-if-timings")) {
  507. ctx->out_type |= IFTYPE_I80;
  508. }
  509. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  510. struct clk *clk;
  511. clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
  512. if (IS_ERR(clk))
  513. return PTR_ERR(clk);
  514. ctx->clks[i] = clk;
  515. }
  516. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  517. if (!res) {
  518. dev_err(dev, "cannot find IO resource\n");
  519. return -ENXIO;
  520. }
  521. ctx->addr = devm_ioremap_resource(dev, res);
  522. if (IS_ERR(ctx->addr)) {
  523. dev_err(dev, "ioremap failed\n");
  524. return PTR_ERR(ctx->addr);
  525. }
  526. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  527. (ctx->out_type & IFTYPE_I80) ? "lcd_sys" : "vsync");
  528. if (!res) {
  529. dev_err(dev, "cannot find IRQ resource\n");
  530. return -ENXIO;
  531. }
  532. ret = devm_request_irq(dev, res->start, decon_irq_handler, 0,
  533. "drm_decon", ctx);
  534. if (ret < 0) {
  535. dev_err(dev, "lcd_sys irq request failed\n");
  536. return ret;
  537. }
  538. platform_set_drvdata(pdev, ctx);
  539. pm_runtime_enable(dev);
  540. ret = component_add(dev, &decon_component_ops);
  541. if (ret)
  542. goto err_disable_pm_runtime;
  543. return 0;
  544. err_disable_pm_runtime:
  545. pm_runtime_disable(dev);
  546. return ret;
  547. }
  548. static int exynos5433_decon_remove(struct platform_device *pdev)
  549. {
  550. pm_runtime_disable(&pdev->dev);
  551. component_del(&pdev->dev, &decon_component_ops);
  552. return 0;
  553. }
  554. struct platform_driver exynos5433_decon_driver = {
  555. .probe = exynos5433_decon_probe,
  556. .remove = exynos5433_decon_remove,
  557. .driver = {
  558. .name = "exynos5433-decon",
  559. .pm = &exynos5433_decon_pm_ops,
  560. .of_match_table = exynos5433_decon_driver_dt_match,
  561. },
  562. };