analogix_dp_reg.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166
  1. /*
  2. * Analogix DP (Display port) core register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <linux/gpio.h>
  16. #include <drm/bridge/analogix_dp.h>
  17. #include "analogix_dp_core.h"
  18. #include "analogix_dp_reg.h"
  19. #define COMMON_INT_MASK_1 0
  20. #define COMMON_INT_MASK_2 0
  21. #define COMMON_INT_MASK_3 0
  22. #define COMMON_INT_MASK_4 (HOTPLUG_CHG | HPD_LOST | PLUG)
  23. #define INT_STA_MASK INT_HPD
  24. void analogix_dp_enable_video_mute(struct analogix_dp_device *dp, bool enable)
  25. {
  26. u32 reg;
  27. if (enable) {
  28. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  29. reg |= HDCP_VIDEO_MUTE;
  30. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  31. } else {
  32. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  33. reg &= ~HDCP_VIDEO_MUTE;
  34. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  35. }
  36. }
  37. void analogix_dp_stop_video(struct analogix_dp_device *dp)
  38. {
  39. u32 reg;
  40. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  41. reg &= ~VIDEO_EN;
  42. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  43. }
  44. void analogix_dp_lane_swap(struct analogix_dp_device *dp, bool enable)
  45. {
  46. u32 reg;
  47. if (enable)
  48. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  49. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  50. else
  51. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  52. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  53. writel(reg, dp->reg_base + ANALOGIX_DP_LANE_MAP);
  54. }
  55. void analogix_dp_init_analog_param(struct analogix_dp_device *dp)
  56. {
  57. u32 reg;
  58. reg = TX_TERMINAL_CTRL_50_OHM;
  59. writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_1);
  60. reg = SEL_24M | TX_DVDD_BIT_1_0625V;
  61. writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_2);
  62. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type)) {
  63. reg = REF_CLK_24M;
  64. if (dp->plat_data->dev_type == RK3288_DP)
  65. reg ^= REF_CLK_MASK;
  66. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_REG_1);
  67. writel(0x95, dp->reg_base + ANALOGIX_DP_PLL_REG_2);
  68. writel(0x40, dp->reg_base + ANALOGIX_DP_PLL_REG_3);
  69. writel(0x58, dp->reg_base + ANALOGIX_DP_PLL_REG_4);
  70. writel(0x22, dp->reg_base + ANALOGIX_DP_PLL_REG_5);
  71. }
  72. reg = DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO;
  73. writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_3);
  74. reg = PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM |
  75. TX_CUR1_2X | TX_CUR_16_MA;
  76. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_FILTER_CTL_1);
  77. reg = CH3_AMP_400_MV | CH2_AMP_400_MV |
  78. CH1_AMP_400_MV | CH0_AMP_400_MV;
  79. writel(reg, dp->reg_base + ANALOGIX_DP_TX_AMP_TUNING_CTL);
  80. }
  81. void analogix_dp_init_interrupt(struct analogix_dp_device *dp)
  82. {
  83. /* Set interrupt pin assertion polarity as high */
  84. writel(INT_POL1 | INT_POL0, dp->reg_base + ANALOGIX_DP_INT_CTL);
  85. /* Clear pending regisers */
  86. writel(0xff, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
  87. writel(0x4f, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_2);
  88. writel(0xe0, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_3);
  89. writel(0xe7, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
  90. writel(0x63, dp->reg_base + ANALOGIX_DP_INT_STA);
  91. /* 0:mask,1: unmask */
  92. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_1);
  93. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_2);
  94. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_3);
  95. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  96. writel(0x00, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  97. }
  98. void analogix_dp_reset(struct analogix_dp_device *dp)
  99. {
  100. u32 reg;
  101. analogix_dp_stop_video(dp);
  102. analogix_dp_enable_video_mute(dp, 0);
  103. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  104. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  105. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  106. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  107. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  108. SERDES_FIFO_FUNC_EN_N |
  109. LS_CLK_DOMAIN_FUNC_EN_N;
  110. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  111. usleep_range(20, 30);
  112. analogix_dp_lane_swap(dp, 0);
  113. writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  114. writel(0x40, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  115. writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  116. writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  117. writel(0x0, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  118. writel(0x0, dp->reg_base + ANALOGIX_DP_HDCP_CTL);
  119. writel(0x5e, dp->reg_base + ANALOGIX_DP_HPD_DEGLITCH_L);
  120. writel(0x1a, dp->reg_base + ANALOGIX_DP_HPD_DEGLITCH_H);
  121. writel(0x10, dp->reg_base + ANALOGIX_DP_LINK_DEBUG_CTL);
  122. writel(0x0, dp->reg_base + ANALOGIX_DP_PHY_TEST);
  123. writel(0x0, dp->reg_base + ANALOGIX_DP_VIDEO_FIFO_THRD);
  124. writel(0x20, dp->reg_base + ANALOGIX_DP_AUDIO_MARGIN);
  125. writel(0x4, dp->reg_base + ANALOGIX_DP_M_VID_GEN_FILTER_TH);
  126. writel(0x2, dp->reg_base + ANALOGIX_DP_M_AUD_GEN_FILTER_TH);
  127. writel(0x00000101, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  128. }
  129. void analogix_dp_swreset(struct analogix_dp_device *dp)
  130. {
  131. writel(RESET_DP_TX, dp->reg_base + ANALOGIX_DP_TX_SW_RESET);
  132. }
  133. void analogix_dp_config_interrupt(struct analogix_dp_device *dp)
  134. {
  135. u32 reg;
  136. /* 0: mask, 1: unmask */
  137. reg = COMMON_INT_MASK_1;
  138. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_1);
  139. reg = COMMON_INT_MASK_2;
  140. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_2);
  141. reg = COMMON_INT_MASK_3;
  142. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_3);
  143. reg = COMMON_INT_MASK_4;
  144. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  145. reg = INT_STA_MASK;
  146. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  147. }
  148. void analogix_dp_mute_hpd_interrupt(struct analogix_dp_device *dp)
  149. {
  150. u32 reg;
  151. /* 0: mask, 1: unmask */
  152. reg = readl(dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  153. reg &= ~COMMON_INT_MASK_4;
  154. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  155. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  156. reg &= ~INT_STA_MASK;
  157. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  158. }
  159. void analogix_dp_unmute_hpd_interrupt(struct analogix_dp_device *dp)
  160. {
  161. u32 reg;
  162. /* 0: mask, 1: unmask */
  163. reg = COMMON_INT_MASK_4;
  164. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  165. reg = INT_STA_MASK;
  166. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  167. }
  168. enum pll_status analogix_dp_get_pll_lock_status(struct analogix_dp_device *dp)
  169. {
  170. u32 reg;
  171. reg = readl(dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
  172. if (reg & PLL_LOCK)
  173. return PLL_LOCKED;
  174. else
  175. return PLL_UNLOCKED;
  176. }
  177. void analogix_dp_set_pll_power_down(struct analogix_dp_device *dp, bool enable)
  178. {
  179. u32 reg;
  180. if (enable) {
  181. reg = readl(dp->reg_base + ANALOGIX_DP_PLL_CTL);
  182. reg |= DP_PLL_PD;
  183. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_CTL);
  184. } else {
  185. reg = readl(dp->reg_base + ANALOGIX_DP_PLL_CTL);
  186. reg &= ~DP_PLL_PD;
  187. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_CTL);
  188. }
  189. }
  190. void analogix_dp_set_analog_power_down(struct analogix_dp_device *dp,
  191. enum analog_power_block block,
  192. bool enable)
  193. {
  194. u32 reg;
  195. u32 phy_pd_addr = ANALOGIX_DP_PHY_PD;
  196. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
  197. phy_pd_addr = ANALOGIX_DP_PD;
  198. switch (block) {
  199. case AUX_BLOCK:
  200. if (enable) {
  201. reg = readl(dp->reg_base + phy_pd_addr);
  202. reg |= AUX_PD;
  203. writel(reg, dp->reg_base + phy_pd_addr);
  204. } else {
  205. reg = readl(dp->reg_base + phy_pd_addr);
  206. reg &= ~AUX_PD;
  207. writel(reg, dp->reg_base + phy_pd_addr);
  208. }
  209. break;
  210. case CH0_BLOCK:
  211. if (enable) {
  212. reg = readl(dp->reg_base + phy_pd_addr);
  213. reg |= CH0_PD;
  214. writel(reg, dp->reg_base + phy_pd_addr);
  215. } else {
  216. reg = readl(dp->reg_base + phy_pd_addr);
  217. reg &= ~CH0_PD;
  218. writel(reg, dp->reg_base + phy_pd_addr);
  219. }
  220. break;
  221. case CH1_BLOCK:
  222. if (enable) {
  223. reg = readl(dp->reg_base + phy_pd_addr);
  224. reg |= CH1_PD;
  225. writel(reg, dp->reg_base + phy_pd_addr);
  226. } else {
  227. reg = readl(dp->reg_base + phy_pd_addr);
  228. reg &= ~CH1_PD;
  229. writel(reg, dp->reg_base + phy_pd_addr);
  230. }
  231. break;
  232. case CH2_BLOCK:
  233. if (enable) {
  234. reg = readl(dp->reg_base + phy_pd_addr);
  235. reg |= CH2_PD;
  236. writel(reg, dp->reg_base + phy_pd_addr);
  237. } else {
  238. reg = readl(dp->reg_base + phy_pd_addr);
  239. reg &= ~CH2_PD;
  240. writel(reg, dp->reg_base + phy_pd_addr);
  241. }
  242. break;
  243. case CH3_BLOCK:
  244. if (enable) {
  245. reg = readl(dp->reg_base + phy_pd_addr);
  246. reg |= CH3_PD;
  247. writel(reg, dp->reg_base + phy_pd_addr);
  248. } else {
  249. reg = readl(dp->reg_base + phy_pd_addr);
  250. reg &= ~CH3_PD;
  251. writel(reg, dp->reg_base + phy_pd_addr);
  252. }
  253. break;
  254. case ANALOG_TOTAL:
  255. if (enable) {
  256. reg = readl(dp->reg_base + phy_pd_addr);
  257. reg |= DP_PHY_PD;
  258. writel(reg, dp->reg_base + phy_pd_addr);
  259. } else {
  260. reg = readl(dp->reg_base + phy_pd_addr);
  261. reg &= ~DP_PHY_PD;
  262. writel(reg, dp->reg_base + phy_pd_addr);
  263. }
  264. break;
  265. case POWER_ALL:
  266. if (enable) {
  267. reg = DP_PHY_PD | AUX_PD | CH3_PD | CH2_PD |
  268. CH1_PD | CH0_PD;
  269. writel(reg, dp->reg_base + phy_pd_addr);
  270. } else {
  271. writel(0x00, dp->reg_base + phy_pd_addr);
  272. }
  273. break;
  274. default:
  275. break;
  276. }
  277. }
  278. void analogix_dp_init_analog_func(struct analogix_dp_device *dp)
  279. {
  280. u32 reg;
  281. int timeout_loop = 0;
  282. analogix_dp_set_analog_power_down(dp, POWER_ALL, 0);
  283. reg = PLL_LOCK_CHG;
  284. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
  285. reg = readl(dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
  286. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  287. writel(reg, dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
  288. /* Power up PLL */
  289. if (analogix_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  290. analogix_dp_set_pll_power_down(dp, 0);
  291. while (analogix_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  292. timeout_loop++;
  293. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  294. dev_err(dp->dev, "failed to get pll lock status\n");
  295. return;
  296. }
  297. usleep_range(10, 20);
  298. }
  299. }
  300. /* Enable Serdes FIFO function and Link symbol clock domain module */
  301. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  302. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  303. | AUX_FUNC_EN_N);
  304. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  305. }
  306. void analogix_dp_clear_hotplug_interrupts(struct analogix_dp_device *dp)
  307. {
  308. u32 reg;
  309. if (gpio_is_valid(dp->hpd_gpio))
  310. return;
  311. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  312. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
  313. reg = INT_HPD;
  314. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA);
  315. }
  316. void analogix_dp_init_hpd(struct analogix_dp_device *dp)
  317. {
  318. u32 reg;
  319. if (gpio_is_valid(dp->hpd_gpio))
  320. return;
  321. analogix_dp_clear_hotplug_interrupts(dp);
  322. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  323. reg &= ~(F_HPD | HPD_CTRL);
  324. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  325. }
  326. void analogix_dp_force_hpd(struct analogix_dp_device *dp)
  327. {
  328. u32 reg;
  329. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  330. reg = (F_HPD | HPD_CTRL);
  331. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  332. }
  333. enum dp_irq_type analogix_dp_get_irq_type(struct analogix_dp_device *dp)
  334. {
  335. u32 reg;
  336. if (gpio_is_valid(dp->hpd_gpio)) {
  337. reg = gpio_get_value(dp->hpd_gpio);
  338. if (reg)
  339. return DP_IRQ_TYPE_HP_CABLE_IN;
  340. else
  341. return DP_IRQ_TYPE_HP_CABLE_OUT;
  342. } else {
  343. /* Parse hotplug interrupt status register */
  344. reg = readl(dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
  345. if (reg & PLUG)
  346. return DP_IRQ_TYPE_HP_CABLE_IN;
  347. if (reg & HPD_LOST)
  348. return DP_IRQ_TYPE_HP_CABLE_OUT;
  349. if (reg & HOTPLUG_CHG)
  350. return DP_IRQ_TYPE_HP_CHANGE;
  351. return DP_IRQ_TYPE_UNKNOWN;
  352. }
  353. }
  354. void analogix_dp_reset_aux(struct analogix_dp_device *dp)
  355. {
  356. u32 reg;
  357. /* Disable AUX channel module */
  358. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  359. reg |= AUX_FUNC_EN_N;
  360. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  361. }
  362. void analogix_dp_init_aux(struct analogix_dp_device *dp)
  363. {
  364. u32 reg;
  365. /* Clear inerrupts related to AUX channel */
  366. reg = RPLY_RECEIV | AUX_ERR;
  367. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA);
  368. analogix_dp_reset_aux(dp);
  369. /* Disable AUX transaction H/W retry */
  370. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
  371. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(0) |
  372. AUX_HW_RETRY_COUNT_SEL(3) |
  373. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  374. else
  375. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) |
  376. AUX_HW_RETRY_COUNT_SEL(0) |
  377. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  378. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_HW_RETRY_CTL);
  379. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  380. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  381. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_DEFER_CTL);
  382. /* Enable AUX channel module */
  383. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  384. reg &= ~AUX_FUNC_EN_N;
  385. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  386. }
  387. int analogix_dp_get_plug_in_status(struct analogix_dp_device *dp)
  388. {
  389. u32 reg;
  390. if (gpio_is_valid(dp->hpd_gpio)) {
  391. if (gpio_get_value(dp->hpd_gpio))
  392. return 0;
  393. } else {
  394. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  395. if (reg & HPD_STATUS)
  396. return 0;
  397. }
  398. return -EINVAL;
  399. }
  400. void analogix_dp_enable_sw_function(struct analogix_dp_device *dp)
  401. {
  402. u32 reg;
  403. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  404. reg &= ~SW_FUNC_EN_N;
  405. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  406. }
  407. int analogix_dp_start_aux_transaction(struct analogix_dp_device *dp)
  408. {
  409. int reg;
  410. int retval = 0;
  411. int timeout_loop = 0;
  412. /* Enable AUX CH operation */
  413. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  414. reg |= AUX_EN;
  415. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  416. /* Is AUX CH command reply received? */
  417. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  418. while (!(reg & RPLY_RECEIV)) {
  419. timeout_loop++;
  420. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  421. dev_err(dp->dev, "AUX CH command reply failed!\n");
  422. return -ETIMEDOUT;
  423. }
  424. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  425. usleep_range(10, 11);
  426. }
  427. /* Clear interrupt source for AUX CH command reply */
  428. writel(RPLY_RECEIV, dp->reg_base + ANALOGIX_DP_INT_STA);
  429. /* Clear interrupt source for AUX CH access error */
  430. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  431. if (reg & AUX_ERR) {
  432. writel(AUX_ERR, dp->reg_base + ANALOGIX_DP_INT_STA);
  433. return -EREMOTEIO;
  434. }
  435. /* Check AUX CH error access status */
  436. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_STA);
  437. if ((reg & AUX_STATUS_MASK) != 0) {
  438. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  439. reg & AUX_STATUS_MASK);
  440. return -EREMOTEIO;
  441. }
  442. return retval;
  443. }
  444. int analogix_dp_write_byte_to_dpcd(struct analogix_dp_device *dp,
  445. unsigned int reg_addr,
  446. unsigned char data)
  447. {
  448. u32 reg;
  449. int i;
  450. int retval;
  451. for (i = 0; i < 3; i++) {
  452. /* Clear AUX CH data buffer */
  453. reg = BUF_CLR;
  454. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  455. /* Select DPCD device address */
  456. reg = AUX_ADDR_7_0(reg_addr);
  457. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  458. reg = AUX_ADDR_15_8(reg_addr);
  459. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  460. reg = AUX_ADDR_19_16(reg_addr);
  461. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  462. /* Write data buffer */
  463. reg = (unsigned int)data;
  464. writel(reg, dp->reg_base + ANALOGIX_DP_BUF_DATA_0);
  465. /*
  466. * Set DisplayPort transaction and write 1 byte
  467. * If bit 3 is 1, DisplayPort transaction.
  468. * If Bit 3 is 0, I2C transaction.
  469. */
  470. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  471. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  472. /* Start AUX transaction */
  473. retval = analogix_dp_start_aux_transaction(dp);
  474. if (retval == 0)
  475. break;
  476. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  477. }
  478. return retval;
  479. }
  480. void analogix_dp_set_link_bandwidth(struct analogix_dp_device *dp, u32 bwtype)
  481. {
  482. u32 reg;
  483. reg = bwtype;
  484. if ((bwtype == DP_LINK_BW_2_7) || (bwtype == DP_LINK_BW_1_62))
  485. writel(reg, dp->reg_base + ANALOGIX_DP_LINK_BW_SET);
  486. }
  487. void analogix_dp_get_link_bandwidth(struct analogix_dp_device *dp, u32 *bwtype)
  488. {
  489. u32 reg;
  490. reg = readl(dp->reg_base + ANALOGIX_DP_LINK_BW_SET);
  491. *bwtype = reg;
  492. }
  493. void analogix_dp_set_lane_count(struct analogix_dp_device *dp, u32 count)
  494. {
  495. u32 reg;
  496. reg = count;
  497. writel(reg, dp->reg_base + ANALOGIX_DP_LANE_COUNT_SET);
  498. }
  499. void analogix_dp_get_lane_count(struct analogix_dp_device *dp, u32 *count)
  500. {
  501. u32 reg;
  502. reg = readl(dp->reg_base + ANALOGIX_DP_LANE_COUNT_SET);
  503. *count = reg;
  504. }
  505. void analogix_dp_enable_enhanced_mode(struct analogix_dp_device *dp,
  506. bool enable)
  507. {
  508. u32 reg;
  509. if (enable) {
  510. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  511. reg |= ENHANCED;
  512. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  513. } else {
  514. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  515. reg &= ~ENHANCED;
  516. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  517. }
  518. }
  519. void analogix_dp_set_training_pattern(struct analogix_dp_device *dp,
  520. enum pattern_set pattern)
  521. {
  522. u32 reg;
  523. switch (pattern) {
  524. case PRBS7:
  525. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  526. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  527. break;
  528. case D10_2:
  529. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  530. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  531. break;
  532. case TRAINING_PTN1:
  533. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  534. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  535. break;
  536. case TRAINING_PTN2:
  537. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  538. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  539. break;
  540. case DP_NONE:
  541. reg = SCRAMBLING_ENABLE |
  542. LINK_QUAL_PATTERN_SET_DISABLE |
  543. SW_TRAINING_PATTERN_SET_NORMAL;
  544. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  545. break;
  546. default:
  547. break;
  548. }
  549. }
  550. void analogix_dp_set_lane0_pre_emphasis(struct analogix_dp_device *dp,
  551. u32 level)
  552. {
  553. u32 reg;
  554. reg = readl(dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  555. reg &= ~PRE_EMPHASIS_SET_MASK;
  556. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  557. writel(reg, dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  558. }
  559. void analogix_dp_set_lane1_pre_emphasis(struct analogix_dp_device *dp,
  560. u32 level)
  561. {
  562. u32 reg;
  563. reg = readl(dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  564. reg &= ~PRE_EMPHASIS_SET_MASK;
  565. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  566. writel(reg, dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  567. }
  568. void analogix_dp_set_lane2_pre_emphasis(struct analogix_dp_device *dp,
  569. u32 level)
  570. {
  571. u32 reg;
  572. reg = readl(dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  573. reg &= ~PRE_EMPHASIS_SET_MASK;
  574. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  575. writel(reg, dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  576. }
  577. void analogix_dp_set_lane3_pre_emphasis(struct analogix_dp_device *dp,
  578. u32 level)
  579. {
  580. u32 reg;
  581. reg = readl(dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  582. reg &= ~PRE_EMPHASIS_SET_MASK;
  583. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  584. writel(reg, dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  585. }
  586. void analogix_dp_set_lane0_link_training(struct analogix_dp_device *dp,
  587. u32 training_lane)
  588. {
  589. u32 reg;
  590. reg = training_lane;
  591. writel(reg, dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  592. }
  593. void analogix_dp_set_lane1_link_training(struct analogix_dp_device *dp,
  594. u32 training_lane)
  595. {
  596. u32 reg;
  597. reg = training_lane;
  598. writel(reg, dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  599. }
  600. void analogix_dp_set_lane2_link_training(struct analogix_dp_device *dp,
  601. u32 training_lane)
  602. {
  603. u32 reg;
  604. reg = training_lane;
  605. writel(reg, dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  606. }
  607. void analogix_dp_set_lane3_link_training(struct analogix_dp_device *dp,
  608. u32 training_lane)
  609. {
  610. u32 reg;
  611. reg = training_lane;
  612. writel(reg, dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  613. }
  614. u32 analogix_dp_get_lane0_link_training(struct analogix_dp_device *dp)
  615. {
  616. return readl(dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  617. }
  618. u32 analogix_dp_get_lane1_link_training(struct analogix_dp_device *dp)
  619. {
  620. return readl(dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  621. }
  622. u32 analogix_dp_get_lane2_link_training(struct analogix_dp_device *dp)
  623. {
  624. return readl(dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  625. }
  626. u32 analogix_dp_get_lane3_link_training(struct analogix_dp_device *dp)
  627. {
  628. return readl(dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  629. }
  630. void analogix_dp_reset_macro(struct analogix_dp_device *dp)
  631. {
  632. u32 reg;
  633. reg = readl(dp->reg_base + ANALOGIX_DP_PHY_TEST);
  634. reg |= MACRO_RST;
  635. writel(reg, dp->reg_base + ANALOGIX_DP_PHY_TEST);
  636. /* 10 us is the minimum reset time. */
  637. usleep_range(10, 20);
  638. reg &= ~MACRO_RST;
  639. writel(reg, dp->reg_base + ANALOGIX_DP_PHY_TEST);
  640. }
  641. void analogix_dp_init_video(struct analogix_dp_device *dp)
  642. {
  643. u32 reg;
  644. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  645. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
  646. reg = 0x0;
  647. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  648. reg = CHA_CRI(4) | CHA_CTRL;
  649. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  650. reg = 0x0;
  651. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  652. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  653. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_8);
  654. }
  655. void analogix_dp_set_video_color_format(struct analogix_dp_device *dp)
  656. {
  657. u32 reg;
  658. /* Configure the input color depth, color space, dynamic range */
  659. reg = (dp->video_info.dynamic_range << IN_D_RANGE_SHIFT) |
  660. (dp->video_info.color_depth << IN_BPC_SHIFT) |
  661. (dp->video_info.color_space << IN_COLOR_F_SHIFT);
  662. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_2);
  663. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  664. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
  665. reg &= ~IN_YC_COEFFI_MASK;
  666. if (dp->video_info.ycbcr_coeff)
  667. reg |= IN_YC_COEFFI_ITU709;
  668. else
  669. reg |= IN_YC_COEFFI_ITU601;
  670. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
  671. }
  672. int analogix_dp_is_slave_video_stream_clock_on(struct analogix_dp_device *dp)
  673. {
  674. u32 reg;
  675. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  676. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  677. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  678. if (!(reg & DET_STA)) {
  679. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  680. return -EINVAL;
  681. }
  682. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  683. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  684. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  685. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  686. if (reg & CHA_STA) {
  687. dev_dbg(dp->dev, "Input stream clk is changing\n");
  688. return -EINVAL;
  689. }
  690. return 0;
  691. }
  692. void analogix_dp_set_video_cr_mn(struct analogix_dp_device *dp,
  693. enum clock_recovery_m_value_type type,
  694. u32 m_value, u32 n_value)
  695. {
  696. u32 reg;
  697. if (type == REGISTER_M) {
  698. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  699. reg |= FIX_M_VID;
  700. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  701. reg = m_value & 0xff;
  702. writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_0);
  703. reg = (m_value >> 8) & 0xff;
  704. writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_1);
  705. reg = (m_value >> 16) & 0xff;
  706. writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_2);
  707. reg = n_value & 0xff;
  708. writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_0);
  709. reg = (n_value >> 8) & 0xff;
  710. writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_1);
  711. reg = (n_value >> 16) & 0xff;
  712. writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_2);
  713. } else {
  714. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  715. reg &= ~FIX_M_VID;
  716. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  717. writel(0x00, dp->reg_base + ANALOGIX_DP_N_VID_0);
  718. writel(0x80, dp->reg_base + ANALOGIX_DP_N_VID_1);
  719. writel(0x00, dp->reg_base + ANALOGIX_DP_N_VID_2);
  720. }
  721. }
  722. void analogix_dp_set_video_timing_mode(struct analogix_dp_device *dp, u32 type)
  723. {
  724. u32 reg;
  725. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  726. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  727. reg &= ~FORMAT_SEL;
  728. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  729. } else {
  730. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  731. reg |= FORMAT_SEL;
  732. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  733. }
  734. }
  735. void analogix_dp_enable_video_master(struct analogix_dp_device *dp, bool enable)
  736. {
  737. u32 reg;
  738. if (enable) {
  739. reg = readl(dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  740. reg &= ~VIDEO_MODE_MASK;
  741. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  742. writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  743. } else {
  744. reg = readl(dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  745. reg &= ~VIDEO_MODE_MASK;
  746. reg |= VIDEO_MODE_SLAVE_MODE;
  747. writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  748. }
  749. }
  750. void analogix_dp_start_video(struct analogix_dp_device *dp)
  751. {
  752. u32 reg;
  753. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  754. reg |= VIDEO_EN;
  755. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  756. }
  757. int analogix_dp_is_video_stream_on(struct analogix_dp_device *dp)
  758. {
  759. u32 reg;
  760. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  761. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  762. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  763. if (!(reg & STRM_VALID)) {
  764. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  765. return -EINVAL;
  766. }
  767. return 0;
  768. }
  769. void analogix_dp_config_video_slave_mode(struct analogix_dp_device *dp)
  770. {
  771. u32 reg;
  772. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  773. reg &= ~(MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N);
  774. reg |= MASTER_VID_FUNC_EN_N;
  775. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  776. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  777. reg &= ~INTERACE_SCAN_CFG;
  778. reg |= (dp->video_info.interlaced << 2);
  779. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  780. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  781. reg &= ~VSYNC_POLARITY_CFG;
  782. reg |= (dp->video_info.v_sync_polarity << 1);
  783. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  784. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  785. reg &= ~HSYNC_POLARITY_CFG;
  786. reg |= (dp->video_info.h_sync_polarity << 0);
  787. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  788. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  789. writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  790. }
  791. void analogix_dp_enable_scrambling(struct analogix_dp_device *dp)
  792. {
  793. u32 reg;
  794. reg = readl(dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  795. reg &= ~SCRAMBLING_DISABLE;
  796. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  797. }
  798. void analogix_dp_disable_scrambling(struct analogix_dp_device *dp)
  799. {
  800. u32 reg;
  801. reg = readl(dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  802. reg |= SCRAMBLING_DISABLE;
  803. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  804. }
  805. void analogix_dp_enable_psr_crc(struct analogix_dp_device *dp)
  806. {
  807. writel(PSR_VID_CRC_ENABLE, dp->reg_base + ANALOGIX_DP_CRC_CON);
  808. }
  809. void analogix_dp_send_psr_spd(struct analogix_dp_device *dp,
  810. struct edp_vsc_psr *vsc)
  811. {
  812. unsigned int val;
  813. /* don't send info frame */
  814. val = readl(dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  815. val &= ~IF_EN;
  816. writel(val, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  817. /* configure single frame update mode */
  818. writel(PSR_FRAME_UP_TYPE_BURST | PSR_CRC_SEL_HARDWARE,
  819. dp->reg_base + ANALOGIX_DP_PSR_FRAME_UPDATE_CTRL);
  820. /* configure VSC HB0~HB3 */
  821. writel(vsc->sdp_header.HB0, dp->reg_base + ANALOGIX_DP_SPD_HB0);
  822. writel(vsc->sdp_header.HB1, dp->reg_base + ANALOGIX_DP_SPD_HB1);
  823. writel(vsc->sdp_header.HB2, dp->reg_base + ANALOGIX_DP_SPD_HB2);
  824. writel(vsc->sdp_header.HB3, dp->reg_base + ANALOGIX_DP_SPD_HB3);
  825. /* configure reused VSC PB0~PB3, magic number from vendor */
  826. writel(0x00, dp->reg_base + ANALOGIX_DP_SPD_PB0);
  827. writel(0x16, dp->reg_base + ANALOGIX_DP_SPD_PB1);
  828. writel(0xCE, dp->reg_base + ANALOGIX_DP_SPD_PB2);
  829. writel(0x5D, dp->reg_base + ANALOGIX_DP_SPD_PB3);
  830. /* configure DB0 / DB1 values */
  831. writel(vsc->DB0, dp->reg_base + ANALOGIX_DP_VSC_SHADOW_DB0);
  832. writel(vsc->DB1, dp->reg_base + ANALOGIX_DP_VSC_SHADOW_DB1);
  833. /* set reuse spd inforframe */
  834. val = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
  835. val |= REUSE_SPD_EN;
  836. writel(val, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
  837. /* mark info frame update */
  838. val = readl(dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  839. val = (val | IF_UP) & ~IF_EN;
  840. writel(val, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  841. /* send info frame */
  842. val = readl(dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  843. val |= IF_EN;
  844. writel(val, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  845. }
  846. ssize_t analogix_dp_transfer(struct analogix_dp_device *dp,
  847. struct drm_dp_aux_msg *msg)
  848. {
  849. u32 reg;
  850. u8 *buffer = msg->buffer;
  851. int timeout_loop = 0;
  852. unsigned int i;
  853. int num_transferred = 0;
  854. /* Buffer size of AUX CH is 16 bytes */
  855. if (WARN_ON(msg->size > 16))
  856. return -E2BIG;
  857. /* Clear AUX CH data buffer */
  858. reg = BUF_CLR;
  859. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  860. switch (msg->request & ~DP_AUX_I2C_MOT) {
  861. case DP_AUX_I2C_WRITE:
  862. reg = AUX_TX_COMM_WRITE | AUX_TX_COMM_I2C_TRANSACTION;
  863. if (msg->request & DP_AUX_I2C_MOT)
  864. reg |= AUX_TX_COMM_MOT;
  865. break;
  866. case DP_AUX_I2C_READ:
  867. reg = AUX_TX_COMM_READ | AUX_TX_COMM_I2C_TRANSACTION;
  868. if (msg->request & DP_AUX_I2C_MOT)
  869. reg |= AUX_TX_COMM_MOT;
  870. break;
  871. case DP_AUX_NATIVE_WRITE:
  872. reg = AUX_TX_COMM_WRITE | AUX_TX_COMM_DP_TRANSACTION;
  873. break;
  874. case DP_AUX_NATIVE_READ:
  875. reg = AUX_TX_COMM_READ | AUX_TX_COMM_DP_TRANSACTION;
  876. break;
  877. default:
  878. return -EINVAL;
  879. }
  880. reg |= AUX_LENGTH(msg->size);
  881. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  882. /* Select DPCD device address */
  883. reg = AUX_ADDR_7_0(msg->address);
  884. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  885. reg = AUX_ADDR_15_8(msg->address);
  886. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  887. reg = AUX_ADDR_19_16(msg->address);
  888. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  889. if (!(msg->request & DP_AUX_I2C_READ)) {
  890. for (i = 0; i < msg->size; i++) {
  891. reg = buffer[i];
  892. writel(reg, dp->reg_base + ANALOGIX_DP_BUF_DATA_0 +
  893. 4 * i);
  894. num_transferred++;
  895. }
  896. }
  897. /* Enable AUX CH operation */
  898. reg = AUX_EN;
  899. /* Zero-sized messages specify address-only transactions. */
  900. if (msg->size < 1)
  901. reg |= ADDR_ONLY;
  902. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  903. /* Is AUX CH command reply received? */
  904. /* TODO: Wait for an interrupt instead of looping? */
  905. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  906. while (!(reg & RPLY_RECEIV)) {
  907. timeout_loop++;
  908. if (timeout_loop > DP_TIMEOUT_LOOP_COUNT) {
  909. dev_err(dp->dev, "AUX CH command reply failed!\n");
  910. return -ETIMEDOUT;
  911. }
  912. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  913. usleep_range(10, 11);
  914. }
  915. /* Clear interrupt source for AUX CH command reply */
  916. writel(RPLY_RECEIV, dp->reg_base + ANALOGIX_DP_INT_STA);
  917. /* Clear interrupt source for AUX CH access error */
  918. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  919. if (reg & AUX_ERR) {
  920. writel(AUX_ERR, dp->reg_base + ANALOGIX_DP_INT_STA);
  921. return -EREMOTEIO;
  922. }
  923. /* Check AUX CH error access status */
  924. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_STA);
  925. if ((reg & AUX_STATUS_MASK)) {
  926. dev_err(dp->dev, "AUX CH error happened: %d\n\n",
  927. reg & AUX_STATUS_MASK);
  928. return -EREMOTEIO;
  929. }
  930. if (msg->request & DP_AUX_I2C_READ) {
  931. for (i = 0; i < msg->size; i++) {
  932. reg = readl(dp->reg_base + ANALOGIX_DP_BUF_DATA_0 +
  933. 4 * i);
  934. buffer[i] = (unsigned char)reg;
  935. num_transferred++;
  936. }
  937. }
  938. /* Check if Rx sends defer */
  939. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_RX_COMM);
  940. if (reg == AUX_RX_COMM_AUX_DEFER)
  941. msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
  942. else if (reg == AUX_RX_COMM_I2C_DEFER)
  943. msg->reply = DP_AUX_I2C_REPLY_DEFER;
  944. else if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_WRITE ||
  945. (msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_READ)
  946. msg->reply = DP_AUX_I2C_REPLY_ACK;
  947. else if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_WRITE ||
  948. (msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_READ)
  949. msg->reply = DP_AUX_NATIVE_REPLY_ACK;
  950. return num_transferred > 0 ? num_transferred : -EBUSY;
  951. }