ast_mode.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. * Parts based on xf86-video-ast
  4. * Copyright (c) 2005 ASPEED Technology Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  18. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  19. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  20. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * The above copyright notice and this permission notice (including the
  23. * next paragraph) shall be included in all copies or substantial portions
  24. * of the Software.
  25. *
  26. */
  27. /*
  28. * Authors: Dave Airlie <airlied@redhat.com>
  29. */
  30. #include <linux/export.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/drm_plane_helper.h>
  35. #include "ast_drv.h"
  36. #include "ast_tables.h"
  37. static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev);
  38. static void ast_i2c_destroy(struct ast_i2c_chan *i2c);
  39. static int ast_cursor_set(struct drm_crtc *crtc,
  40. struct drm_file *file_priv,
  41. uint32_t handle,
  42. uint32_t width,
  43. uint32_t height);
  44. static int ast_cursor_move(struct drm_crtc *crtc,
  45. int x, int y);
  46. static inline void ast_load_palette_index(struct ast_private *ast,
  47. u8 index, u8 red, u8 green,
  48. u8 blue)
  49. {
  50. ast_io_write8(ast, AST_IO_DAC_INDEX_WRITE, index);
  51. ast_io_read8(ast, AST_IO_SEQ_PORT);
  52. ast_io_write8(ast, AST_IO_DAC_DATA, red);
  53. ast_io_read8(ast, AST_IO_SEQ_PORT);
  54. ast_io_write8(ast, AST_IO_DAC_DATA, green);
  55. ast_io_read8(ast, AST_IO_SEQ_PORT);
  56. ast_io_write8(ast, AST_IO_DAC_DATA, blue);
  57. ast_io_read8(ast, AST_IO_SEQ_PORT);
  58. }
  59. static void ast_crtc_load_lut(struct drm_crtc *crtc)
  60. {
  61. struct ast_private *ast = crtc->dev->dev_private;
  62. struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
  63. int i;
  64. if (!crtc->enabled)
  65. return;
  66. for (i = 0; i < 256; i++)
  67. ast_load_palette_index(ast, i, ast_crtc->lut_r[i],
  68. ast_crtc->lut_g[i], ast_crtc->lut_b[i]);
  69. }
  70. static bool ast_get_vbios_mode_info(struct drm_crtc *crtc, struct drm_display_mode *mode,
  71. struct drm_display_mode *adjusted_mode,
  72. struct ast_vbios_mode_info *vbios_mode)
  73. {
  74. struct ast_private *ast = crtc->dev->dev_private;
  75. const struct drm_framebuffer *fb = crtc->primary->fb;
  76. u32 refresh_rate_index = 0, mode_id, color_index, refresh_rate;
  77. u32 hborder, vborder;
  78. bool check_sync;
  79. struct ast_vbios_enhtable *best = NULL;
  80. switch (fb->format->cpp[0] * 8) {
  81. case 8:
  82. vbios_mode->std_table = &vbios_stdtable[VGAModeIndex];
  83. color_index = VGAModeIndex - 1;
  84. break;
  85. case 16:
  86. vbios_mode->std_table = &vbios_stdtable[HiCModeIndex];
  87. color_index = HiCModeIndex;
  88. break;
  89. case 24:
  90. case 32:
  91. vbios_mode->std_table = &vbios_stdtable[TrueCModeIndex];
  92. color_index = TrueCModeIndex;
  93. break;
  94. default:
  95. return false;
  96. }
  97. switch (crtc->mode.crtc_hdisplay) {
  98. case 640:
  99. vbios_mode->enh_table = &res_640x480[refresh_rate_index];
  100. break;
  101. case 800:
  102. vbios_mode->enh_table = &res_800x600[refresh_rate_index];
  103. break;
  104. case 1024:
  105. vbios_mode->enh_table = &res_1024x768[refresh_rate_index];
  106. break;
  107. case 1280:
  108. if (crtc->mode.crtc_vdisplay == 800)
  109. vbios_mode->enh_table = &res_1280x800[refresh_rate_index];
  110. else
  111. vbios_mode->enh_table = &res_1280x1024[refresh_rate_index];
  112. break;
  113. case 1360:
  114. vbios_mode->enh_table = &res_1360x768[refresh_rate_index];
  115. break;
  116. case 1440:
  117. vbios_mode->enh_table = &res_1440x900[refresh_rate_index];
  118. break;
  119. case 1600:
  120. if (crtc->mode.crtc_vdisplay == 900)
  121. vbios_mode->enh_table = &res_1600x900[refresh_rate_index];
  122. else
  123. vbios_mode->enh_table = &res_1600x1200[refresh_rate_index];
  124. break;
  125. case 1680:
  126. vbios_mode->enh_table = &res_1680x1050[refresh_rate_index];
  127. break;
  128. case 1920:
  129. if (crtc->mode.crtc_vdisplay == 1080)
  130. vbios_mode->enh_table = &res_1920x1080[refresh_rate_index];
  131. else
  132. vbios_mode->enh_table = &res_1920x1200[refresh_rate_index];
  133. break;
  134. default:
  135. return false;
  136. }
  137. refresh_rate = drm_mode_vrefresh(mode);
  138. check_sync = vbios_mode->enh_table->flags & WideScreenMode;
  139. do {
  140. struct ast_vbios_enhtable *loop = vbios_mode->enh_table;
  141. while (loop->refresh_rate != 0xff) {
  142. if ((check_sync) &&
  143. (((mode->flags & DRM_MODE_FLAG_NVSYNC) &&
  144. (loop->flags & PVSync)) ||
  145. ((mode->flags & DRM_MODE_FLAG_PVSYNC) &&
  146. (loop->flags & NVSync)) ||
  147. ((mode->flags & DRM_MODE_FLAG_NHSYNC) &&
  148. (loop->flags & PHSync)) ||
  149. ((mode->flags & DRM_MODE_FLAG_PHSYNC) &&
  150. (loop->flags & NHSync)))) {
  151. loop++;
  152. continue;
  153. }
  154. if (loop->refresh_rate <= refresh_rate
  155. && (!best || loop->refresh_rate > best->refresh_rate))
  156. best = loop;
  157. loop++;
  158. }
  159. if (best || !check_sync)
  160. break;
  161. check_sync = 0;
  162. } while (1);
  163. if (best)
  164. vbios_mode->enh_table = best;
  165. hborder = (vbios_mode->enh_table->flags & HBorder) ? 8 : 0;
  166. vborder = (vbios_mode->enh_table->flags & VBorder) ? 8 : 0;
  167. adjusted_mode->crtc_htotal = vbios_mode->enh_table->ht;
  168. adjusted_mode->crtc_hblank_start = vbios_mode->enh_table->hde + hborder;
  169. adjusted_mode->crtc_hblank_end = vbios_mode->enh_table->ht - hborder;
  170. adjusted_mode->crtc_hsync_start = vbios_mode->enh_table->hde + hborder +
  171. vbios_mode->enh_table->hfp;
  172. adjusted_mode->crtc_hsync_end = (vbios_mode->enh_table->hde + hborder +
  173. vbios_mode->enh_table->hfp +
  174. vbios_mode->enh_table->hsync);
  175. adjusted_mode->crtc_vtotal = vbios_mode->enh_table->vt;
  176. adjusted_mode->crtc_vblank_start = vbios_mode->enh_table->vde + vborder;
  177. adjusted_mode->crtc_vblank_end = vbios_mode->enh_table->vt - vborder;
  178. adjusted_mode->crtc_vsync_start = vbios_mode->enh_table->vde + vborder +
  179. vbios_mode->enh_table->vfp;
  180. adjusted_mode->crtc_vsync_end = (vbios_mode->enh_table->vde + vborder +
  181. vbios_mode->enh_table->vfp +
  182. vbios_mode->enh_table->vsync);
  183. refresh_rate_index = vbios_mode->enh_table->refresh_rate_index;
  184. mode_id = vbios_mode->enh_table->mode_id;
  185. if (ast->chip == AST1180) {
  186. /* TODO 1180 */
  187. } else {
  188. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8c, (u8)((color_index & 0xf) << 4));
  189. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8d, refresh_rate_index & 0xff);
  190. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8e, mode_id & 0xff);
  191. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0x00);
  192. if (vbios_mode->enh_table->flags & NewModeInfo) {
  193. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0xa8);
  194. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x92,
  195. fb->format->cpp[0] * 8);
  196. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x93, adjusted_mode->clock / 1000);
  197. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x94, adjusted_mode->crtc_hdisplay);
  198. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x95, adjusted_mode->crtc_hdisplay >> 8);
  199. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x96, adjusted_mode->crtc_vdisplay);
  200. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x97, adjusted_mode->crtc_vdisplay >> 8);
  201. }
  202. }
  203. return true;
  204. }
  205. static void ast_set_std_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
  206. struct ast_vbios_mode_info *vbios_mode)
  207. {
  208. struct ast_private *ast = crtc->dev->dev_private;
  209. struct ast_vbios_stdtable *stdtable;
  210. u32 i;
  211. u8 jreg;
  212. stdtable = vbios_mode->std_table;
  213. jreg = stdtable->misc;
  214. ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
  215. /* Set SEQ */
  216. ast_set_index_reg(ast, AST_IO_SEQ_PORT, 0x00, 0x03);
  217. for (i = 0; i < 4; i++) {
  218. jreg = stdtable->seq[i];
  219. if (!i)
  220. jreg |= 0x20;
  221. ast_set_index_reg(ast, AST_IO_SEQ_PORT, (i + 1) , jreg);
  222. }
  223. /* Set CRTC */
  224. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
  225. for (i = 0; i < 25; i++)
  226. ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
  227. /* set AR */
  228. jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
  229. for (i = 0; i < 20; i++) {
  230. jreg = stdtable->ar[i];
  231. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, (u8)i);
  232. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, jreg);
  233. }
  234. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x14);
  235. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x00);
  236. jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
  237. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x20);
  238. /* Set GR */
  239. for (i = 0; i < 9; i++)
  240. ast_set_index_reg(ast, AST_IO_GR_PORT, i, stdtable->gr[i]);
  241. }
  242. static void ast_set_crtc_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
  243. struct ast_vbios_mode_info *vbios_mode)
  244. {
  245. struct ast_private *ast = crtc->dev->dev_private;
  246. u8 jreg05 = 0, jreg07 = 0, jreg09 = 0, jregAC = 0, jregAD = 0, jregAE = 0;
  247. u16 temp;
  248. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
  249. temp = (mode->crtc_htotal >> 3) - 5;
  250. if (temp & 0x100)
  251. jregAC |= 0x01; /* HT D[8] */
  252. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x00, 0x00, temp);
  253. temp = (mode->crtc_hdisplay >> 3) - 1;
  254. if (temp & 0x100)
  255. jregAC |= 0x04; /* HDE D[8] */
  256. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x01, 0x00, temp);
  257. temp = (mode->crtc_hblank_start >> 3) - 1;
  258. if (temp & 0x100)
  259. jregAC |= 0x10; /* HBS D[8] */
  260. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x02, 0x00, temp);
  261. temp = ((mode->crtc_hblank_end >> 3) - 1) & 0x7f;
  262. if (temp & 0x20)
  263. jreg05 |= 0x80; /* HBE D[5] */
  264. if (temp & 0x40)
  265. jregAD |= 0x01; /* HBE D[5] */
  266. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x03, 0xE0, (temp & 0x1f));
  267. temp = (mode->crtc_hsync_start >> 3) - 1;
  268. if (temp & 0x100)
  269. jregAC |= 0x40; /* HRS D[5] */
  270. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x04, 0x00, temp);
  271. temp = ((mode->crtc_hsync_end >> 3) - 1) & 0x3f;
  272. if (temp & 0x20)
  273. jregAD |= 0x04; /* HRE D[5] */
  274. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x05, 0x60, (u8)((temp & 0x1f) | jreg05));
  275. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAC, 0x00, jregAC);
  276. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAD, 0x00, jregAD);
  277. /* vert timings */
  278. temp = (mode->crtc_vtotal) - 2;
  279. if (temp & 0x100)
  280. jreg07 |= 0x01;
  281. if (temp & 0x200)
  282. jreg07 |= 0x20;
  283. if (temp & 0x400)
  284. jregAE |= 0x01;
  285. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x06, 0x00, temp);
  286. temp = (mode->crtc_vsync_start) - 1;
  287. if (temp & 0x100)
  288. jreg07 |= 0x04;
  289. if (temp & 0x200)
  290. jreg07 |= 0x80;
  291. if (temp & 0x400)
  292. jregAE |= 0x08;
  293. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x10, 0x00, temp);
  294. temp = (mode->crtc_vsync_end - 1) & 0x3f;
  295. if (temp & 0x10)
  296. jregAE |= 0x20;
  297. if (temp & 0x20)
  298. jregAE |= 0x40;
  299. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x70, temp & 0xf);
  300. temp = mode->crtc_vdisplay - 1;
  301. if (temp & 0x100)
  302. jreg07 |= 0x02;
  303. if (temp & 0x200)
  304. jreg07 |= 0x40;
  305. if (temp & 0x400)
  306. jregAE |= 0x02;
  307. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x12, 0x00, temp);
  308. temp = mode->crtc_vblank_start - 1;
  309. if (temp & 0x100)
  310. jreg07 |= 0x08;
  311. if (temp & 0x200)
  312. jreg09 |= 0x20;
  313. if (temp & 0x400)
  314. jregAE |= 0x04;
  315. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x15, 0x00, temp);
  316. temp = mode->crtc_vblank_end - 1;
  317. if (temp & 0x100)
  318. jregAE |= 0x10;
  319. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x16, 0x00, temp);
  320. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x07, 0x00, jreg07);
  321. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x09, 0xdf, jreg09);
  322. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAE, 0x00, (jregAE | 0x80));
  323. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x80);
  324. }
  325. static void ast_set_offset_reg(struct drm_crtc *crtc)
  326. {
  327. struct ast_private *ast = crtc->dev->dev_private;
  328. const struct drm_framebuffer *fb = crtc->primary->fb;
  329. u16 offset;
  330. offset = fb->pitches[0] >> 3;
  331. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x13, (offset & 0xff));
  332. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xb0, (offset >> 8) & 0x3f);
  333. }
  334. static void ast_set_dclk_reg(struct drm_device *dev, struct drm_display_mode *mode,
  335. struct ast_vbios_mode_info *vbios_mode)
  336. {
  337. struct ast_private *ast = dev->dev_private;
  338. struct ast_vbios_dclk_info *clk_info;
  339. clk_info = &dclk_table[vbios_mode->enh_table->dclk_index];
  340. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc0, 0x00, clk_info->param1);
  341. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc1, 0x00, clk_info->param2);
  342. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xbb, 0x0f,
  343. (clk_info->param3 & 0x80) | ((clk_info->param3 & 0x3) << 4));
  344. }
  345. static void ast_set_ext_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
  346. struct ast_vbios_mode_info *vbios_mode)
  347. {
  348. struct ast_private *ast = crtc->dev->dev_private;
  349. const struct drm_framebuffer *fb = crtc->primary->fb;
  350. u8 jregA0 = 0, jregA3 = 0, jregA8 = 0;
  351. switch (fb->format->cpp[0] * 8) {
  352. case 8:
  353. jregA0 = 0x70;
  354. jregA3 = 0x01;
  355. jregA8 = 0x00;
  356. break;
  357. case 15:
  358. case 16:
  359. jregA0 = 0x70;
  360. jregA3 = 0x04;
  361. jregA8 = 0x02;
  362. break;
  363. case 32:
  364. jregA0 = 0x70;
  365. jregA3 = 0x08;
  366. jregA8 = 0x02;
  367. break;
  368. }
  369. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa0, 0x8f, jregA0);
  370. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa3, 0xf0, jregA3);
  371. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa8, 0xfd, jregA8);
  372. /* Set Threshold */
  373. if (ast->chip == AST2300 || ast->chip == AST2400) {
  374. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x78);
  375. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x60);
  376. } else if (ast->chip == AST2100 ||
  377. ast->chip == AST1100 ||
  378. ast->chip == AST2200 ||
  379. ast->chip == AST2150) {
  380. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x3f);
  381. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x2f);
  382. } else {
  383. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x2f);
  384. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x1f);
  385. }
  386. }
  387. static void ast_set_sync_reg(struct drm_device *dev, struct drm_display_mode *mode,
  388. struct ast_vbios_mode_info *vbios_mode)
  389. {
  390. struct ast_private *ast = dev->dev_private;
  391. u8 jreg;
  392. jreg = ast_io_read8(ast, AST_IO_MISC_PORT_READ);
  393. jreg &= ~0xC0;
  394. if (vbios_mode->enh_table->flags & NVSync) jreg |= 0x80;
  395. if (vbios_mode->enh_table->flags & NHSync) jreg |= 0x40;
  396. ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
  397. }
  398. static bool ast_set_dac_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
  399. struct ast_vbios_mode_info *vbios_mode)
  400. {
  401. const struct drm_framebuffer *fb = crtc->primary->fb;
  402. switch (fb->format->cpp[0] * 8) {
  403. case 8:
  404. break;
  405. default:
  406. return false;
  407. }
  408. return true;
  409. }
  410. static void ast_set_start_address_crt1(struct drm_crtc *crtc, unsigned offset)
  411. {
  412. struct ast_private *ast = crtc->dev->dev_private;
  413. u32 addr;
  414. addr = offset >> 2;
  415. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0d, (u8)(addr & 0xff));
  416. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0c, (u8)((addr >> 8) & 0xff));
  417. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xaf, (u8)((addr >> 16) & 0xff));
  418. }
  419. static void ast_crtc_dpms(struct drm_crtc *crtc, int mode)
  420. {
  421. struct ast_private *ast = crtc->dev->dev_private;
  422. if (ast->chip == AST1180)
  423. return;
  424. switch (mode) {
  425. case DRM_MODE_DPMS_ON:
  426. case DRM_MODE_DPMS_STANDBY:
  427. case DRM_MODE_DPMS_SUSPEND:
  428. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0);
  429. if (ast->tx_chip_type == AST_TX_DP501)
  430. ast_set_dp501_video_output(crtc->dev, 1);
  431. ast_crtc_load_lut(crtc);
  432. break;
  433. case DRM_MODE_DPMS_OFF:
  434. if (ast->tx_chip_type == AST_TX_DP501)
  435. ast_set_dp501_video_output(crtc->dev, 0);
  436. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0x20);
  437. break;
  438. }
  439. }
  440. /* ast is different - we will force move buffers out of VRAM */
  441. static int ast_crtc_do_set_base(struct drm_crtc *crtc,
  442. struct drm_framebuffer *fb,
  443. int x, int y, int atomic)
  444. {
  445. struct ast_private *ast = crtc->dev->dev_private;
  446. struct drm_gem_object *obj;
  447. struct ast_framebuffer *ast_fb;
  448. struct ast_bo *bo;
  449. int ret;
  450. u64 gpu_addr;
  451. /* push the previous fb to system ram */
  452. if (!atomic && fb) {
  453. ast_fb = to_ast_framebuffer(fb);
  454. obj = ast_fb->obj;
  455. bo = gem_to_ast_bo(obj);
  456. ret = ast_bo_reserve(bo, false);
  457. if (ret)
  458. return ret;
  459. ast_bo_push_sysram(bo);
  460. ast_bo_unreserve(bo);
  461. }
  462. ast_fb = to_ast_framebuffer(crtc->primary->fb);
  463. obj = ast_fb->obj;
  464. bo = gem_to_ast_bo(obj);
  465. ret = ast_bo_reserve(bo, false);
  466. if (ret)
  467. return ret;
  468. ret = ast_bo_pin(bo, TTM_PL_FLAG_VRAM, &gpu_addr);
  469. if (ret) {
  470. ast_bo_unreserve(bo);
  471. return ret;
  472. }
  473. if (&ast->fbdev->afb == ast_fb) {
  474. /* if pushing console in kmap it */
  475. ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &bo->kmap);
  476. if (ret)
  477. DRM_ERROR("failed to kmap fbcon\n");
  478. else
  479. ast_fbdev_set_base(ast, gpu_addr);
  480. }
  481. ast_bo_unreserve(bo);
  482. ast_set_start_address_crt1(crtc, (u32)gpu_addr);
  483. return 0;
  484. }
  485. static int ast_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
  486. struct drm_framebuffer *old_fb)
  487. {
  488. return ast_crtc_do_set_base(crtc, old_fb, x, y, 0);
  489. }
  490. static int ast_crtc_mode_set(struct drm_crtc *crtc,
  491. struct drm_display_mode *mode,
  492. struct drm_display_mode *adjusted_mode,
  493. int x, int y,
  494. struct drm_framebuffer *old_fb)
  495. {
  496. struct drm_device *dev = crtc->dev;
  497. struct ast_private *ast = crtc->dev->dev_private;
  498. struct ast_vbios_mode_info vbios_mode;
  499. bool ret;
  500. if (ast->chip == AST1180) {
  501. DRM_ERROR("AST 1180 modesetting not supported\n");
  502. return -EINVAL;
  503. }
  504. ret = ast_get_vbios_mode_info(crtc, mode, adjusted_mode, &vbios_mode);
  505. if (ret == false)
  506. return -EINVAL;
  507. ast_open_key(ast);
  508. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa1, 0xff, 0x04);
  509. ast_set_std_reg(crtc, adjusted_mode, &vbios_mode);
  510. ast_set_crtc_reg(crtc, adjusted_mode, &vbios_mode);
  511. ast_set_offset_reg(crtc);
  512. ast_set_dclk_reg(dev, adjusted_mode, &vbios_mode);
  513. ast_set_ext_reg(crtc, adjusted_mode, &vbios_mode);
  514. ast_set_sync_reg(dev, adjusted_mode, &vbios_mode);
  515. ast_set_dac_reg(crtc, adjusted_mode, &vbios_mode);
  516. ast_crtc_mode_set_base(crtc, x, y, old_fb);
  517. return 0;
  518. }
  519. static void ast_crtc_disable(struct drm_crtc *crtc)
  520. {
  521. }
  522. static void ast_crtc_prepare(struct drm_crtc *crtc)
  523. {
  524. }
  525. static void ast_crtc_commit(struct drm_crtc *crtc)
  526. {
  527. struct ast_private *ast = crtc->dev->dev_private;
  528. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0);
  529. }
  530. static const struct drm_crtc_helper_funcs ast_crtc_helper_funcs = {
  531. .dpms = ast_crtc_dpms,
  532. .mode_set = ast_crtc_mode_set,
  533. .mode_set_base = ast_crtc_mode_set_base,
  534. .disable = ast_crtc_disable,
  535. .load_lut = ast_crtc_load_lut,
  536. .prepare = ast_crtc_prepare,
  537. .commit = ast_crtc_commit,
  538. };
  539. static void ast_crtc_reset(struct drm_crtc *crtc)
  540. {
  541. }
  542. static int ast_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  543. u16 *blue, uint32_t size)
  544. {
  545. struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
  546. int i;
  547. /* userspace palettes are always correct as is */
  548. for (i = 0; i < size; i++) {
  549. ast_crtc->lut_r[i] = red[i] >> 8;
  550. ast_crtc->lut_g[i] = green[i] >> 8;
  551. ast_crtc->lut_b[i] = blue[i] >> 8;
  552. }
  553. ast_crtc_load_lut(crtc);
  554. return 0;
  555. }
  556. static void ast_crtc_destroy(struct drm_crtc *crtc)
  557. {
  558. drm_crtc_cleanup(crtc);
  559. kfree(crtc);
  560. }
  561. static const struct drm_crtc_funcs ast_crtc_funcs = {
  562. .cursor_set = ast_cursor_set,
  563. .cursor_move = ast_cursor_move,
  564. .reset = ast_crtc_reset,
  565. .set_config = drm_crtc_helper_set_config,
  566. .gamma_set = ast_crtc_gamma_set,
  567. .destroy = ast_crtc_destroy,
  568. };
  569. static int ast_crtc_init(struct drm_device *dev)
  570. {
  571. struct ast_crtc *crtc;
  572. int i;
  573. crtc = kzalloc(sizeof(struct ast_crtc), GFP_KERNEL);
  574. if (!crtc)
  575. return -ENOMEM;
  576. drm_crtc_init(dev, &crtc->base, &ast_crtc_funcs);
  577. drm_mode_crtc_set_gamma_size(&crtc->base, 256);
  578. drm_crtc_helper_add(&crtc->base, &ast_crtc_helper_funcs);
  579. for (i = 0; i < 256; i++) {
  580. crtc->lut_r[i] = i;
  581. crtc->lut_g[i] = i;
  582. crtc->lut_b[i] = i;
  583. }
  584. return 0;
  585. }
  586. static void ast_encoder_destroy(struct drm_encoder *encoder)
  587. {
  588. drm_encoder_cleanup(encoder);
  589. kfree(encoder);
  590. }
  591. static struct drm_encoder *ast_best_single_encoder(struct drm_connector *connector)
  592. {
  593. int enc_id = connector->encoder_ids[0];
  594. /* pick the encoder ids */
  595. if (enc_id)
  596. return drm_encoder_find(connector->dev, enc_id);
  597. return NULL;
  598. }
  599. static const struct drm_encoder_funcs ast_enc_funcs = {
  600. .destroy = ast_encoder_destroy,
  601. };
  602. static void ast_encoder_dpms(struct drm_encoder *encoder, int mode)
  603. {
  604. }
  605. static void ast_encoder_mode_set(struct drm_encoder *encoder,
  606. struct drm_display_mode *mode,
  607. struct drm_display_mode *adjusted_mode)
  608. {
  609. }
  610. static void ast_encoder_prepare(struct drm_encoder *encoder)
  611. {
  612. }
  613. static void ast_encoder_commit(struct drm_encoder *encoder)
  614. {
  615. }
  616. static const struct drm_encoder_helper_funcs ast_enc_helper_funcs = {
  617. .dpms = ast_encoder_dpms,
  618. .prepare = ast_encoder_prepare,
  619. .commit = ast_encoder_commit,
  620. .mode_set = ast_encoder_mode_set,
  621. };
  622. static int ast_encoder_init(struct drm_device *dev)
  623. {
  624. struct ast_encoder *ast_encoder;
  625. ast_encoder = kzalloc(sizeof(struct ast_encoder), GFP_KERNEL);
  626. if (!ast_encoder)
  627. return -ENOMEM;
  628. drm_encoder_init(dev, &ast_encoder->base, &ast_enc_funcs,
  629. DRM_MODE_ENCODER_DAC, NULL);
  630. drm_encoder_helper_add(&ast_encoder->base, &ast_enc_helper_funcs);
  631. ast_encoder->base.possible_crtcs = 1;
  632. return 0;
  633. }
  634. static int ast_get_modes(struct drm_connector *connector)
  635. {
  636. struct ast_connector *ast_connector = to_ast_connector(connector);
  637. struct ast_private *ast = connector->dev->dev_private;
  638. struct edid *edid;
  639. int ret;
  640. bool flags = false;
  641. if (ast->tx_chip_type == AST_TX_DP501) {
  642. ast->dp501_maxclk = 0xff;
  643. edid = kmalloc(128, GFP_KERNEL);
  644. if (!edid)
  645. return -ENOMEM;
  646. flags = ast_dp501_read_edid(connector->dev, (u8 *)edid);
  647. if (flags)
  648. ast->dp501_maxclk = ast_get_dp501_max_clk(connector->dev);
  649. else
  650. kfree(edid);
  651. }
  652. if (!flags)
  653. edid = drm_get_edid(connector, &ast_connector->i2c->adapter);
  654. if (edid) {
  655. drm_mode_connector_update_edid_property(&ast_connector->base, edid);
  656. ret = drm_add_edid_modes(connector, edid);
  657. kfree(edid);
  658. return ret;
  659. } else
  660. drm_mode_connector_update_edid_property(&ast_connector->base, NULL);
  661. return 0;
  662. }
  663. static int ast_mode_valid(struct drm_connector *connector,
  664. struct drm_display_mode *mode)
  665. {
  666. struct ast_private *ast = connector->dev->dev_private;
  667. int flags = MODE_NOMODE;
  668. uint32_t jtemp;
  669. if (ast->support_wide_screen) {
  670. if ((mode->hdisplay == 1680) && (mode->vdisplay == 1050))
  671. return MODE_OK;
  672. if ((mode->hdisplay == 1280) && (mode->vdisplay == 800))
  673. return MODE_OK;
  674. if ((mode->hdisplay == 1440) && (mode->vdisplay == 900))
  675. return MODE_OK;
  676. if ((mode->hdisplay == 1360) && (mode->vdisplay == 768))
  677. return MODE_OK;
  678. if ((mode->hdisplay == 1600) && (mode->vdisplay == 900))
  679. return MODE_OK;
  680. if ((ast->chip == AST2100) || (ast->chip == AST2200) || (ast->chip == AST2300) || (ast->chip == AST2400) || (ast->chip == AST1180)) {
  681. if ((mode->hdisplay == 1920) && (mode->vdisplay == 1080))
  682. return MODE_OK;
  683. if ((mode->hdisplay == 1920) && (mode->vdisplay == 1200)) {
  684. jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd1, 0xff);
  685. if (jtemp & 0x01)
  686. return MODE_NOMODE;
  687. else
  688. return MODE_OK;
  689. }
  690. }
  691. }
  692. switch (mode->hdisplay) {
  693. case 640:
  694. if (mode->vdisplay == 480) flags = MODE_OK;
  695. break;
  696. case 800:
  697. if (mode->vdisplay == 600) flags = MODE_OK;
  698. break;
  699. case 1024:
  700. if (mode->vdisplay == 768) flags = MODE_OK;
  701. break;
  702. case 1280:
  703. if (mode->vdisplay == 1024) flags = MODE_OK;
  704. break;
  705. case 1600:
  706. if (mode->vdisplay == 1200) flags = MODE_OK;
  707. break;
  708. default:
  709. return flags;
  710. }
  711. return flags;
  712. }
  713. static void ast_connector_destroy(struct drm_connector *connector)
  714. {
  715. struct ast_connector *ast_connector = to_ast_connector(connector);
  716. ast_i2c_destroy(ast_connector->i2c);
  717. drm_connector_unregister(connector);
  718. drm_connector_cleanup(connector);
  719. kfree(connector);
  720. }
  721. static const struct drm_connector_helper_funcs ast_connector_helper_funcs = {
  722. .mode_valid = ast_mode_valid,
  723. .get_modes = ast_get_modes,
  724. .best_encoder = ast_best_single_encoder,
  725. };
  726. static const struct drm_connector_funcs ast_connector_funcs = {
  727. .dpms = drm_helper_connector_dpms,
  728. .fill_modes = drm_helper_probe_single_connector_modes,
  729. .destroy = ast_connector_destroy,
  730. };
  731. static int ast_connector_init(struct drm_device *dev)
  732. {
  733. struct ast_connector *ast_connector;
  734. struct drm_connector *connector;
  735. struct drm_encoder *encoder;
  736. ast_connector = kzalloc(sizeof(struct ast_connector), GFP_KERNEL);
  737. if (!ast_connector)
  738. return -ENOMEM;
  739. connector = &ast_connector->base;
  740. drm_connector_init(dev, connector, &ast_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  741. drm_connector_helper_add(connector, &ast_connector_helper_funcs);
  742. connector->interlace_allowed = 0;
  743. connector->doublescan_allowed = 0;
  744. drm_connector_register(connector);
  745. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  746. encoder = list_first_entry(&dev->mode_config.encoder_list, struct drm_encoder, head);
  747. drm_mode_connector_attach_encoder(connector, encoder);
  748. ast_connector->i2c = ast_i2c_create(dev);
  749. if (!ast_connector->i2c)
  750. DRM_ERROR("failed to add ddc bus for connector\n");
  751. return 0;
  752. }
  753. /* allocate cursor cache and pin at start of VRAM */
  754. static int ast_cursor_init(struct drm_device *dev)
  755. {
  756. struct ast_private *ast = dev->dev_private;
  757. int size;
  758. int ret;
  759. struct drm_gem_object *obj;
  760. struct ast_bo *bo;
  761. uint64_t gpu_addr;
  762. size = (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE) * AST_DEFAULT_HWC_NUM;
  763. ret = ast_gem_create(dev, size, true, &obj);
  764. if (ret)
  765. return ret;
  766. bo = gem_to_ast_bo(obj);
  767. ret = ast_bo_reserve(bo, false);
  768. if (unlikely(ret != 0))
  769. goto fail;
  770. ret = ast_bo_pin(bo, TTM_PL_FLAG_VRAM, &gpu_addr);
  771. ast_bo_unreserve(bo);
  772. if (ret)
  773. goto fail;
  774. /* kmap the object */
  775. ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &ast->cache_kmap);
  776. if (ret)
  777. goto fail;
  778. ast->cursor_cache = obj;
  779. ast->cursor_cache_gpu_addr = gpu_addr;
  780. DRM_DEBUG_KMS("pinned cursor cache at %llx\n", ast->cursor_cache_gpu_addr);
  781. return 0;
  782. fail:
  783. return ret;
  784. }
  785. static void ast_cursor_fini(struct drm_device *dev)
  786. {
  787. struct ast_private *ast = dev->dev_private;
  788. ttm_bo_kunmap(&ast->cache_kmap);
  789. drm_gem_object_unreference_unlocked(ast->cursor_cache);
  790. }
  791. int ast_mode_init(struct drm_device *dev)
  792. {
  793. ast_cursor_init(dev);
  794. ast_crtc_init(dev);
  795. ast_encoder_init(dev);
  796. ast_connector_init(dev);
  797. return 0;
  798. }
  799. void ast_mode_fini(struct drm_device *dev)
  800. {
  801. ast_cursor_fini(dev);
  802. }
  803. static int get_clock(void *i2c_priv)
  804. {
  805. struct ast_i2c_chan *i2c = i2c_priv;
  806. struct ast_private *ast = i2c->dev->dev_private;
  807. uint32_t val;
  808. val = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4;
  809. return val & 1 ? 1 : 0;
  810. }
  811. static int get_data(void *i2c_priv)
  812. {
  813. struct ast_i2c_chan *i2c = i2c_priv;
  814. struct ast_private *ast = i2c->dev->dev_private;
  815. uint32_t val;
  816. val = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5;
  817. return val & 1 ? 1 : 0;
  818. }
  819. static void set_clock(void *i2c_priv, int clock)
  820. {
  821. struct ast_i2c_chan *i2c = i2c_priv;
  822. struct ast_private *ast = i2c->dev->dev_private;
  823. int i;
  824. u8 ujcrb7, jtemp;
  825. for (i = 0; i < 0x10000; i++) {
  826. ujcrb7 = ((clock & 0x01) ? 0 : 1);
  827. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xfe, ujcrb7);
  828. jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x01);
  829. if (ujcrb7 == jtemp)
  830. break;
  831. }
  832. }
  833. static void set_data(void *i2c_priv, int data)
  834. {
  835. struct ast_i2c_chan *i2c = i2c_priv;
  836. struct ast_private *ast = i2c->dev->dev_private;
  837. int i;
  838. u8 ujcrb7, jtemp;
  839. for (i = 0; i < 0x10000; i++) {
  840. ujcrb7 = ((data & 0x01) ? 0 : 1) << 2;
  841. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xfb, ujcrb7);
  842. jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x04);
  843. if (ujcrb7 == jtemp)
  844. break;
  845. }
  846. }
  847. static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev)
  848. {
  849. struct ast_i2c_chan *i2c;
  850. int ret;
  851. i2c = kzalloc(sizeof(struct ast_i2c_chan), GFP_KERNEL);
  852. if (!i2c)
  853. return NULL;
  854. i2c->adapter.owner = THIS_MODULE;
  855. i2c->adapter.class = I2C_CLASS_DDC;
  856. i2c->adapter.dev.parent = &dev->pdev->dev;
  857. i2c->dev = dev;
  858. i2c_set_adapdata(&i2c->adapter, i2c);
  859. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  860. "AST i2c bit bus");
  861. i2c->adapter.algo_data = &i2c->bit;
  862. i2c->bit.udelay = 20;
  863. i2c->bit.timeout = 2;
  864. i2c->bit.data = i2c;
  865. i2c->bit.setsda = set_data;
  866. i2c->bit.setscl = set_clock;
  867. i2c->bit.getsda = get_data;
  868. i2c->bit.getscl = get_clock;
  869. ret = i2c_bit_add_bus(&i2c->adapter);
  870. if (ret) {
  871. DRM_ERROR("Failed to register bit i2c\n");
  872. goto out_free;
  873. }
  874. return i2c;
  875. out_free:
  876. kfree(i2c);
  877. return NULL;
  878. }
  879. static void ast_i2c_destroy(struct ast_i2c_chan *i2c)
  880. {
  881. if (!i2c)
  882. return;
  883. i2c_del_adapter(&i2c->adapter);
  884. kfree(i2c);
  885. }
  886. static void ast_show_cursor(struct drm_crtc *crtc)
  887. {
  888. struct ast_private *ast = crtc->dev->dev_private;
  889. u8 jreg;
  890. jreg = 0x2;
  891. /* enable ARGB cursor */
  892. jreg |= 1;
  893. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, 0xfc, jreg);
  894. }
  895. static void ast_hide_cursor(struct drm_crtc *crtc)
  896. {
  897. struct ast_private *ast = crtc->dev->dev_private;
  898. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, 0xfc, 0x00);
  899. }
  900. static u32 copy_cursor_image(u8 *src, u8 *dst, int width, int height)
  901. {
  902. union {
  903. u32 ul;
  904. u8 b[4];
  905. } srcdata32[2], data32;
  906. union {
  907. u16 us;
  908. u8 b[2];
  909. } data16;
  910. u32 csum = 0;
  911. s32 alpha_dst_delta, last_alpha_dst_delta;
  912. u8 *srcxor, *dstxor;
  913. int i, j;
  914. u32 per_pixel_copy, two_pixel_copy;
  915. alpha_dst_delta = AST_MAX_HWC_WIDTH << 1;
  916. last_alpha_dst_delta = alpha_dst_delta - (width << 1);
  917. srcxor = src;
  918. dstxor = (u8 *)dst + last_alpha_dst_delta + (AST_MAX_HWC_HEIGHT - height) * alpha_dst_delta;
  919. per_pixel_copy = width & 1;
  920. two_pixel_copy = width >> 1;
  921. for (j = 0; j < height; j++) {
  922. for (i = 0; i < two_pixel_copy; i++) {
  923. srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
  924. srcdata32[1].ul = *((u32 *)(srcxor + 4)) & 0xf0f0f0f0;
  925. data32.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
  926. data32.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
  927. data32.b[2] = srcdata32[1].b[1] | (srcdata32[1].b[0] >> 4);
  928. data32.b[3] = srcdata32[1].b[3] | (srcdata32[1].b[2] >> 4);
  929. writel(data32.ul, dstxor);
  930. csum += data32.ul;
  931. dstxor += 4;
  932. srcxor += 8;
  933. }
  934. for (i = 0; i < per_pixel_copy; i++) {
  935. srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
  936. data16.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
  937. data16.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
  938. writew(data16.us, dstxor);
  939. csum += (u32)data16.us;
  940. dstxor += 2;
  941. srcxor += 4;
  942. }
  943. dstxor += last_alpha_dst_delta;
  944. }
  945. return csum;
  946. }
  947. static int ast_cursor_set(struct drm_crtc *crtc,
  948. struct drm_file *file_priv,
  949. uint32_t handle,
  950. uint32_t width,
  951. uint32_t height)
  952. {
  953. struct ast_private *ast = crtc->dev->dev_private;
  954. struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
  955. struct drm_gem_object *obj;
  956. struct ast_bo *bo;
  957. uint64_t gpu_addr;
  958. u32 csum;
  959. int ret;
  960. struct ttm_bo_kmap_obj uobj_map;
  961. u8 *src, *dst;
  962. bool src_isiomem, dst_isiomem;
  963. if (!handle) {
  964. ast_hide_cursor(crtc);
  965. return 0;
  966. }
  967. if (width > AST_MAX_HWC_WIDTH || height > AST_MAX_HWC_HEIGHT)
  968. return -EINVAL;
  969. obj = drm_gem_object_lookup(file_priv, handle);
  970. if (!obj) {
  971. DRM_ERROR("Cannot find cursor object %x for crtc\n", handle);
  972. return -ENOENT;
  973. }
  974. bo = gem_to_ast_bo(obj);
  975. ret = ast_bo_reserve(bo, false);
  976. if (ret)
  977. goto fail;
  978. ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &uobj_map);
  979. src = ttm_kmap_obj_virtual(&uobj_map, &src_isiomem);
  980. dst = ttm_kmap_obj_virtual(&ast->cache_kmap, &dst_isiomem);
  981. if (src_isiomem == true)
  982. DRM_ERROR("src cursor bo should be in main memory\n");
  983. if (dst_isiomem == false)
  984. DRM_ERROR("dst bo should be in VRAM\n");
  985. dst += (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor;
  986. /* do data transfer to cursor cache */
  987. csum = copy_cursor_image(src, dst, width, height);
  988. /* write checksum + signature */
  989. ttm_bo_kunmap(&uobj_map);
  990. ast_bo_unreserve(bo);
  991. {
  992. u8 *dst = (u8 *)ast->cache_kmap.virtual + (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor + AST_HWC_SIZE;
  993. writel(csum, dst);
  994. writel(width, dst + AST_HWC_SIGNATURE_SizeX);
  995. writel(height, dst + AST_HWC_SIGNATURE_SizeY);
  996. writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTX);
  997. writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTY);
  998. /* set pattern offset */
  999. gpu_addr = ast->cursor_cache_gpu_addr;
  1000. gpu_addr += (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor;
  1001. gpu_addr >>= 3;
  1002. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc8, gpu_addr & 0xff);
  1003. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc9, (gpu_addr >> 8) & 0xff);
  1004. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xca, (gpu_addr >> 16) & 0xff);
  1005. }
  1006. ast_crtc->cursor_width = width;
  1007. ast_crtc->cursor_height = height;
  1008. ast_crtc->offset_x = AST_MAX_HWC_WIDTH - width;
  1009. ast_crtc->offset_y = AST_MAX_HWC_WIDTH - height;
  1010. ast->next_cursor = (ast->next_cursor + 1) % AST_DEFAULT_HWC_NUM;
  1011. ast_show_cursor(crtc);
  1012. drm_gem_object_unreference_unlocked(obj);
  1013. return 0;
  1014. fail:
  1015. drm_gem_object_unreference_unlocked(obj);
  1016. return ret;
  1017. }
  1018. static int ast_cursor_move(struct drm_crtc *crtc,
  1019. int x, int y)
  1020. {
  1021. struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
  1022. struct ast_private *ast = crtc->dev->dev_private;
  1023. int x_offset, y_offset;
  1024. u8 *sig;
  1025. sig = (u8 *)ast->cache_kmap.virtual + (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor + AST_HWC_SIZE;
  1026. writel(x, sig + AST_HWC_SIGNATURE_X);
  1027. writel(y, sig + AST_HWC_SIGNATURE_Y);
  1028. x_offset = ast_crtc->offset_x;
  1029. y_offset = ast_crtc->offset_y;
  1030. if (x < 0) {
  1031. x_offset = (-x) + ast_crtc->offset_x;
  1032. x = 0;
  1033. }
  1034. if (y < 0) {
  1035. y_offset = (-y) + ast_crtc->offset_y;
  1036. y = 0;
  1037. }
  1038. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc2, x_offset);
  1039. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc3, y_offset);
  1040. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc4, (x & 0xff));
  1041. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc5, ((x >> 8) & 0x0f));
  1042. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc6, (y & 0xff));
  1043. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc7, ((y >> 8) & 0x07));
  1044. /* dummy write to fire HWC */
  1045. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xCB, 0xFF, 0x00);
  1046. return 0;
  1047. }