malidp_hw.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691
  1. /*
  2. * (C) COPYRIGHT 2016 ARM Limited. All rights reserved.
  3. * Author: Liviu Dudau <Liviu.Dudau@arm.com>
  4. *
  5. * This program is free software and is provided to you under the terms of the
  6. * GNU General Public License version 2 as published by the Free Software
  7. * Foundation, and any use by you of this program is subject to the terms
  8. * of such GNU licence.
  9. *
  10. * ARM Mali DP500/DP550/DP650 hardware manipulation routines. This is where
  11. * the difference between various versions of the hardware is being dealt with
  12. * in an attempt to provide to the rest of the driver code a unified view
  13. */
  14. #include <linux/types.h>
  15. #include <linux/io.h>
  16. #include <drm/drmP.h>
  17. #include <video/videomode.h>
  18. #include <video/display_timing.h>
  19. #include "malidp_drv.h"
  20. #include "malidp_hw.h"
  21. static const struct malidp_input_format malidp500_de_formats[] = {
  22. /* fourcc, layers supporting the format, internal id */
  23. { DRM_FORMAT_ARGB2101010, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 0 },
  24. { DRM_FORMAT_ABGR2101010, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 1 },
  25. { DRM_FORMAT_ARGB8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 2 },
  26. { DRM_FORMAT_ABGR8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 3 },
  27. { DRM_FORMAT_XRGB8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 4 },
  28. { DRM_FORMAT_XBGR8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 5 },
  29. { DRM_FORMAT_RGB888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 6 },
  30. { DRM_FORMAT_BGR888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 7 },
  31. { DRM_FORMAT_RGBA5551, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 8 },
  32. { DRM_FORMAT_ABGR1555, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 9 },
  33. { DRM_FORMAT_RGB565, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 10 },
  34. { DRM_FORMAT_BGR565, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 11 },
  35. { DRM_FORMAT_UYVY, DE_VIDEO1, 12 },
  36. { DRM_FORMAT_YUYV, DE_VIDEO1, 13 },
  37. { DRM_FORMAT_NV12, DE_VIDEO1, 14 },
  38. { DRM_FORMAT_YUV420, DE_VIDEO1, 15 },
  39. };
  40. #define MALIDP_ID(__group, __format) \
  41. ((((__group) & 0x7) << 3) | ((__format) & 0x7))
  42. #define MALIDP_COMMON_FORMATS \
  43. /* fourcc, layers supporting the format, internal id */ \
  44. { DRM_FORMAT_ARGB2101010, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(0, 0) }, \
  45. { DRM_FORMAT_ABGR2101010, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(0, 1) }, \
  46. { DRM_FORMAT_RGBA1010102, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(0, 2) }, \
  47. { DRM_FORMAT_BGRA1010102, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(0, 3) }, \
  48. { DRM_FORMAT_ARGB8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(1, 0) }, \
  49. { DRM_FORMAT_ABGR8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(1, 1) }, \
  50. { DRM_FORMAT_RGBA8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(1, 2) }, \
  51. { DRM_FORMAT_BGRA8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(1, 3) }, \
  52. { DRM_FORMAT_XRGB8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(2, 0) }, \
  53. { DRM_FORMAT_XBGR8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(2, 1) }, \
  54. { DRM_FORMAT_RGBX8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(2, 2) }, \
  55. { DRM_FORMAT_BGRX8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(2, 3) }, \
  56. { DRM_FORMAT_RGB888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(3, 0) }, \
  57. { DRM_FORMAT_BGR888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(3, 1) }, \
  58. { DRM_FORMAT_RGBA5551, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(4, 0) }, \
  59. { DRM_FORMAT_ABGR1555, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(4, 1) }, \
  60. { DRM_FORMAT_RGB565, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(4, 2) }, \
  61. { DRM_FORMAT_BGR565, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(4, 3) }, \
  62. { DRM_FORMAT_YUYV, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 2) }, \
  63. { DRM_FORMAT_UYVY, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 3) }, \
  64. { DRM_FORMAT_NV12, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 6) }, \
  65. { DRM_FORMAT_YUV420, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 7) }
  66. static const struct malidp_input_format malidp550_de_formats[] = {
  67. MALIDP_COMMON_FORMATS,
  68. };
  69. static const struct malidp_layer malidp500_layers[] = {
  70. { DE_VIDEO1, MALIDP500_DE_LV_BASE, MALIDP500_DE_LV_PTR_BASE },
  71. { DE_GRAPHICS1, MALIDP500_DE_LG1_BASE, MALIDP500_DE_LG1_PTR_BASE },
  72. { DE_GRAPHICS2, MALIDP500_DE_LG2_BASE, MALIDP500_DE_LG2_PTR_BASE },
  73. };
  74. static const struct malidp_layer malidp550_layers[] = {
  75. { DE_VIDEO1, MALIDP550_DE_LV1_BASE, MALIDP550_DE_LV1_PTR_BASE },
  76. { DE_GRAPHICS1, MALIDP550_DE_LG_BASE, MALIDP550_DE_LG_PTR_BASE },
  77. { DE_VIDEO2, MALIDP550_DE_LV2_BASE, MALIDP550_DE_LV2_PTR_BASE },
  78. { DE_SMART, MALIDP550_DE_LS_BASE, MALIDP550_DE_LS_PTR_BASE },
  79. };
  80. #define MALIDP_DE_DEFAULT_PREFETCH_START 5
  81. static int malidp500_query_hw(struct malidp_hw_device *hwdev)
  82. {
  83. u32 conf = malidp_hw_read(hwdev, MALIDP500_CONFIG_ID);
  84. /* bit 4 of the CONFIG_ID register holds the line size multiplier */
  85. u8 ln_size_mult = conf & 0x10 ? 2 : 1;
  86. hwdev->min_line_size = 2;
  87. hwdev->max_line_size = SZ_2K * ln_size_mult;
  88. hwdev->rotation_memory[0] = SZ_1K * 64 * ln_size_mult;
  89. hwdev->rotation_memory[1] = 0; /* no second rotation memory bank */
  90. return 0;
  91. }
  92. static void malidp500_enter_config_mode(struct malidp_hw_device *hwdev)
  93. {
  94. u32 status, count = 100;
  95. malidp_hw_setbits(hwdev, MALIDP500_DC_CONFIG_REQ, MALIDP500_DC_CONTROL);
  96. while (count) {
  97. status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
  98. if ((status & MALIDP500_DC_CONFIG_REQ) == MALIDP500_DC_CONFIG_REQ)
  99. break;
  100. /*
  101. * entering config mode can take as long as the rendering
  102. * of a full frame, hence the long sleep here
  103. */
  104. usleep_range(1000, 10000);
  105. count--;
  106. }
  107. WARN(count == 0, "timeout while entering config mode");
  108. }
  109. static void malidp500_leave_config_mode(struct malidp_hw_device *hwdev)
  110. {
  111. u32 status, count = 100;
  112. malidp_hw_clearbits(hwdev, MALIDP_CFG_VALID, MALIDP500_CONFIG_VALID);
  113. malidp_hw_clearbits(hwdev, MALIDP500_DC_CONFIG_REQ, MALIDP500_DC_CONTROL);
  114. while (count) {
  115. status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
  116. if ((status & MALIDP500_DC_CONFIG_REQ) == 0)
  117. break;
  118. usleep_range(100, 1000);
  119. count--;
  120. }
  121. WARN(count == 0, "timeout while leaving config mode");
  122. }
  123. static bool malidp500_in_config_mode(struct malidp_hw_device *hwdev)
  124. {
  125. u32 status;
  126. status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
  127. if ((status & MALIDP500_DC_CONFIG_REQ) == MALIDP500_DC_CONFIG_REQ)
  128. return true;
  129. return false;
  130. }
  131. static void malidp500_set_config_valid(struct malidp_hw_device *hwdev)
  132. {
  133. malidp_hw_setbits(hwdev, MALIDP_CFG_VALID, MALIDP500_CONFIG_VALID);
  134. }
  135. static void malidp500_modeset(struct malidp_hw_device *hwdev, struct videomode *mode)
  136. {
  137. u32 val = 0;
  138. malidp_hw_clearbits(hwdev, MALIDP500_DC_CLEAR_MASK, MALIDP500_DC_CONTROL);
  139. if (mode->flags & DISPLAY_FLAGS_HSYNC_HIGH)
  140. val |= MALIDP500_HSYNCPOL;
  141. if (mode->flags & DISPLAY_FLAGS_VSYNC_HIGH)
  142. val |= MALIDP500_VSYNCPOL;
  143. val |= MALIDP_DE_DEFAULT_PREFETCH_START;
  144. malidp_hw_setbits(hwdev, val, MALIDP500_DC_CONTROL);
  145. /*
  146. * Mali-DP500 encodes the background color like this:
  147. * - red @ MALIDP500_BGND_COLOR[12:0]
  148. * - green @ MALIDP500_BGND_COLOR[27:16]
  149. * - blue @ (MALIDP500_BGND_COLOR + 4)[12:0]
  150. */
  151. val = ((MALIDP_BGND_COLOR_G & 0xfff) << 16) |
  152. (MALIDP_BGND_COLOR_R & 0xfff);
  153. malidp_hw_write(hwdev, val, MALIDP500_BGND_COLOR);
  154. malidp_hw_write(hwdev, MALIDP_BGND_COLOR_B, MALIDP500_BGND_COLOR + 4);
  155. val = MALIDP_DE_H_FRONTPORCH(mode->hfront_porch) |
  156. MALIDP_DE_H_BACKPORCH(mode->hback_porch);
  157. malidp_hw_write(hwdev, val, MALIDP500_TIMINGS_BASE + MALIDP_DE_H_TIMINGS);
  158. val = MALIDP500_DE_V_FRONTPORCH(mode->vfront_porch) |
  159. MALIDP_DE_V_BACKPORCH(mode->vback_porch);
  160. malidp_hw_write(hwdev, val, MALIDP500_TIMINGS_BASE + MALIDP_DE_V_TIMINGS);
  161. val = MALIDP_DE_H_SYNCWIDTH(mode->hsync_len) |
  162. MALIDP_DE_V_SYNCWIDTH(mode->vsync_len);
  163. malidp_hw_write(hwdev, val, MALIDP500_TIMINGS_BASE + MALIDP_DE_SYNC_WIDTH);
  164. val = MALIDP_DE_H_ACTIVE(mode->hactive) | MALIDP_DE_V_ACTIVE(mode->vactive);
  165. malidp_hw_write(hwdev, val, MALIDP500_TIMINGS_BASE + MALIDP_DE_HV_ACTIVE);
  166. if (mode->flags & DISPLAY_FLAGS_INTERLACED)
  167. malidp_hw_setbits(hwdev, MALIDP_DISP_FUNC_ILACED, MALIDP_DE_DISPLAY_FUNC);
  168. else
  169. malidp_hw_clearbits(hwdev, MALIDP_DISP_FUNC_ILACED, MALIDP_DE_DISPLAY_FUNC);
  170. }
  171. static int malidp500_rotmem_required(struct malidp_hw_device *hwdev, u16 w, u16 h, u32 fmt)
  172. {
  173. /* RGB888 or BGR888 can't be rotated */
  174. if ((fmt == DRM_FORMAT_RGB888) || (fmt == DRM_FORMAT_BGR888))
  175. return -EINVAL;
  176. /*
  177. * Each layer needs enough rotation memory to fit 8 lines
  178. * worth of pixel data. Required size is then:
  179. * size = rotated_width * (bpp / 8) * 8;
  180. */
  181. return w * drm_format_plane_cpp(fmt, 0) * 8;
  182. }
  183. static int malidp550_query_hw(struct malidp_hw_device *hwdev)
  184. {
  185. u32 conf = malidp_hw_read(hwdev, MALIDP550_CONFIG_ID);
  186. u8 ln_size = (conf >> 4) & 0x3, rsize;
  187. hwdev->min_line_size = 2;
  188. switch (ln_size) {
  189. case 0:
  190. hwdev->max_line_size = SZ_2K;
  191. /* two banks of 64KB for rotation memory */
  192. rsize = 64;
  193. break;
  194. case 1:
  195. hwdev->max_line_size = SZ_4K;
  196. /* two banks of 128KB for rotation memory */
  197. rsize = 128;
  198. break;
  199. case 2:
  200. hwdev->max_line_size = 1280;
  201. /* two banks of 40KB for rotation memory */
  202. rsize = 40;
  203. break;
  204. case 3:
  205. /* reserved value */
  206. hwdev->max_line_size = 0;
  207. return -EINVAL;
  208. }
  209. hwdev->rotation_memory[0] = hwdev->rotation_memory[1] = rsize * SZ_1K;
  210. return 0;
  211. }
  212. static void malidp550_enter_config_mode(struct malidp_hw_device *hwdev)
  213. {
  214. u32 status, count = 100;
  215. malidp_hw_setbits(hwdev, MALIDP550_DC_CONFIG_REQ, MALIDP550_DC_CONTROL);
  216. while (count) {
  217. status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
  218. if ((status & MALIDP550_DC_CONFIG_REQ) == MALIDP550_DC_CONFIG_REQ)
  219. break;
  220. /*
  221. * entering config mode can take as long as the rendering
  222. * of a full frame, hence the long sleep here
  223. */
  224. usleep_range(1000, 10000);
  225. count--;
  226. }
  227. WARN(count == 0, "timeout while entering config mode");
  228. }
  229. static void malidp550_leave_config_mode(struct malidp_hw_device *hwdev)
  230. {
  231. u32 status, count = 100;
  232. malidp_hw_clearbits(hwdev, MALIDP_CFG_VALID, MALIDP550_CONFIG_VALID);
  233. malidp_hw_clearbits(hwdev, MALIDP550_DC_CONFIG_REQ, MALIDP550_DC_CONTROL);
  234. while (count) {
  235. status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
  236. if ((status & MALIDP550_DC_CONFIG_REQ) == 0)
  237. break;
  238. usleep_range(100, 1000);
  239. count--;
  240. }
  241. WARN(count == 0, "timeout while leaving config mode");
  242. }
  243. static bool malidp550_in_config_mode(struct malidp_hw_device *hwdev)
  244. {
  245. u32 status;
  246. status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
  247. if ((status & MALIDP550_DC_CONFIG_REQ) == MALIDP550_DC_CONFIG_REQ)
  248. return true;
  249. return false;
  250. }
  251. static void malidp550_set_config_valid(struct malidp_hw_device *hwdev)
  252. {
  253. malidp_hw_setbits(hwdev, MALIDP_CFG_VALID, MALIDP550_CONFIG_VALID);
  254. }
  255. static void malidp550_modeset(struct malidp_hw_device *hwdev, struct videomode *mode)
  256. {
  257. u32 val = MALIDP_DE_DEFAULT_PREFETCH_START;
  258. malidp_hw_write(hwdev, val, MALIDP550_DE_CONTROL);
  259. /*
  260. * Mali-DP550 and Mali-DP650 encode the background color like this:
  261. * - red @ MALIDP550_DE_BGND_COLOR[23:16]
  262. * - green @ MALIDP550_DE_BGND_COLOR[15:8]
  263. * - blue @ MALIDP550_DE_BGND_COLOR[7:0]
  264. *
  265. * We need to truncate the least significant 4 bits from the default
  266. * MALIDP_BGND_COLOR_x values
  267. */
  268. val = (((MALIDP_BGND_COLOR_R >> 4) & 0xff) << 16) |
  269. (((MALIDP_BGND_COLOR_G >> 4) & 0xff) << 8) |
  270. ((MALIDP_BGND_COLOR_B >> 4) & 0xff);
  271. malidp_hw_write(hwdev, val, MALIDP550_DE_BGND_COLOR);
  272. val = MALIDP_DE_H_FRONTPORCH(mode->hfront_porch) |
  273. MALIDP_DE_H_BACKPORCH(mode->hback_porch);
  274. malidp_hw_write(hwdev, val, MALIDP550_TIMINGS_BASE + MALIDP_DE_H_TIMINGS);
  275. val = MALIDP550_DE_V_FRONTPORCH(mode->vfront_porch) |
  276. MALIDP_DE_V_BACKPORCH(mode->vback_porch);
  277. malidp_hw_write(hwdev, val, MALIDP550_TIMINGS_BASE + MALIDP_DE_V_TIMINGS);
  278. val = MALIDP_DE_H_SYNCWIDTH(mode->hsync_len) |
  279. MALIDP_DE_V_SYNCWIDTH(mode->vsync_len);
  280. if (mode->flags & DISPLAY_FLAGS_HSYNC_HIGH)
  281. val |= MALIDP550_HSYNCPOL;
  282. if (mode->flags & DISPLAY_FLAGS_VSYNC_HIGH)
  283. val |= MALIDP550_VSYNCPOL;
  284. malidp_hw_write(hwdev, val, MALIDP550_TIMINGS_BASE + MALIDP_DE_SYNC_WIDTH);
  285. val = MALIDP_DE_H_ACTIVE(mode->hactive) | MALIDP_DE_V_ACTIVE(mode->vactive);
  286. malidp_hw_write(hwdev, val, MALIDP550_TIMINGS_BASE + MALIDP_DE_HV_ACTIVE);
  287. if (mode->flags & DISPLAY_FLAGS_INTERLACED)
  288. malidp_hw_setbits(hwdev, MALIDP_DISP_FUNC_ILACED, MALIDP_DE_DISPLAY_FUNC);
  289. else
  290. malidp_hw_clearbits(hwdev, MALIDP_DISP_FUNC_ILACED, MALIDP_DE_DISPLAY_FUNC);
  291. }
  292. static int malidp550_rotmem_required(struct malidp_hw_device *hwdev, u16 w, u16 h, u32 fmt)
  293. {
  294. u32 bytes_per_col;
  295. /* raw RGB888 or BGR888 can't be rotated */
  296. if ((fmt == DRM_FORMAT_RGB888) || (fmt == DRM_FORMAT_BGR888))
  297. return -EINVAL;
  298. switch (fmt) {
  299. /* 8 lines at 4 bytes per pixel */
  300. case DRM_FORMAT_ARGB2101010:
  301. case DRM_FORMAT_ABGR2101010:
  302. case DRM_FORMAT_RGBA1010102:
  303. case DRM_FORMAT_BGRA1010102:
  304. case DRM_FORMAT_ARGB8888:
  305. case DRM_FORMAT_ABGR8888:
  306. case DRM_FORMAT_RGBA8888:
  307. case DRM_FORMAT_BGRA8888:
  308. case DRM_FORMAT_XRGB8888:
  309. case DRM_FORMAT_XBGR8888:
  310. case DRM_FORMAT_RGBX8888:
  311. case DRM_FORMAT_BGRX8888:
  312. case DRM_FORMAT_RGB888:
  313. case DRM_FORMAT_BGR888:
  314. /* 16 lines at 2 bytes per pixel */
  315. case DRM_FORMAT_RGBA5551:
  316. case DRM_FORMAT_ABGR1555:
  317. case DRM_FORMAT_RGB565:
  318. case DRM_FORMAT_BGR565:
  319. case DRM_FORMAT_UYVY:
  320. case DRM_FORMAT_YUYV:
  321. bytes_per_col = 32;
  322. break;
  323. /* 16 lines at 1.5 bytes per pixel */
  324. case DRM_FORMAT_NV12:
  325. case DRM_FORMAT_YUV420:
  326. bytes_per_col = 24;
  327. break;
  328. default:
  329. return -EINVAL;
  330. }
  331. return w * bytes_per_col;
  332. }
  333. static int malidp650_query_hw(struct malidp_hw_device *hwdev)
  334. {
  335. u32 conf = malidp_hw_read(hwdev, MALIDP550_CONFIG_ID);
  336. u8 ln_size = (conf >> 4) & 0x3, rsize;
  337. hwdev->min_line_size = 4;
  338. switch (ln_size) {
  339. case 0:
  340. case 2:
  341. /* reserved values */
  342. hwdev->max_line_size = 0;
  343. return -EINVAL;
  344. case 1:
  345. hwdev->max_line_size = SZ_4K;
  346. /* two banks of 128KB for rotation memory */
  347. rsize = 128;
  348. break;
  349. case 3:
  350. hwdev->max_line_size = 2560;
  351. /* two banks of 80KB for rotation memory */
  352. rsize = 80;
  353. }
  354. hwdev->rotation_memory[0] = hwdev->rotation_memory[1] = rsize * SZ_1K;
  355. return 0;
  356. }
  357. const struct malidp_hw_device malidp_device[MALIDP_MAX_DEVICES] = {
  358. [MALIDP_500] = {
  359. .map = {
  360. .se_base = MALIDP500_SE_BASE,
  361. .dc_base = MALIDP500_DC_BASE,
  362. .out_depth_base = MALIDP500_OUTPUT_DEPTH,
  363. .features = 0, /* no CLEARIRQ register */
  364. .n_layers = ARRAY_SIZE(malidp500_layers),
  365. .layers = malidp500_layers,
  366. .de_irq_map = {
  367. .irq_mask = MALIDP_DE_IRQ_UNDERRUN |
  368. MALIDP500_DE_IRQ_AXI_ERR |
  369. MALIDP500_DE_IRQ_VSYNC |
  370. MALIDP500_DE_IRQ_GLOBAL,
  371. .vsync_irq = MALIDP500_DE_IRQ_VSYNC,
  372. },
  373. .se_irq_map = {
  374. .irq_mask = MALIDP500_SE_IRQ_CONF_MODE,
  375. .vsync_irq = 0,
  376. },
  377. .dc_irq_map = {
  378. .irq_mask = MALIDP500_DE_IRQ_CONF_VALID,
  379. .vsync_irq = MALIDP500_DE_IRQ_CONF_VALID,
  380. },
  381. .input_formats = malidp500_de_formats,
  382. .n_input_formats = ARRAY_SIZE(malidp500_de_formats),
  383. .bus_align_bytes = 8,
  384. },
  385. .query_hw = malidp500_query_hw,
  386. .enter_config_mode = malidp500_enter_config_mode,
  387. .leave_config_mode = malidp500_leave_config_mode,
  388. .in_config_mode = malidp500_in_config_mode,
  389. .set_config_valid = malidp500_set_config_valid,
  390. .modeset = malidp500_modeset,
  391. .rotmem_required = malidp500_rotmem_required,
  392. },
  393. [MALIDP_550] = {
  394. .map = {
  395. .se_base = MALIDP550_SE_BASE,
  396. .dc_base = MALIDP550_DC_BASE,
  397. .out_depth_base = MALIDP550_DE_OUTPUT_DEPTH,
  398. .features = MALIDP_REGMAP_HAS_CLEARIRQ,
  399. .n_layers = ARRAY_SIZE(malidp550_layers),
  400. .layers = malidp550_layers,
  401. .de_irq_map = {
  402. .irq_mask = MALIDP_DE_IRQ_UNDERRUN |
  403. MALIDP550_DE_IRQ_VSYNC,
  404. .vsync_irq = MALIDP550_DE_IRQ_VSYNC,
  405. },
  406. .se_irq_map = {
  407. .irq_mask = MALIDP550_SE_IRQ_EOW |
  408. MALIDP550_SE_IRQ_AXI_ERR,
  409. },
  410. .dc_irq_map = {
  411. .irq_mask = MALIDP550_DC_IRQ_CONF_VALID,
  412. .vsync_irq = MALIDP550_DC_IRQ_CONF_VALID,
  413. },
  414. .input_formats = malidp550_de_formats,
  415. .n_input_formats = ARRAY_SIZE(malidp550_de_formats),
  416. .bus_align_bytes = 8,
  417. },
  418. .query_hw = malidp550_query_hw,
  419. .enter_config_mode = malidp550_enter_config_mode,
  420. .leave_config_mode = malidp550_leave_config_mode,
  421. .in_config_mode = malidp550_in_config_mode,
  422. .set_config_valid = malidp550_set_config_valid,
  423. .modeset = malidp550_modeset,
  424. .rotmem_required = malidp550_rotmem_required,
  425. },
  426. [MALIDP_650] = {
  427. .map = {
  428. .se_base = MALIDP550_SE_BASE,
  429. .dc_base = MALIDP550_DC_BASE,
  430. .out_depth_base = MALIDP550_DE_OUTPUT_DEPTH,
  431. .features = MALIDP_REGMAP_HAS_CLEARIRQ,
  432. .n_layers = ARRAY_SIZE(malidp550_layers),
  433. .layers = malidp550_layers,
  434. .de_irq_map = {
  435. .irq_mask = MALIDP_DE_IRQ_UNDERRUN |
  436. MALIDP650_DE_IRQ_DRIFT |
  437. MALIDP550_DE_IRQ_VSYNC,
  438. .vsync_irq = MALIDP550_DE_IRQ_VSYNC,
  439. },
  440. .se_irq_map = {
  441. .irq_mask = MALIDP550_SE_IRQ_EOW |
  442. MALIDP550_SE_IRQ_AXI_ERR,
  443. },
  444. .dc_irq_map = {
  445. .irq_mask = MALIDP550_DC_IRQ_CONF_VALID,
  446. .vsync_irq = MALIDP550_DC_IRQ_CONF_VALID,
  447. },
  448. .input_formats = malidp550_de_formats,
  449. .n_input_formats = ARRAY_SIZE(malidp550_de_formats),
  450. .bus_align_bytes = 16,
  451. },
  452. .query_hw = malidp650_query_hw,
  453. .enter_config_mode = malidp550_enter_config_mode,
  454. .leave_config_mode = malidp550_leave_config_mode,
  455. .in_config_mode = malidp550_in_config_mode,
  456. .set_config_valid = malidp550_set_config_valid,
  457. .modeset = malidp550_modeset,
  458. .rotmem_required = malidp550_rotmem_required,
  459. },
  460. };
  461. u8 malidp_hw_get_format_id(const struct malidp_hw_regmap *map,
  462. u8 layer_id, u32 format)
  463. {
  464. unsigned int i;
  465. for (i = 0; i < map->n_input_formats; i++) {
  466. if (((map->input_formats[i].layer & layer_id) == layer_id) &&
  467. (map->input_formats[i].format == format))
  468. return map->input_formats[i].id;
  469. }
  470. return MALIDP_INVALID_FORMAT_ID;
  471. }
  472. static void malidp_hw_clear_irq(struct malidp_hw_device *hwdev, u8 block, u32 irq)
  473. {
  474. u32 base = malidp_get_block_base(hwdev, block);
  475. if (hwdev->map.features & MALIDP_REGMAP_HAS_CLEARIRQ)
  476. malidp_hw_write(hwdev, irq, base + MALIDP_REG_CLEARIRQ);
  477. else
  478. malidp_hw_write(hwdev, irq, base + MALIDP_REG_STATUS);
  479. }
  480. static irqreturn_t malidp_de_irq(int irq, void *arg)
  481. {
  482. struct drm_device *drm = arg;
  483. struct malidp_drm *malidp = drm->dev_private;
  484. struct malidp_hw_device *hwdev;
  485. const struct malidp_irq_map *de;
  486. u32 status, mask, dc_status;
  487. irqreturn_t ret = IRQ_NONE;
  488. if (!drm->dev_private)
  489. return IRQ_HANDLED;
  490. hwdev = malidp->dev;
  491. de = &hwdev->map.de_irq_map;
  492. /* first handle the config valid IRQ */
  493. dc_status = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_REG_STATUS);
  494. if (dc_status & hwdev->map.dc_irq_map.vsync_irq) {
  495. /* we have a page flip event */
  496. atomic_set(&malidp->config_valid, 1);
  497. malidp_hw_clear_irq(hwdev, MALIDP_DC_BLOCK, dc_status);
  498. ret = IRQ_WAKE_THREAD;
  499. }
  500. status = malidp_hw_read(hwdev, MALIDP_REG_STATUS);
  501. if (!(status & de->irq_mask))
  502. return ret;
  503. mask = malidp_hw_read(hwdev, MALIDP_REG_MASKIRQ);
  504. status &= mask;
  505. if (status & de->vsync_irq)
  506. drm_crtc_handle_vblank(&malidp->crtc);
  507. malidp_hw_clear_irq(hwdev, MALIDP_DE_BLOCK, status);
  508. return (ret == IRQ_NONE) ? IRQ_HANDLED : ret;
  509. }
  510. static irqreturn_t malidp_de_irq_thread_handler(int irq, void *arg)
  511. {
  512. struct drm_device *drm = arg;
  513. struct malidp_drm *malidp = drm->dev_private;
  514. wake_up(&malidp->wq);
  515. return IRQ_HANDLED;
  516. }
  517. int malidp_de_irq_init(struct drm_device *drm, int irq)
  518. {
  519. struct malidp_drm *malidp = drm->dev_private;
  520. struct malidp_hw_device *hwdev = malidp->dev;
  521. int ret;
  522. /* ensure interrupts are disabled */
  523. malidp_hw_disable_irq(hwdev, MALIDP_DE_BLOCK, 0xffffffff);
  524. malidp_hw_clear_irq(hwdev, MALIDP_DE_BLOCK, 0xffffffff);
  525. malidp_hw_disable_irq(hwdev, MALIDP_DC_BLOCK, 0xffffffff);
  526. malidp_hw_clear_irq(hwdev, MALIDP_DC_BLOCK, 0xffffffff);
  527. ret = devm_request_threaded_irq(drm->dev, irq, malidp_de_irq,
  528. malidp_de_irq_thread_handler,
  529. IRQF_SHARED, "malidp-de", drm);
  530. if (ret < 0) {
  531. DRM_ERROR("failed to install DE IRQ handler\n");
  532. return ret;
  533. }
  534. /* first enable the DC block IRQs */
  535. malidp_hw_enable_irq(hwdev, MALIDP_DC_BLOCK,
  536. hwdev->map.dc_irq_map.irq_mask);
  537. /* now enable the DE block IRQs */
  538. malidp_hw_enable_irq(hwdev, MALIDP_DE_BLOCK,
  539. hwdev->map.de_irq_map.irq_mask);
  540. return 0;
  541. }
  542. void malidp_de_irq_fini(struct drm_device *drm)
  543. {
  544. struct malidp_drm *malidp = drm->dev_private;
  545. struct malidp_hw_device *hwdev = malidp->dev;
  546. malidp_hw_disable_irq(hwdev, MALIDP_DE_BLOCK,
  547. hwdev->map.de_irq_map.irq_mask);
  548. malidp_hw_disable_irq(hwdev, MALIDP_DC_BLOCK,
  549. hwdev->map.dc_irq_map.irq_mask);
  550. }
  551. static irqreturn_t malidp_se_irq(int irq, void *arg)
  552. {
  553. struct drm_device *drm = arg;
  554. struct malidp_drm *malidp = drm->dev_private;
  555. struct malidp_hw_device *hwdev = malidp->dev;
  556. u32 status, mask;
  557. status = malidp_hw_read(hwdev, hwdev->map.se_base + MALIDP_REG_STATUS);
  558. if (!(status & hwdev->map.se_irq_map.irq_mask))
  559. return IRQ_NONE;
  560. mask = malidp_hw_read(hwdev, hwdev->map.se_base + MALIDP_REG_MASKIRQ);
  561. status = malidp_hw_read(hwdev, hwdev->map.se_base + MALIDP_REG_STATUS);
  562. status &= mask;
  563. /* ToDo: status decoding and firing up of VSYNC and page flip events */
  564. malidp_hw_clear_irq(hwdev, MALIDP_SE_BLOCK, status);
  565. return IRQ_HANDLED;
  566. }
  567. static irqreturn_t malidp_se_irq_thread_handler(int irq, void *arg)
  568. {
  569. return IRQ_HANDLED;
  570. }
  571. int malidp_se_irq_init(struct drm_device *drm, int irq)
  572. {
  573. struct malidp_drm *malidp = drm->dev_private;
  574. struct malidp_hw_device *hwdev = malidp->dev;
  575. int ret;
  576. /* ensure interrupts are disabled */
  577. malidp_hw_disable_irq(hwdev, MALIDP_SE_BLOCK, 0xffffffff);
  578. malidp_hw_clear_irq(hwdev, MALIDP_SE_BLOCK, 0xffffffff);
  579. ret = devm_request_threaded_irq(drm->dev, irq, malidp_se_irq,
  580. malidp_se_irq_thread_handler,
  581. IRQF_SHARED, "malidp-se", drm);
  582. if (ret < 0) {
  583. DRM_ERROR("failed to install SE IRQ handler\n");
  584. return ret;
  585. }
  586. malidp_hw_enable_irq(hwdev, MALIDP_SE_BLOCK,
  587. hwdev->map.se_irq_map.irq_mask);
  588. return 0;
  589. }
  590. void malidp_se_irq_fini(struct drm_device *drm)
  591. {
  592. struct malidp_drm *malidp = drm->dev_private;
  593. struct malidp_hw_device *hwdev = malidp->dev;
  594. malidp_hw_disable_irq(hwdev, MALIDP_SE_BLOCK,
  595. hwdev->map.se_irq_map.irq_mask);
  596. }