smu74.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef SMU74_H
  24. #define SMU74_H
  25. #pragma pack(push, 1)
  26. #define SMU__DGPU_ONLY
  27. #define SMU__NUM_SCLK_DPM_STATE 8
  28. #define SMU__NUM_MCLK_DPM_LEVELS 4
  29. #define SMU__NUM_LCLK_DPM_LEVELS 8
  30. #define SMU__NUM_PCIE_DPM_LEVELS 8
  31. #define EXP_M1 35
  32. #define EXP_M2 92821
  33. #define EXP_B 66629747
  34. #define EXP_M1_1 365
  35. #define EXP_M2_1 658700
  36. #define EXP_B_1 305506134
  37. #define EXP_M1_2 189
  38. #define EXP_M2_2 379692
  39. #define EXP_B_2 194609469
  40. #define EXP_M1_3 99
  41. #define EXP_M2_3 217915
  42. #define EXP_B_3 122255994
  43. #define EXP_M1_4 51
  44. #define EXP_M2_4 122643
  45. #define EXP_B_4 74893384
  46. #define EXP_M1_5 423
  47. #define EXP_M2_5 1103326
  48. #define EXP_B_5 728122621
  49. enum SID_OPTION {
  50. SID_OPTION_HI,
  51. SID_OPTION_LO,
  52. SID_OPTION_COUNT
  53. };
  54. enum Poly3rdOrderCoeff {
  55. LEAKAGE_TEMPERATURE_SCALAR,
  56. LEAKAGE_VOLTAGE_SCALAR,
  57. DYNAMIC_VOLTAGE_SCALAR,
  58. POLY_3RD_ORDER_COUNT
  59. };
  60. struct SMU7_Poly3rdOrder_Data {
  61. int32_t a;
  62. int32_t b;
  63. int32_t c;
  64. int32_t d;
  65. uint8_t a_shift;
  66. uint8_t b_shift;
  67. uint8_t c_shift;
  68. uint8_t x_shift;
  69. };
  70. typedef struct SMU7_Poly3rdOrder_Data SMU7_Poly3rdOrder_Data;
  71. struct Power_Calculator_Data {
  72. uint16_t NoLoadVoltage;
  73. uint16_t LoadVoltage;
  74. uint16_t Resistance;
  75. uint16_t Temperature;
  76. uint16_t BaseLeakage;
  77. uint16_t LkgTempScalar;
  78. uint16_t LkgVoltScalar;
  79. uint16_t LkgAreaScalar;
  80. uint16_t LkgPower;
  81. uint16_t DynVoltScalar;
  82. uint32_t Cac;
  83. uint32_t DynPower;
  84. uint32_t TotalCurrent;
  85. uint32_t TotalPower;
  86. };
  87. typedef struct Power_Calculator_Data PowerCalculatorData_t;
  88. struct Gc_Cac_Weight_Data {
  89. uint8_t index;
  90. uint32_t value;
  91. };
  92. typedef struct Gc_Cac_Weight_Data GcCacWeight_Data;
  93. typedef struct {
  94. uint32_t high;
  95. uint32_t low;
  96. } data_64_t;
  97. typedef struct {
  98. data_64_t high;
  99. data_64_t low;
  100. } data_128_t;
  101. #define SMU7_CONTEXT_ID_SMC 1
  102. #define SMU7_CONTEXT_ID_VBIOS 2
  103. #define SMU74_MAX_LEVELS_VDDC 16
  104. #define SMU74_MAX_LEVELS_VDDGFX 16
  105. #define SMU74_MAX_LEVELS_VDDCI 8
  106. #define SMU74_MAX_LEVELS_MVDD 4
  107. #define SMU_MAX_SMIO_LEVELS 4
  108. #define SMU74_MAX_LEVELS_GRAPHICS SMU__NUM_SCLK_DPM_STATE /* SCLK + SQ DPM + ULV */
  109. #define SMU74_MAX_LEVELS_MEMORY SMU__NUM_MCLK_DPM_LEVELS /* MCLK Levels DPM */
  110. #define SMU74_MAX_LEVELS_GIO SMU__NUM_LCLK_DPM_LEVELS /* LCLK Levels */
  111. #define SMU74_MAX_LEVELS_LINK SMU__NUM_PCIE_DPM_LEVELS /* PCIe speed and number of lanes */
  112. #define SMU74_MAX_LEVELS_UVD 8 /* VCLK/DCLK levels for UVD */
  113. #define SMU74_MAX_LEVELS_VCE 8 /* ECLK levels for VCE */
  114. #define SMU74_MAX_LEVELS_ACP 8 /* ACLK levels for ACP */
  115. #define SMU74_MAX_LEVELS_SAMU 8 /* SAMCLK levels for SAMU */
  116. #define SMU74_MAX_ENTRIES_SMIO 32 /* Number of entries in SMIO table */
  117. #define DPM_NO_LIMIT 0
  118. #define DPM_NO_UP 1
  119. #define DPM_GO_DOWN 2
  120. #define DPM_GO_UP 3
  121. #define SMU7_FIRST_DPM_GRAPHICS_LEVEL 0
  122. #define SMU7_FIRST_DPM_MEMORY_LEVEL 0
  123. #define GPIO_CLAMP_MODE_VRHOT 1
  124. #define GPIO_CLAMP_MODE_THERM 2
  125. #define GPIO_CLAMP_MODE_DC 4
  126. #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0
  127. #define SCRATCH_B_TARG_PCIE_INDEX_MASK (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT)
  128. #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3
  129. #define SCRATCH_B_CURR_PCIE_INDEX_MASK (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT)
  130. #define SCRATCH_B_TARG_UVD_INDEX_SHIFT 6
  131. #define SCRATCH_B_TARG_UVD_INDEX_MASK (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT)
  132. #define SCRATCH_B_CURR_UVD_INDEX_SHIFT 9
  133. #define SCRATCH_B_CURR_UVD_INDEX_MASK (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT)
  134. #define SCRATCH_B_TARG_VCE_INDEX_SHIFT 12
  135. #define SCRATCH_B_TARG_VCE_INDEX_MASK (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT)
  136. #define SCRATCH_B_CURR_VCE_INDEX_SHIFT 15
  137. #define SCRATCH_B_CURR_VCE_INDEX_MASK (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT)
  138. #define SCRATCH_B_TARG_ACP_INDEX_SHIFT 18
  139. #define SCRATCH_B_TARG_ACP_INDEX_MASK (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT)
  140. #define SCRATCH_B_CURR_ACP_INDEX_SHIFT 21
  141. #define SCRATCH_B_CURR_ACP_INDEX_MASK (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT)
  142. #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24
  143. #define SCRATCH_B_TARG_SAMU_INDEX_MASK (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT)
  144. #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27
  145. #define SCRATCH_B_CURR_SAMU_INDEX_MASK (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT)
  146. /* Virtualization Defines */
  147. #define CG_XDMA_MASK 0x1
  148. #define CG_XDMA_SHIFT 0
  149. #define CG_UVD_MASK 0x2
  150. #define CG_UVD_SHIFT 1
  151. #define CG_VCE_MASK 0x4
  152. #define CG_VCE_SHIFT 2
  153. #define CG_SAMU_MASK 0x8
  154. #define CG_SAMU_SHIFT 3
  155. #define CG_GFX_MASK 0x10
  156. #define CG_GFX_SHIFT 4
  157. #define CG_SDMA_MASK 0x20
  158. #define CG_SDMA_SHIFT 5
  159. #define CG_HDP_MASK 0x40
  160. #define CG_HDP_SHIFT 6
  161. #define CG_MC_MASK 0x80
  162. #define CG_MC_SHIFT 7
  163. #define CG_DRM_MASK 0x100
  164. #define CG_DRM_SHIFT 8
  165. #define CG_ROM_MASK 0x200
  166. #define CG_ROM_SHIFT 9
  167. #define CG_BIF_MASK 0x400
  168. #define CG_BIF_SHIFT 10
  169. #define SMU74_DTE_ITERATIONS 5
  170. #define SMU74_DTE_SOURCES 3
  171. #define SMU74_DTE_SINKS 1
  172. #define SMU74_NUM_CPU_TES 0
  173. #define SMU74_NUM_GPU_TES 1
  174. #define SMU74_NUM_NON_TES 2
  175. #define SMU74_DTE_FAN_SCALAR_MIN 0x100
  176. #define SMU74_DTE_FAN_SCALAR_MAX 0x166
  177. #define SMU74_DTE_FAN_TEMP_MAX 93
  178. #define SMU74_DTE_FAN_TEMP_MIN 83
  179. #if defined SMU__FUSION_ONLY
  180. #define SMU7_DTE_ITERATIONS 5
  181. #define SMU7_DTE_SOURCES 5
  182. #define SMU7_DTE_SINKS 3
  183. #define SMU7_NUM_CPU_TES 2
  184. #define SMU7_NUM_GPU_TES 1
  185. #define SMU7_NUM_NON_TES 2
  186. #endif
  187. struct SMU7_HystController_Data {
  188. uint8_t waterfall_up;
  189. uint8_t waterfall_down;
  190. uint8_t waterfall_limit;
  191. uint8_t spare;
  192. uint16_t release_cnt;
  193. uint16_t release_limit;
  194. };
  195. typedef struct SMU7_HystController_Data SMU7_HystController_Data;
  196. struct SMU74_PIDController {
  197. uint32_t Ki;
  198. int32_t LFWindupUpperLim;
  199. int32_t LFWindupLowerLim;
  200. uint32_t StatePrecision;
  201. uint32_t LfPrecision;
  202. uint32_t LfOffset;
  203. uint32_t MaxState;
  204. uint32_t MaxLfFraction;
  205. uint32_t StateShift;
  206. };
  207. typedef struct SMU74_PIDController SMU74_PIDController;
  208. struct SMU7_LocalDpmScoreboard {
  209. uint32_t PercentageBusy;
  210. int32_t PIDError;
  211. int32_t PIDIntegral;
  212. int32_t PIDOutput;
  213. uint32_t SigmaDeltaAccum;
  214. uint32_t SigmaDeltaOutput;
  215. uint32_t SigmaDeltaLevel;
  216. uint32_t UtilizationSetpoint;
  217. uint8_t TdpClampMode;
  218. uint8_t TdcClampMode;
  219. uint8_t ThermClampMode;
  220. uint8_t VoltageBusy;
  221. int8_t CurrLevel;
  222. int8_t TargLevel;
  223. uint8_t LevelChangeInProgress;
  224. uint8_t UpHyst;
  225. uint8_t DownHyst;
  226. uint8_t VoltageDownHyst;
  227. uint8_t DpmEnable;
  228. uint8_t DpmRunning;
  229. uint8_t DpmForce;
  230. uint8_t DpmForceLevel;
  231. uint8_t DisplayWatermark;
  232. uint8_t McArbIndex;
  233. uint32_t MinimumPerfSclk;
  234. uint8_t AcpiReq;
  235. uint8_t AcpiAck;
  236. uint8_t GfxClkSlow;
  237. uint8_t GpioClampMode;
  238. uint8_t spare2;
  239. uint8_t EnabledLevelsChange;
  240. uint8_t DteClampMode;
  241. uint8_t FpsClampMode;
  242. uint16_t LevelResidencyCounters[SMU74_MAX_LEVELS_GRAPHICS];
  243. uint16_t LevelSwitchCounters[SMU74_MAX_LEVELS_GRAPHICS];
  244. void (*TargetStateCalculator)(uint8_t);
  245. void (*SavedTargetStateCalculator)(uint8_t);
  246. uint16_t AutoDpmInterval;
  247. uint16_t AutoDpmRange;
  248. uint8_t FpsEnabled;
  249. uint8_t MaxPerfLevel;
  250. uint8_t AllowLowClkInterruptToHost;
  251. uint8_t FpsRunning;
  252. uint32_t MaxAllowedFrequency;
  253. uint32_t FilteredSclkFrequency;
  254. uint32_t LastSclkFrequency;
  255. uint32_t FilteredSclkFrequencyCnt;
  256. uint8_t MinPerfLevel;
  257. uint8_t padding[3];
  258. uint16_t FpsAlpha;
  259. uint16_t DeltaTime;
  260. uint32_t CurrentFps;
  261. uint32_t FilteredFps;
  262. uint32_t FrameCount;
  263. uint32_t FrameCountLast;
  264. uint16_t FpsTargetScalar;
  265. uint16_t FpsWaterfallLimitScalar;
  266. uint16_t FpsAlphaScalar;
  267. uint16_t spare8;
  268. SMU7_HystController_Data HystControllerData;
  269. };
  270. typedef struct SMU7_LocalDpmScoreboard SMU7_LocalDpmScoreboard;
  271. #define SMU7_MAX_VOLTAGE_CLIENTS 12
  272. typedef uint8_t (*VoltageChangeHandler_t)(uint16_t, uint8_t);
  273. #define VDDC_MASK 0x00007FFF
  274. #define VDDC_SHIFT 0
  275. #define VDDCI_MASK 0x3FFF8000
  276. #define VDDCI_SHIFT 15
  277. #define PHASES_MASK 0xC0000000
  278. #define PHASES_SHIFT 30
  279. typedef uint32_t SMU_VoltageLevel;
  280. struct SMU7_VoltageScoreboard {
  281. SMU_VoltageLevel TargetVoltage;
  282. uint16_t MaxVid;
  283. uint8_t HighestVidOffset;
  284. uint8_t CurrentVidOffset;
  285. uint16_t CurrentVddc;
  286. uint16_t CurrentVddci;
  287. uint8_t ControllerBusy;
  288. uint8_t CurrentVid;
  289. uint8_t CurrentVddciVid;
  290. uint8_t padding;
  291. SMU_VoltageLevel RequestedVoltage[SMU7_MAX_VOLTAGE_CLIENTS];
  292. SMU_VoltageLevel TargetVoltageState;
  293. uint8_t EnabledRequest[SMU7_MAX_VOLTAGE_CLIENTS];
  294. uint8_t padding2;
  295. uint8_t padding3;
  296. uint8_t ControllerEnable;
  297. uint8_t ControllerRunning;
  298. uint16_t CurrentStdVoltageHiSidd;
  299. uint16_t CurrentStdVoltageLoSidd;
  300. uint8_t OverrideVoltage;
  301. uint8_t padding4;
  302. uint8_t padding5;
  303. uint8_t CurrentPhases;
  304. VoltageChangeHandler_t ChangeVddc;
  305. VoltageChangeHandler_t ChangeVddci;
  306. VoltageChangeHandler_t ChangePhase;
  307. VoltageChangeHandler_t ChangeMvdd;
  308. VoltageChangeHandler_t functionLinks[6];
  309. uint16_t *VddcFollower1;
  310. int16_t Driver_OD_RequestedVidOffset1;
  311. int16_t Driver_OD_RequestedVidOffset2;
  312. };
  313. typedef struct SMU7_VoltageScoreboard SMU7_VoltageScoreboard;
  314. #define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */
  315. struct SMU7_PCIeLinkSpeedScoreboard {
  316. uint8_t DpmEnable;
  317. uint8_t DpmRunning;
  318. uint8_t DpmForce;
  319. uint8_t DpmForceLevel;
  320. uint8_t CurrentLinkSpeed;
  321. uint8_t EnabledLevelsChange;
  322. uint16_t AutoDpmInterval;
  323. uint16_t AutoDpmRange;
  324. uint16_t AutoDpmCount;
  325. uint8_t DpmMode;
  326. uint8_t AcpiReq;
  327. uint8_t AcpiAck;
  328. uint8_t CurrentLinkLevel;
  329. };
  330. typedef struct SMU7_PCIeLinkSpeedScoreboard SMU7_PCIeLinkSpeedScoreboard;
  331. #define SMU7_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16
  332. #define SMU7_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16
  333. #define SMU7_SCALE_I 7
  334. #define SMU7_SCALE_R 12
  335. struct SMU7_PowerScoreboard {
  336. PowerCalculatorData_t VddcPowerData[SID_OPTION_COUNT];
  337. uint32_t TotalGpuPower;
  338. uint32_t TdcCurrent;
  339. uint16_t VddciTotalPower;
  340. uint16_t sparesasfsdfd;
  341. uint16_t Vddr1Power;
  342. uint16_t RocPower;
  343. uint16_t CalcMeasPowerBlend;
  344. uint8_t SidOptionPower;
  345. uint8_t SidOptionCurrent;
  346. uint32_t WinTime;
  347. uint16_t Telemetry_1_slope;
  348. uint16_t Telemetry_2_slope;
  349. int32_t Telemetry_1_offset;
  350. int32_t Telemetry_2_offset;
  351. uint32_t VddcCurrentTelemetry;
  352. uint32_t VddGfxCurrentTelemetry;
  353. uint32_t VddcPowerTelemetry;
  354. uint32_t VddGfxPowerTelemetry;
  355. uint32_t VddciPowerTelemetry;
  356. uint32_t VddcPower;
  357. uint32_t VddGfxPower;
  358. uint32_t VddciPower;
  359. uint32_t TelemetryCurrent[2];
  360. uint32_t TelemetryVoltage[2];
  361. uint32_t TelemetryPower[2];
  362. };
  363. typedef struct SMU7_PowerScoreboard SMU7_PowerScoreboard;
  364. struct SMU7_ThermalScoreboard {
  365. int16_t GpuLimit;
  366. int16_t GpuHyst;
  367. uint16_t CurrGnbTemp;
  368. uint16_t FilteredGnbTemp;
  369. uint8_t ControllerEnable;
  370. uint8_t ControllerRunning;
  371. uint8_t AutoTmonCalInterval;
  372. uint8_t AutoTmonCalEnable;
  373. uint8_t ThermalDpmEnabled;
  374. uint8_t SclkEnabledMask;
  375. uint8_t spare[2];
  376. int32_t temperature_gradient;
  377. SMU7_HystController_Data HystControllerData;
  378. int32_t WeightedSensorTemperature;
  379. uint16_t TemperatureLimit[SMU74_MAX_LEVELS_GRAPHICS];
  380. uint32_t Alpha;
  381. };
  382. typedef struct SMU7_ThermalScoreboard SMU7_ThermalScoreboard;
  383. #define SMU7_SCLK_DPM_CONFIG_MASK 0x01
  384. #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK 0x02
  385. #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK 0x04
  386. #define SMU7_MCLK_DPM_CONFIG_MASK 0x08
  387. #define SMU7_UVD_DPM_CONFIG_MASK 0x10
  388. #define SMU7_VCE_DPM_CONFIG_MASK 0x20
  389. #define SMU7_ACP_DPM_CONFIG_MASK 0x40
  390. #define SMU7_SAMU_DPM_CONFIG_MASK 0x80
  391. #define SMU7_PCIEGEN_DPM_CONFIG_MASK 0x100
  392. #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE 0x00000001
  393. #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE 0x00000002
  394. #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE 0x00000100
  395. #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE 0x00000200
  396. #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE 0x00010000
  397. #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE 0x00020000
  398. /* All 'soft registers' should be uint32_t. */
  399. struct SMU74_SoftRegisters {
  400. uint32_t RefClockFrequency;
  401. uint32_t PmTimerPeriod;
  402. uint32_t FeatureEnables;
  403. uint32_t PreVBlankGap;
  404. uint32_t VBlankTimeout;
  405. uint32_t TrainTimeGap;
  406. uint32_t MvddSwitchTime;
  407. uint32_t LongestAcpiTrainTime;
  408. uint32_t AcpiDelay;
  409. uint32_t G5TrainTime;
  410. uint32_t DelayMpllPwron;
  411. uint32_t VoltageChangeTimeout;
  412. uint32_t HandshakeDisables;
  413. uint8_t DisplayPhy1Config;
  414. uint8_t DisplayPhy2Config;
  415. uint8_t DisplayPhy3Config;
  416. uint8_t DisplayPhy4Config;
  417. uint8_t DisplayPhy5Config;
  418. uint8_t DisplayPhy6Config;
  419. uint8_t DisplayPhy7Config;
  420. uint8_t DisplayPhy8Config;
  421. uint32_t AverageGraphicsActivity;
  422. uint32_t AverageMemoryActivity;
  423. uint32_t AverageGioActivity;
  424. uint8_t SClkDpmEnabledLevels;
  425. uint8_t MClkDpmEnabledLevels;
  426. uint8_t LClkDpmEnabledLevels;
  427. uint8_t PCIeDpmEnabledLevels;
  428. uint8_t UVDDpmEnabledLevels;
  429. uint8_t SAMUDpmEnabledLevels;
  430. uint8_t ACPDpmEnabledLevels;
  431. uint8_t VCEDpmEnabledLevels;
  432. uint32_t DRAM_LOG_ADDR_H;
  433. uint32_t DRAM_LOG_ADDR_L;
  434. uint32_t DRAM_LOG_PHY_ADDR_H;
  435. uint32_t DRAM_LOG_PHY_ADDR_L;
  436. uint32_t DRAM_LOG_BUFF_SIZE;
  437. uint32_t UlvEnterCount;
  438. uint32_t UlvTime;
  439. uint32_t UcodeLoadStatus;
  440. uint32_t AllowMvddSwitch;
  441. uint8_t Activity_Weight;
  442. uint8_t Reserved8[3];
  443. };
  444. typedef struct SMU74_SoftRegisters SMU74_SoftRegisters;
  445. struct SMU74_Firmware_Header {
  446. uint32_t Digest[5];
  447. uint32_t Version;
  448. uint32_t HeaderSize;
  449. uint32_t Flags;
  450. uint32_t EntryPoint;
  451. uint32_t CodeSize;
  452. uint32_t ImageSize;
  453. uint32_t Rtos;
  454. uint32_t SoftRegisters;
  455. uint32_t DpmTable;
  456. uint32_t FanTable;
  457. uint32_t CacConfigTable;
  458. uint32_t CacStatusTable;
  459. uint32_t mcRegisterTable;
  460. uint32_t mcArbDramTimingTable;
  461. uint32_t PmFuseTable;
  462. uint32_t Globals;
  463. uint32_t ClockStretcherTable;
  464. uint32_t VftTable;
  465. uint32_t Reserved1;
  466. uint32_t AvfsTable;
  467. uint32_t AvfsCksOffGbvTable;
  468. uint32_t AvfsMeanNSigma;
  469. uint32_t AvfsSclkOffsetTable;
  470. uint32_t Reserved[16];
  471. uint32_t Signature;
  472. };
  473. typedef struct SMU74_Firmware_Header SMU74_Firmware_Header;
  474. #define SMU7_FIRMWARE_HEADER_LOCATION 0x20000
  475. enum DisplayConfig {
  476. PowerDown = 1,
  477. DP54x4,
  478. DP54x2,
  479. DP54x1,
  480. DP27x4,
  481. DP27x2,
  482. DP27x1,
  483. HDMI297,
  484. HDMI162,
  485. LVDS,
  486. DP324x4,
  487. DP324x2,
  488. DP324x1
  489. };
  490. #define MC_BLOCK_COUNT 1
  491. #define CPL_BLOCK_COUNT 5
  492. #define SE_BLOCK_COUNT 15
  493. #define GC_BLOCK_COUNT 24
  494. struct SMU7_Local_Cac {
  495. uint8_t BlockId;
  496. uint8_t SignalId;
  497. uint8_t Threshold;
  498. uint8_t Padding;
  499. };
  500. typedef struct SMU7_Local_Cac SMU7_Local_Cac;
  501. struct SMU7_Local_Cac_Table {
  502. SMU7_Local_Cac CplLocalCac[CPL_BLOCK_COUNT];
  503. SMU7_Local_Cac McLocalCac[MC_BLOCK_COUNT];
  504. SMU7_Local_Cac SeLocalCac[SE_BLOCK_COUNT];
  505. SMU7_Local_Cac GcLocalCac[GC_BLOCK_COUNT];
  506. };
  507. typedef struct SMU7_Local_Cac_Table SMU7_Local_Cac_Table;
  508. #pragma pack(pop)
  509. /* Description of Clock Gating bitmask for Tonga:
  510. * System Clock Gating
  511. */
  512. #define CG_SYS_BITMASK_FIRST_BIT 0 /* First bit of Sys CG bitmask */
  513. #define CG_SYS_BITMASK_LAST_BIT 9 /* Last bit of Sys CG bitmask */
  514. #define CG_SYS_BIF_MGLS_SHIFT 0
  515. #define CG_SYS_ROM_SHIFT 1
  516. #define CG_SYS_MC_MGCG_SHIFT 2
  517. #define CG_SYS_MC_MGLS_SHIFT 3
  518. #define CG_SYS_SDMA_MGCG_SHIFT 4
  519. #define CG_SYS_SDMA_MGLS_SHIFT 5
  520. #define CG_SYS_DRM_MGCG_SHIFT 6
  521. #define CG_SYS_HDP_MGCG_SHIFT 7
  522. #define CG_SYS_HDP_MGLS_SHIFT 8
  523. #define CG_SYS_DRM_MGLS_SHIFT 9
  524. #define CG_SYS_BIF_MGCG_SHIFT 10
  525. #define CG_SYS_BIF_MGLS_MASK 0x1
  526. #define CG_SYS_ROM_MASK 0x2
  527. #define CG_SYS_MC_MGCG_MASK 0x4
  528. #define CG_SYS_MC_MGLS_MASK 0x8
  529. #define CG_SYS_SDMA_MGCG_MASK 0x10
  530. #define CG_SYS_SDMA_MGLS_MASK 0x20
  531. #define CG_SYS_DRM_MGCG_MASK 0x40
  532. #define CG_SYS_HDP_MGCG_MASK 0x80
  533. #define CG_SYS_HDP_MGLS_MASK 0x100
  534. #define CG_SYS_DRM_MGLS_MASK 0x200
  535. #define CG_SYS_BIF_MGCG_MASK 0x400
  536. /* Graphics Clock Gating */
  537. #define CG_GFX_BITMASK_FIRST_BIT 16 /* First bit of Gfx CG bitmask */
  538. #define CG_GFX_BITMASK_LAST_BIT 24 /* Last bit of Gfx CG bitmask */
  539. #define CG_GFX_CGCG_SHIFT 16
  540. #define CG_GFX_CGLS_SHIFT 17
  541. #define CG_CPF_MGCG_SHIFT 18
  542. #define CG_RLC_MGCG_SHIFT 19
  543. #define CG_GFX_OTHERS_MGCG_SHIFT 20
  544. #define CG_GFX_3DCG_SHIFT 21
  545. #define CG_GFX_3DLS_SHIFT 22
  546. #define CG_GFX_RLC_LS_SHIFT 23
  547. #define CG_GFX_CP_LS_SHIFT 24
  548. #define CG_GFX_CGCG_MASK 0x00010000
  549. #define CG_GFX_CGLS_MASK 0x00020000
  550. #define CG_CPF_MGCG_MASK 0x00040000
  551. #define CG_RLC_MGCG_MASK 0x00080000
  552. #define CG_GFX_OTHERS_MGCG_MASK 0x00100000
  553. #define CG_GFX_3DCG_MASK 0x00200000
  554. #define CG_GFX_3DLS_MASK 0x00400000
  555. #define CG_GFX_RLC_LS_MASK 0x00800000
  556. #define CG_GFX_CP_LS_MASK 0x01000000
  557. /* Voltage Regulator Configuration
  558. VR Config info is contained in dpmTable.VRConfig */
  559. #define VRCONF_VDDC_MASK 0x000000FF
  560. #define VRCONF_VDDC_SHIFT 0
  561. #define VRCONF_VDDGFX_MASK 0x0000FF00
  562. #define VRCONF_VDDGFX_SHIFT 8
  563. #define VRCONF_VDDCI_MASK 0x00FF0000
  564. #define VRCONF_VDDCI_SHIFT 16
  565. #define VRCONF_MVDD_MASK 0xFF000000
  566. #define VRCONF_MVDD_SHIFT 24
  567. #define VR_MERGED_WITH_VDDC 0
  568. #define VR_SVI2_PLANE_1 1
  569. #define VR_SVI2_PLANE_2 2
  570. #define VR_SMIO_PATTERN_1 3
  571. #define VR_SMIO_PATTERN_2 4
  572. #define VR_STATIC_VOLTAGE 5
  573. /* Clock Stretcher Configuration */
  574. #define CLOCK_STRETCHER_MAX_ENTRIES 0x4
  575. #define CKS_LOOKUPTable_MAX_ENTRIES 0x4
  576. /* The 'settings' field is subdivided in the following way: */
  577. #define CLOCK_STRETCHER_SETTING_DDT_MASK 0x01
  578. #define CLOCK_STRETCHER_SETTING_DDT_SHIFT 0x0
  579. #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_MASK 0x1E
  580. #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_SHIFT 0x1
  581. #define CLOCK_STRETCHER_SETTING_ENABLE_MASK 0x80
  582. #define CLOCK_STRETCHER_SETTING_ENABLE_SHIFT 0x7
  583. struct SMU_ClockStretcherDataTableEntry {
  584. uint8_t minVID;
  585. uint8_t maxVID;
  586. uint16_t setting;
  587. };
  588. typedef struct SMU_ClockStretcherDataTableEntry SMU_ClockStretcherDataTableEntry;
  589. struct SMU_ClockStretcherDataTable {
  590. SMU_ClockStretcherDataTableEntry ClockStretcherDataTableEntry[CLOCK_STRETCHER_MAX_ENTRIES];
  591. };
  592. typedef struct SMU_ClockStretcherDataTable SMU_ClockStretcherDataTable;
  593. struct SMU_CKS_LOOKUPTableEntry {
  594. uint16_t minFreq;
  595. uint16_t maxFreq;
  596. uint8_t setting;
  597. uint8_t padding[3];
  598. };
  599. typedef struct SMU_CKS_LOOKUPTableEntry SMU_CKS_LOOKUPTableEntry;
  600. struct SMU_CKS_LOOKUPTable {
  601. SMU_CKS_LOOKUPTableEntry CKS_LOOKUPTableEntry[CKS_LOOKUPTable_MAX_ENTRIES];
  602. };
  603. typedef struct SMU_CKS_LOOKUPTable SMU_CKS_LOOKUPTable;
  604. struct AgmAvfsData_t {
  605. uint16_t avgPsmCount[28];
  606. uint16_t minPsmCount[28];
  607. };
  608. typedef struct AgmAvfsData_t AgmAvfsData_t;
  609. enum VFT_COLUMNS {
  610. SCLK0,
  611. SCLK1,
  612. SCLK2,
  613. SCLK3,
  614. SCLK4,
  615. SCLK5,
  616. SCLK6,
  617. SCLK7,
  618. NUM_VFT_COLUMNS
  619. };
  620. #define VFT_TABLE_DEFINED
  621. #define TEMP_RANGE_MAXSTEPS 12
  622. struct VFT_CELL_t {
  623. uint16_t Voltage;
  624. };
  625. typedef struct VFT_CELL_t VFT_CELL_t;
  626. struct VFT_TABLE_t {
  627. VFT_CELL_t Cell[TEMP_RANGE_MAXSTEPS][NUM_VFT_COLUMNS];
  628. uint16_t AvfsGbv[NUM_VFT_COLUMNS];
  629. uint16_t BtcGbv[NUM_VFT_COLUMNS];
  630. uint16_t Temperature[TEMP_RANGE_MAXSTEPS];
  631. uint8_t NumTemperatureSteps;
  632. uint8_t padding[3];
  633. };
  634. typedef struct VFT_TABLE_t VFT_TABLE_t;
  635. /* Total margin, root mean square of Fmax + DC + Platform */
  636. struct AVFS_Margin_t {
  637. VFT_CELL_t Cell[NUM_VFT_COLUMNS];
  638. };
  639. typedef struct AVFS_Margin_t AVFS_Margin_t;
  640. #define BTCGB_VDROOP_TABLE_MAX_ENTRIES 2
  641. #define AVFSGB_VDROOP_TABLE_MAX_ENTRIES 2
  642. struct GB_VDROOP_TABLE_t {
  643. int32_t a0;
  644. int32_t a1;
  645. int32_t a2;
  646. uint32_t spare;
  647. };
  648. typedef struct GB_VDROOP_TABLE_t GB_VDROOP_TABLE_t;
  649. struct AVFS_CksOff_Gbv_t {
  650. VFT_CELL_t Cell[NUM_VFT_COLUMNS];
  651. };
  652. typedef struct AVFS_CksOff_Gbv_t AVFS_CksOff_Gbv_t;
  653. struct AVFS_meanNsigma_t {
  654. uint32_t Aconstant[3];
  655. uint16_t DC_tol_sigma;
  656. uint16_t Platform_mean;
  657. uint16_t Platform_sigma;
  658. uint16_t PSM_Age_CompFactor;
  659. uint8_t Static_Voltage_Offset[NUM_VFT_COLUMNS];
  660. };
  661. typedef struct AVFS_meanNsigma_t AVFS_meanNsigma_t;
  662. struct AVFS_Sclk_Offset_t {
  663. uint16_t Sclk_Offset[8];
  664. };
  665. typedef struct AVFS_Sclk_Offset_t AVFS_Sclk_Offset_t;
  666. #endif