smu73.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef _SMU73_H_
  24. #define _SMU73_H_
  25. #pragma pack(push, 1)
  26. enum SID_OPTION {
  27. SID_OPTION_HI,
  28. SID_OPTION_LO,
  29. SID_OPTION_COUNT
  30. };
  31. enum Poly3rdOrderCoeff {
  32. LEAKAGE_TEMPERATURE_SCALAR,
  33. LEAKAGE_VOLTAGE_SCALAR,
  34. DYNAMIC_VOLTAGE_SCALAR,
  35. POLY_3RD_ORDER_COUNT
  36. };
  37. struct SMU7_Poly3rdOrder_Data
  38. {
  39. int32_t a;
  40. int32_t b;
  41. int32_t c;
  42. int32_t d;
  43. uint8_t a_shift;
  44. uint8_t b_shift;
  45. uint8_t c_shift;
  46. uint8_t x_shift;
  47. };
  48. typedef struct SMU7_Poly3rdOrder_Data SMU7_Poly3rdOrder_Data;
  49. struct Power_Calculator_Data
  50. {
  51. uint16_t NoLoadVoltage;
  52. uint16_t LoadVoltage;
  53. uint16_t Resistance;
  54. uint16_t Temperature;
  55. uint16_t BaseLeakage;
  56. uint16_t LkgTempScalar;
  57. uint16_t LkgVoltScalar;
  58. uint16_t LkgAreaScalar;
  59. uint16_t LkgPower;
  60. uint16_t DynVoltScalar;
  61. uint32_t Cac;
  62. uint32_t DynPower;
  63. uint32_t TotalCurrent;
  64. uint32_t TotalPower;
  65. };
  66. typedef struct Power_Calculator_Data PowerCalculatorData_t;
  67. struct Gc_Cac_Weight_Data
  68. {
  69. uint8_t index;
  70. uint32_t value;
  71. };
  72. typedef struct Gc_Cac_Weight_Data GcCacWeight_Data;
  73. typedef struct {
  74. uint32_t high;
  75. uint32_t low;
  76. } data_64_t;
  77. typedef struct {
  78. data_64_t high;
  79. data_64_t low;
  80. } data_128_t;
  81. #define SMU__NUM_SCLK_DPM_STATE 8
  82. #define SMU__NUM_MCLK_DPM_LEVELS 4
  83. #define SMU__NUM_LCLK_DPM_LEVELS 8
  84. #define SMU__NUM_PCIE_DPM_LEVELS 8
  85. #define SMU7_CONTEXT_ID_SMC 1
  86. #define SMU7_CONTEXT_ID_VBIOS 2
  87. #define SMU73_MAX_LEVELS_VDDC 16
  88. #define SMU73_MAX_LEVELS_VDDGFX 16
  89. #define SMU73_MAX_LEVELS_VDDCI 8
  90. #define SMU73_MAX_LEVELS_MVDD 4
  91. #define SMU_MAX_SMIO_LEVELS 4
  92. #define SMU73_MAX_LEVELS_GRAPHICS SMU__NUM_SCLK_DPM_STATE // SCLK + SQ DPM + ULV
  93. #define SMU73_MAX_LEVELS_MEMORY SMU__NUM_MCLK_DPM_LEVELS // MCLK Levels DPM
  94. #define SMU73_MAX_LEVELS_GIO SMU__NUM_LCLK_DPM_LEVELS // LCLK Levels
  95. #define SMU73_MAX_LEVELS_LINK SMU__NUM_PCIE_DPM_LEVELS // PCIe speed and number of lanes.
  96. #define SMU73_MAX_LEVELS_UVD 8 // VCLK/DCLK levels for UVD.
  97. #define SMU73_MAX_LEVELS_VCE 8 // ECLK levels for VCE.
  98. #define SMU73_MAX_LEVELS_ACP 8 // ACLK levels for ACP.
  99. #define SMU73_MAX_LEVELS_SAMU 8 // SAMCLK levels for SAMU.
  100. #define SMU73_MAX_ENTRIES_SMIO 32 // Number of entries in SMIO table.
  101. #define DPM_NO_LIMIT 0
  102. #define DPM_NO_UP 1
  103. #define DPM_GO_DOWN 2
  104. #define DPM_GO_UP 3
  105. #define SMU7_FIRST_DPM_GRAPHICS_LEVEL 0
  106. #define SMU7_FIRST_DPM_MEMORY_LEVEL 0
  107. #define GPIO_CLAMP_MODE_VRHOT 1
  108. #define GPIO_CLAMP_MODE_THERM 2
  109. #define GPIO_CLAMP_MODE_DC 4
  110. #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0
  111. #define SCRATCH_B_TARG_PCIE_INDEX_MASK (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT)
  112. #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3
  113. #define SCRATCH_B_CURR_PCIE_INDEX_MASK (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT)
  114. #define SCRATCH_B_TARG_UVD_INDEX_SHIFT 6
  115. #define SCRATCH_B_TARG_UVD_INDEX_MASK (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT)
  116. #define SCRATCH_B_CURR_UVD_INDEX_SHIFT 9
  117. #define SCRATCH_B_CURR_UVD_INDEX_MASK (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT)
  118. #define SCRATCH_B_TARG_VCE_INDEX_SHIFT 12
  119. #define SCRATCH_B_TARG_VCE_INDEX_MASK (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT)
  120. #define SCRATCH_B_CURR_VCE_INDEX_SHIFT 15
  121. #define SCRATCH_B_CURR_VCE_INDEX_MASK (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT)
  122. #define SCRATCH_B_TARG_ACP_INDEX_SHIFT 18
  123. #define SCRATCH_B_TARG_ACP_INDEX_MASK (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT)
  124. #define SCRATCH_B_CURR_ACP_INDEX_SHIFT 21
  125. #define SCRATCH_B_CURR_ACP_INDEX_MASK (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT)
  126. #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24
  127. #define SCRATCH_B_TARG_SAMU_INDEX_MASK (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT)
  128. #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27
  129. #define SCRATCH_B_CURR_SAMU_INDEX_MASK (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT)
  130. // Virtualization Defines
  131. #define CG_XDMA_MASK 0x1
  132. #define CG_XDMA_SHIFT 0
  133. #define CG_UVD_MASK 0x2
  134. #define CG_UVD_SHIFT 1
  135. #define CG_VCE_MASK 0x4
  136. #define CG_VCE_SHIFT 2
  137. #define CG_SAMU_MASK 0x8
  138. #define CG_SAMU_SHIFT 3
  139. #define CG_GFX_MASK 0x10
  140. #define CG_GFX_SHIFT 4
  141. #define CG_SDMA_MASK 0x20
  142. #define CG_SDMA_SHIFT 5
  143. #define CG_HDP_MASK 0x40
  144. #define CG_HDP_SHIFT 6
  145. #define CG_MC_MASK 0x80
  146. #define CG_MC_SHIFT 7
  147. #define CG_DRM_MASK 0x100
  148. #define CG_DRM_SHIFT 8
  149. #define CG_ROM_MASK 0x200
  150. #define CG_ROM_SHIFT 9
  151. #define CG_BIF_MASK 0x400
  152. #define CG_BIF_SHIFT 10
  153. #define SMU73_DTE_ITERATIONS 5
  154. #define SMU73_DTE_SOURCES 3
  155. #define SMU73_DTE_SINKS 1
  156. #define SMU73_NUM_CPU_TES 0
  157. #define SMU73_NUM_GPU_TES 1
  158. #define SMU73_NUM_NON_TES 2
  159. #define SMU73_DTE_FAN_SCALAR_MIN 0x100
  160. #define SMU73_DTE_FAN_SCALAR_MAX 0x166
  161. #define SMU73_DTE_FAN_TEMP_MAX 93
  162. #define SMU73_DTE_FAN_TEMP_MIN 83
  163. #define SMU73_THERMAL_INPUT_LOOP_COUNT 6
  164. #define SMU73_THERMAL_CLAMP_MODE_COUNT 8
  165. struct SMU7_HystController_Data
  166. {
  167. uint16_t waterfall_up;
  168. uint16_t waterfall_down;
  169. uint16_t waterfall_limit;
  170. uint16_t release_cnt;
  171. uint16_t release_limit;
  172. uint16_t spare;
  173. };
  174. typedef struct SMU7_HystController_Data SMU7_HystController_Data;
  175. struct SMU73_PIDController
  176. {
  177. uint32_t Ki;
  178. int32_t LFWindupUpperLim;
  179. int32_t LFWindupLowerLim;
  180. uint32_t StatePrecision;
  181. uint32_t LfPrecision;
  182. uint32_t LfOffset;
  183. uint32_t MaxState;
  184. uint32_t MaxLfFraction;
  185. uint32_t StateShift;
  186. };
  187. typedef struct SMU73_PIDController SMU73_PIDController;
  188. struct SMU7_LocalDpmScoreboard
  189. {
  190. uint32_t PercentageBusy;
  191. int32_t PIDError;
  192. int32_t PIDIntegral;
  193. int32_t PIDOutput;
  194. uint32_t SigmaDeltaAccum;
  195. uint32_t SigmaDeltaOutput;
  196. uint32_t SigmaDeltaLevel;
  197. uint32_t UtilizationSetpoint;
  198. uint8_t TdpClampMode;
  199. uint8_t TdcClampMode;
  200. uint8_t ThermClampMode;
  201. uint8_t VoltageBusy;
  202. int8_t CurrLevel;
  203. int8_t TargLevel;
  204. uint8_t LevelChangeInProgress;
  205. uint8_t UpHyst;
  206. uint8_t DownHyst;
  207. uint8_t VoltageDownHyst;
  208. uint8_t DpmEnable;
  209. uint8_t DpmRunning;
  210. uint8_t DpmForce;
  211. uint8_t DpmForceLevel;
  212. uint8_t DisplayWatermark;
  213. uint8_t McArbIndex;
  214. uint32_t MinimumPerfSclk;
  215. uint8_t AcpiReq;
  216. uint8_t AcpiAck;
  217. uint8_t GfxClkSlow;
  218. uint8_t GpioClampMode;
  219. uint8_t spare2;
  220. uint8_t EnabledLevelsChange;
  221. uint8_t DteClampMode;
  222. uint8_t FpsClampMode;
  223. uint16_t LevelResidencyCounters [SMU73_MAX_LEVELS_GRAPHICS];
  224. uint16_t LevelSwitchCounters [SMU73_MAX_LEVELS_GRAPHICS];
  225. void (*TargetStateCalculator)(uint8_t);
  226. void (*SavedTargetStateCalculator)(uint8_t);
  227. uint16_t AutoDpmInterval;
  228. uint16_t AutoDpmRange;
  229. uint8_t FpsEnabled;
  230. uint8_t MaxPerfLevel;
  231. uint8_t AllowLowClkInterruptToHost;
  232. uint8_t FpsRunning;
  233. uint32_t MaxAllowedFrequency;
  234. uint32_t FilteredSclkFrequency;
  235. uint32_t LastSclkFrequency;
  236. uint32_t FilteredSclkFrequencyCnt;
  237. uint8_t LedEnable;
  238. uint8_t LedPin0;
  239. uint8_t LedPin1;
  240. uint8_t LedPin2;
  241. uint32_t LedAndMask;
  242. uint16_t FpsAlpha;
  243. uint16_t DeltaTime;
  244. uint32_t CurrentFps;
  245. uint32_t FilteredFps;
  246. uint32_t FrameCount;
  247. uint32_t FrameCountLast;
  248. uint16_t FpsTargetScalar;
  249. uint16_t FpsWaterfallLimitScalar;
  250. uint16_t FpsAlphaScalar;
  251. uint16_t spare8;
  252. SMU7_HystController_Data HystControllerData;
  253. };
  254. typedef struct SMU7_LocalDpmScoreboard SMU7_LocalDpmScoreboard;
  255. #define SMU7_MAX_VOLTAGE_CLIENTS 12
  256. typedef uint8_t (*VoltageChangeHandler_t)(uint16_t, uint8_t);
  257. #define VDDC_MASK 0x00007FFF
  258. #define VDDC_SHIFT 0
  259. #define VDDCI_MASK 0x3FFF8000
  260. #define VDDCI_SHIFT 15
  261. #define PHASES_MASK 0xC0000000
  262. #define PHASES_SHIFT 30
  263. typedef uint32_t SMU_VoltageLevel;
  264. struct SMU7_VoltageScoreboard
  265. {
  266. SMU_VoltageLevel TargetVoltage;
  267. uint16_t MaxVid;
  268. uint8_t HighestVidOffset;
  269. uint8_t CurrentVidOffset;
  270. uint16_t CurrentVddc;
  271. uint16_t CurrentVddci;
  272. uint8_t ControllerBusy;
  273. uint8_t CurrentVid;
  274. uint8_t CurrentVddciVid;
  275. uint8_t padding;
  276. SMU_VoltageLevel RequestedVoltage[SMU7_MAX_VOLTAGE_CLIENTS];
  277. SMU_VoltageLevel TargetVoltageState;
  278. uint8_t EnabledRequest[SMU7_MAX_VOLTAGE_CLIENTS];
  279. uint8_t padding2;
  280. uint8_t padding3;
  281. uint8_t ControllerEnable;
  282. uint8_t ControllerRunning;
  283. uint16_t CurrentStdVoltageHiSidd;
  284. uint16_t CurrentStdVoltageLoSidd;
  285. uint8_t OverrideVoltage;
  286. uint8_t padding4;
  287. uint8_t padding5;
  288. uint8_t CurrentPhases;
  289. VoltageChangeHandler_t ChangeVddc;
  290. VoltageChangeHandler_t ChangeVddci;
  291. VoltageChangeHandler_t ChangePhase;
  292. VoltageChangeHandler_t ChangeMvdd;
  293. VoltageChangeHandler_t functionLinks[6];
  294. uint16_t * VddcFollower1;
  295. int16_t Driver_OD_RequestedVidOffset1;
  296. int16_t Driver_OD_RequestedVidOffset2;
  297. };
  298. typedef struct SMU7_VoltageScoreboard SMU7_VoltageScoreboard;
  299. // -------------------------------------------------------------------------------------------------------------------------
  300. #define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */
  301. struct SMU7_PCIeLinkSpeedScoreboard
  302. {
  303. uint8_t DpmEnable;
  304. uint8_t DpmRunning;
  305. uint8_t DpmForce;
  306. uint8_t DpmForceLevel;
  307. uint8_t CurrentLinkSpeed;
  308. uint8_t EnabledLevelsChange;
  309. uint16_t AutoDpmInterval;
  310. uint16_t AutoDpmRange;
  311. uint16_t AutoDpmCount;
  312. uint8_t DpmMode;
  313. uint8_t AcpiReq;
  314. uint8_t AcpiAck;
  315. uint8_t CurrentLinkLevel;
  316. };
  317. typedef struct SMU7_PCIeLinkSpeedScoreboard SMU7_PCIeLinkSpeedScoreboard;
  318. // -------------------------------------------------------- CAC table ------------------------------------------------------
  319. #define SMU7_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16
  320. #define SMU7_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16
  321. #define SMU7_SCALE_I 7
  322. #define SMU7_SCALE_R 12
  323. struct SMU7_PowerScoreboard
  324. {
  325. uint32_t GpuPower;
  326. uint32_t VddcPower;
  327. uint32_t VddcVoltage;
  328. uint32_t VddcCurrent;
  329. uint32_t MvddPower;
  330. uint32_t MvddVoltage;
  331. uint32_t MvddCurrent;
  332. uint32_t RocPower;
  333. uint16_t Telemetry_1_slope;
  334. uint16_t Telemetry_2_slope;
  335. int32_t Telemetry_1_offset;
  336. int32_t Telemetry_2_offset;
  337. };
  338. typedef struct SMU7_PowerScoreboard SMU7_PowerScoreboard;
  339. // For FeatureEnables:
  340. #define SMU7_SCLK_DPM_CONFIG_MASK 0x01
  341. #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK 0x02
  342. #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK 0x04
  343. #define SMU7_MCLK_DPM_CONFIG_MASK 0x08
  344. #define SMU7_UVD_DPM_CONFIG_MASK 0x10
  345. #define SMU7_VCE_DPM_CONFIG_MASK 0x20
  346. #define SMU7_ACP_DPM_CONFIG_MASK 0x40
  347. #define SMU7_SAMU_DPM_CONFIG_MASK 0x80
  348. #define SMU7_PCIEGEN_DPM_CONFIG_MASK 0x100
  349. #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE 0x00000001
  350. #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE 0x00000002
  351. #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE 0x00000100
  352. #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE 0x00000200
  353. #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE 0x00010000
  354. #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE 0x00020000
  355. // All 'soft registers' should be uint32_t.
  356. struct SMU73_SoftRegisters
  357. {
  358. uint32_t RefClockFrequency;
  359. uint32_t PmTimerPeriod;
  360. uint32_t FeatureEnables;
  361. uint32_t PreVBlankGap;
  362. uint32_t VBlankTimeout;
  363. uint32_t TrainTimeGap;
  364. uint32_t MvddSwitchTime;
  365. uint32_t LongestAcpiTrainTime;
  366. uint32_t AcpiDelay;
  367. uint32_t G5TrainTime;
  368. uint32_t DelayMpllPwron;
  369. uint32_t VoltageChangeTimeout;
  370. uint32_t HandshakeDisables;
  371. uint8_t DisplayPhy1Config;
  372. uint8_t DisplayPhy2Config;
  373. uint8_t DisplayPhy3Config;
  374. uint8_t DisplayPhy4Config;
  375. uint8_t DisplayPhy5Config;
  376. uint8_t DisplayPhy6Config;
  377. uint8_t DisplayPhy7Config;
  378. uint8_t DisplayPhy8Config;
  379. uint32_t AverageGraphicsActivity;
  380. uint32_t AverageMemoryActivity;
  381. uint32_t AverageGioActivity;
  382. uint8_t SClkDpmEnabledLevels;
  383. uint8_t MClkDpmEnabledLevels;
  384. uint8_t LClkDpmEnabledLevels;
  385. uint8_t PCIeDpmEnabledLevels;
  386. uint8_t UVDDpmEnabledLevels;
  387. uint8_t SAMUDpmEnabledLevels;
  388. uint8_t ACPDpmEnabledLevels;
  389. uint8_t VCEDpmEnabledLevels;
  390. uint32_t DRAM_LOG_ADDR_H;
  391. uint32_t DRAM_LOG_ADDR_L;
  392. uint32_t DRAM_LOG_PHY_ADDR_H;
  393. uint32_t DRAM_LOG_PHY_ADDR_L;
  394. uint32_t DRAM_LOG_BUFF_SIZE;
  395. uint32_t UlvEnterCount;
  396. uint32_t UlvTime;
  397. uint32_t UcodeLoadStatus;
  398. uint32_t Reserved[2];
  399. };
  400. typedef struct SMU73_SoftRegisters SMU73_SoftRegisters;
  401. struct SMU73_Firmware_Header
  402. {
  403. uint32_t Digest[5];
  404. uint32_t Version;
  405. uint32_t HeaderSize;
  406. uint32_t Flags;
  407. uint32_t EntryPoint;
  408. uint32_t CodeSize;
  409. uint32_t ImageSize;
  410. uint32_t Rtos;
  411. uint32_t SoftRegisters;
  412. uint32_t DpmTable;
  413. uint32_t FanTable;
  414. uint32_t CacConfigTable;
  415. uint32_t CacStatusTable;
  416. uint32_t mcRegisterTable;
  417. uint32_t mcArbDramTimingTable;
  418. uint32_t PmFuseTable;
  419. uint32_t Globals;
  420. uint32_t ClockStretcherTable;
  421. uint32_t Reserved[41];
  422. uint32_t Signature;
  423. };
  424. typedef struct SMU73_Firmware_Header SMU73_Firmware_Header;
  425. #define SMU7_FIRMWARE_HEADER_LOCATION 0x20000
  426. enum DisplayConfig {
  427. PowerDown = 1,
  428. DP54x4,
  429. DP54x2,
  430. DP54x1,
  431. DP27x4,
  432. DP27x2,
  433. DP27x1,
  434. HDMI297,
  435. HDMI162,
  436. LVDS,
  437. DP324x4,
  438. DP324x2,
  439. DP324x1
  440. };
  441. #define MC_BLOCK_COUNT 1
  442. #define CPL_BLOCK_COUNT 5
  443. #define SE_BLOCK_COUNT 15
  444. #define GC_BLOCK_COUNT 24
  445. struct SMU7_Local_Cac {
  446. uint8_t BlockId;
  447. uint8_t SignalId;
  448. uint8_t Threshold;
  449. uint8_t Padding;
  450. };
  451. typedef struct SMU7_Local_Cac SMU7_Local_Cac;
  452. struct SMU7_Local_Cac_Table {
  453. SMU7_Local_Cac CplLocalCac[CPL_BLOCK_COUNT];
  454. SMU7_Local_Cac McLocalCac[MC_BLOCK_COUNT];
  455. SMU7_Local_Cac SeLocalCac[SE_BLOCK_COUNT];
  456. SMU7_Local_Cac GcLocalCac[GC_BLOCK_COUNT];
  457. };
  458. typedef struct SMU7_Local_Cac_Table SMU7_Local_Cac_Table;
  459. #if !defined(SMC_MICROCODE)
  460. #pragma pack(pop)
  461. #endif
  462. // Description of Clock Gating bitmask for Tonga:
  463. // System Clock Gating
  464. #define CG_SYS_BITMASK_FIRST_BIT 0 // First bit of Sys CG bitmask
  465. #define CG_SYS_BITMASK_LAST_BIT 9 // Last bit of Sys CG bitmask
  466. #define CG_SYS_BIF_MGLS_SHIFT 0
  467. #define CG_SYS_ROM_SHIFT 1
  468. #define CG_SYS_MC_MGCG_SHIFT 2
  469. #define CG_SYS_MC_MGLS_SHIFT 3
  470. #define CG_SYS_SDMA_MGCG_SHIFT 4
  471. #define CG_SYS_SDMA_MGLS_SHIFT 5
  472. #define CG_SYS_DRM_MGCG_SHIFT 6
  473. #define CG_SYS_HDP_MGCG_SHIFT 7
  474. #define CG_SYS_HDP_MGLS_SHIFT 8
  475. #define CG_SYS_DRM_MGLS_SHIFT 9
  476. #define CG_SYS_BIF_MGLS_MASK 0x1
  477. #define CG_SYS_ROM_MASK 0x2
  478. #define CG_SYS_MC_MGCG_MASK 0x4
  479. #define CG_SYS_MC_MGLS_MASK 0x8
  480. #define CG_SYS_SDMA_MGCG_MASK 0x10
  481. #define CG_SYS_SDMA_MGLS_MASK 0x20
  482. #define CG_SYS_DRM_MGCG_MASK 0x40
  483. #define CG_SYS_HDP_MGCG_MASK 0x80
  484. #define CG_SYS_HDP_MGLS_MASK 0x100
  485. #define CG_SYS_DRM_MGLS_MASK 0x200
  486. // Graphics Clock Gating
  487. #define CG_GFX_BITMASK_FIRST_BIT 16 // First bit of Gfx CG bitmask
  488. #define CG_GFX_BITMASK_LAST_BIT 20 // Last bit of Gfx CG bitmask
  489. #define CG_GFX_CGCG_SHIFT 16
  490. #define CG_GFX_CGLS_SHIFT 17
  491. #define CG_CPF_MGCG_SHIFT 18
  492. #define CG_RLC_MGCG_SHIFT 19
  493. #define CG_GFX_OTHERS_MGCG_SHIFT 20
  494. #define CG_GFX_CGCG_MASK 0x00010000
  495. #define CG_GFX_CGLS_MASK 0x00020000
  496. #define CG_CPF_MGCG_MASK 0x00040000
  497. #define CG_RLC_MGCG_MASK 0x00080000
  498. #define CG_GFX_OTHERS_MGCG_MASK 0x00100000
  499. // Voltage Regulator Configuration
  500. // VR Config info is contained in dpmTable.VRConfig
  501. #define VRCONF_VDDC_MASK 0x000000FF
  502. #define VRCONF_VDDC_SHIFT 0
  503. #define VRCONF_VDDGFX_MASK 0x0000FF00
  504. #define VRCONF_VDDGFX_SHIFT 8
  505. #define VRCONF_VDDCI_MASK 0x00FF0000
  506. #define VRCONF_VDDCI_SHIFT 16
  507. #define VRCONF_MVDD_MASK 0xFF000000
  508. #define VRCONF_MVDD_SHIFT 24
  509. #define VR_MERGED_WITH_VDDC 0
  510. #define VR_SVI2_PLANE_1 1
  511. #define VR_SVI2_PLANE_2 2
  512. #define VR_SMIO_PATTERN_1 3
  513. #define VR_SMIO_PATTERN_2 4
  514. #define VR_STATIC_VOLTAGE 5
  515. // Clock Stretcher Configuration
  516. #define CLOCK_STRETCHER_MAX_ENTRIES 0x4
  517. #define CKS_LOOKUPTable_MAX_ENTRIES 0x4
  518. // The 'settings' field is subdivided in the following way:
  519. #define CLOCK_STRETCHER_SETTING_DDT_MASK 0x01
  520. #define CLOCK_STRETCHER_SETTING_DDT_SHIFT 0x0
  521. #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_MASK 0x1E
  522. #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_SHIFT 0x1
  523. #define CLOCK_STRETCHER_SETTING_ENABLE_MASK 0x80
  524. #define CLOCK_STRETCHER_SETTING_ENABLE_SHIFT 0x7
  525. struct SMU_ClockStretcherDataTableEntry {
  526. uint8_t minVID;
  527. uint8_t maxVID;
  528. uint16_t setting;
  529. };
  530. typedef struct SMU_ClockStretcherDataTableEntry SMU_ClockStretcherDataTableEntry;
  531. struct SMU_ClockStretcherDataTable {
  532. SMU_ClockStretcherDataTableEntry ClockStretcherDataTableEntry[CLOCK_STRETCHER_MAX_ENTRIES];
  533. };
  534. typedef struct SMU_ClockStretcherDataTable SMU_ClockStretcherDataTable;
  535. struct SMU_CKS_LOOKUPTableEntry {
  536. uint16_t minFreq;
  537. uint16_t maxFreq;
  538. uint8_t setting;
  539. uint8_t padding[3];
  540. };
  541. typedef struct SMU_CKS_LOOKUPTableEntry SMU_CKS_LOOKUPTableEntry;
  542. struct SMU_CKS_LOOKUPTable {
  543. SMU_CKS_LOOKUPTableEntry CKS_LOOKUPTableEntry[CKS_LOOKUPTable_MAX_ENTRIES];
  544. };
  545. typedef struct SMU_CKS_LOOKUPTable SMU_CKS_LOOKUPTable;
  546. struct AgmAvfsData_t {
  547. uint16_t avgPsmCount[28];
  548. uint16_t minPsmCount[28];
  549. };
  550. typedef struct AgmAvfsData_t AgmAvfsData_t;
  551. // AVFS DEFINES
  552. enum VFT_COLUMNS {
  553. SCLK0,
  554. SCLK1,
  555. SCLK2,
  556. SCLK3,
  557. SCLK4,
  558. SCLK5,
  559. SCLK6,
  560. SCLK7,
  561. NUM_VFT_COLUMNS
  562. };
  563. #define TEMP_RANGE_MAXSTEPS 12
  564. struct VFT_CELL_t {
  565. uint16_t Voltage;
  566. };
  567. typedef struct VFT_CELL_t VFT_CELL_t;
  568. struct VFT_TABLE_t {
  569. VFT_CELL_t Cell[TEMP_RANGE_MAXSTEPS][NUM_VFT_COLUMNS];
  570. uint16_t AvfsGbv [NUM_VFT_COLUMNS];
  571. uint16_t BtcGbv [NUM_VFT_COLUMNS];
  572. uint16_t Temperature [TEMP_RANGE_MAXSTEPS];
  573. uint8_t NumTemperatureSteps;
  574. uint8_t padding[3];
  575. };
  576. typedef struct VFT_TABLE_t VFT_TABLE_t;
  577. #endif