smu72.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664
  1. #ifndef SMU72_H
  2. #define SMU72_H
  3. #if !defined(SMC_MICROCODE)
  4. #pragma pack(push, 1)
  5. #endif
  6. #define SMU__NUM_SCLK_DPM_STATE 8
  7. #define SMU__NUM_MCLK_DPM_LEVELS 4
  8. #define SMU__NUM_LCLK_DPM_LEVELS 8
  9. #define SMU__NUM_PCIE_DPM_LEVELS 8
  10. enum SID_OPTION {
  11. SID_OPTION_HI,
  12. SID_OPTION_LO,
  13. SID_OPTION_COUNT
  14. };
  15. enum Poly3rdOrderCoeff {
  16. LEAKAGE_TEMPERATURE_SCALAR,
  17. LEAKAGE_VOLTAGE_SCALAR,
  18. DYNAMIC_VOLTAGE_SCALAR,
  19. POLY_3RD_ORDER_COUNT
  20. };
  21. struct SMU7_Poly3rdOrder_Data {
  22. int32_t a;
  23. int32_t b;
  24. int32_t c;
  25. int32_t d;
  26. uint8_t a_shift;
  27. uint8_t b_shift;
  28. uint8_t c_shift;
  29. uint8_t x_shift;
  30. };
  31. typedef struct SMU7_Poly3rdOrder_Data SMU7_Poly3rdOrder_Data;
  32. struct Power_Calculator_Data {
  33. uint16_t NoLoadVoltage;
  34. uint16_t LoadVoltage;
  35. uint16_t Resistance;
  36. uint16_t Temperature;
  37. uint16_t BaseLeakage;
  38. uint16_t LkgTempScalar;
  39. uint16_t LkgVoltScalar;
  40. uint16_t LkgAreaScalar;
  41. uint16_t LkgPower;
  42. uint16_t DynVoltScalar;
  43. uint32_t Cac;
  44. uint32_t DynPower;
  45. uint32_t TotalCurrent;
  46. uint32_t TotalPower;
  47. };
  48. typedef struct Power_Calculator_Data PowerCalculatorData_t;
  49. struct Gc_Cac_Weight_Data {
  50. uint8_t index;
  51. uint32_t value;
  52. };
  53. typedef struct Gc_Cac_Weight_Data GcCacWeight_Data;
  54. typedef struct {
  55. uint32_t high;
  56. uint32_t low;
  57. } data_64_t;
  58. typedef struct {
  59. data_64_t high;
  60. data_64_t low;
  61. } data_128_t;
  62. #define SMU7_CONTEXT_ID_SMC 1
  63. #define SMU7_CONTEXT_ID_VBIOS 2
  64. #define SMU72_MAX_LEVELS_VDDC 16
  65. #define SMU72_MAX_LEVELS_VDDGFX 16
  66. #define SMU72_MAX_LEVELS_VDDCI 8
  67. #define SMU72_MAX_LEVELS_MVDD 4
  68. #define SMU_MAX_SMIO_LEVELS 4
  69. #define SMU72_MAX_LEVELS_GRAPHICS SMU__NUM_SCLK_DPM_STATE /* SCLK + SQ DPM + ULV */
  70. #define SMU72_MAX_LEVELS_MEMORY SMU__NUM_MCLK_DPM_LEVELS /* MCLK Levels DPM */
  71. #define SMU72_MAX_LEVELS_GIO SMU__NUM_LCLK_DPM_LEVELS /* LCLK Levels */
  72. #define SMU72_MAX_LEVELS_LINK SMU__NUM_PCIE_DPM_LEVELS /* PCIe speed and number of lanes. */
  73. #define SMU72_MAX_LEVELS_UVD 8 /* VCLK/DCLK levels for UVD. */
  74. #define SMU72_MAX_LEVELS_VCE 8 /* ECLK levels for VCE. */
  75. #define SMU72_MAX_LEVELS_ACP 8 /* ACLK levels for ACP. */
  76. #define SMU72_MAX_LEVELS_SAMU 8 /* SAMCLK levels for SAMU. */
  77. #define SMU72_MAX_ENTRIES_SMIO 32 /* Number of entries in SMIO table. */
  78. #define DPM_NO_LIMIT 0
  79. #define DPM_NO_UP 1
  80. #define DPM_GO_DOWN 2
  81. #define DPM_GO_UP 3
  82. #define SMU7_FIRST_DPM_GRAPHICS_LEVEL 0
  83. #define SMU7_FIRST_DPM_MEMORY_LEVEL 0
  84. #define GPIO_CLAMP_MODE_VRHOT 1
  85. #define GPIO_CLAMP_MODE_THERM 2
  86. #define GPIO_CLAMP_MODE_DC 4
  87. #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0
  88. #define SCRATCH_B_TARG_PCIE_INDEX_MASK (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT)
  89. #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3
  90. #define SCRATCH_B_CURR_PCIE_INDEX_MASK (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT)
  91. #define SCRATCH_B_TARG_UVD_INDEX_SHIFT 6
  92. #define SCRATCH_B_TARG_UVD_INDEX_MASK (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT)
  93. #define SCRATCH_B_CURR_UVD_INDEX_SHIFT 9
  94. #define SCRATCH_B_CURR_UVD_INDEX_MASK (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT)
  95. #define SCRATCH_B_TARG_VCE_INDEX_SHIFT 12
  96. #define SCRATCH_B_TARG_VCE_INDEX_MASK (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT)
  97. #define SCRATCH_B_CURR_VCE_INDEX_SHIFT 15
  98. #define SCRATCH_B_CURR_VCE_INDEX_MASK (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT)
  99. #define SCRATCH_B_TARG_ACP_INDEX_SHIFT 18
  100. #define SCRATCH_B_TARG_ACP_INDEX_MASK (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT)
  101. #define SCRATCH_B_CURR_ACP_INDEX_SHIFT 21
  102. #define SCRATCH_B_CURR_ACP_INDEX_MASK (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT)
  103. #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24
  104. #define SCRATCH_B_TARG_SAMU_INDEX_MASK (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT)
  105. #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27
  106. #define SCRATCH_B_CURR_SAMU_INDEX_MASK (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT)
  107. /* Virtualization Defines */
  108. #define CG_XDMA_MASK 0x1
  109. #define CG_XDMA_SHIFT 0
  110. #define CG_UVD_MASK 0x2
  111. #define CG_UVD_SHIFT 1
  112. #define CG_VCE_MASK 0x4
  113. #define CG_VCE_SHIFT 2
  114. #define CG_SAMU_MASK 0x8
  115. #define CG_SAMU_SHIFT 3
  116. #define CG_GFX_MASK 0x10
  117. #define CG_GFX_SHIFT 4
  118. #define CG_SDMA_MASK 0x20
  119. #define CG_SDMA_SHIFT 5
  120. #define CG_HDP_MASK 0x40
  121. #define CG_HDP_SHIFT 6
  122. #define CG_MC_MASK 0x80
  123. #define CG_MC_SHIFT 7
  124. #define CG_DRM_MASK 0x100
  125. #define CG_DRM_SHIFT 8
  126. #define CG_ROM_MASK 0x200
  127. #define CG_ROM_SHIFT 9
  128. #define CG_BIF_MASK 0x400
  129. #define CG_BIF_SHIFT 10
  130. #define SMU72_DTE_ITERATIONS 5
  131. #define SMU72_DTE_SOURCES 3
  132. #define SMU72_DTE_SINKS 1
  133. #define SMU72_NUM_CPU_TES 0
  134. #define SMU72_NUM_GPU_TES 1
  135. #define SMU72_NUM_NON_TES 2
  136. #define SMU72_DTE_FAN_SCALAR_MIN 0x100
  137. #define SMU72_DTE_FAN_SCALAR_MAX 0x166
  138. #define SMU72_DTE_FAN_TEMP_MAX 93
  139. #define SMU72_DTE_FAN_TEMP_MIN 83
  140. #if defined SMU__FUSION_ONLY
  141. #define SMU7_DTE_ITERATIONS 5
  142. #define SMU7_DTE_SOURCES 5
  143. #define SMU7_DTE_SINKS 3
  144. #define SMU7_NUM_CPU_TES 2
  145. #define SMU7_NUM_GPU_TES 1
  146. #define SMU7_NUM_NON_TES 2
  147. #endif
  148. struct SMU7_HystController_Data {
  149. uint8_t waterfall_up;
  150. uint8_t waterfall_down;
  151. uint8_t waterfall_limit;
  152. uint8_t spare;
  153. uint16_t release_cnt;
  154. uint16_t release_limit;
  155. };
  156. typedef struct SMU7_HystController_Data SMU7_HystController_Data;
  157. struct SMU72_PIDController {
  158. uint32_t Ki;
  159. int32_t LFWindupUpperLim;
  160. int32_t LFWindupLowerLim;
  161. uint32_t StatePrecision;
  162. uint32_t LfPrecision;
  163. uint32_t LfOffset;
  164. uint32_t MaxState;
  165. uint32_t MaxLfFraction;
  166. uint32_t StateShift;
  167. };
  168. typedef struct SMU72_PIDController SMU72_PIDController;
  169. struct SMU7_LocalDpmScoreboard {
  170. uint32_t PercentageBusy;
  171. int32_t PIDError;
  172. int32_t PIDIntegral;
  173. int32_t PIDOutput;
  174. uint32_t SigmaDeltaAccum;
  175. uint32_t SigmaDeltaOutput;
  176. uint32_t SigmaDeltaLevel;
  177. uint32_t UtilizationSetpoint;
  178. uint8_t TdpClampMode;
  179. uint8_t TdcClampMode;
  180. uint8_t ThermClampMode;
  181. uint8_t VoltageBusy;
  182. int8_t CurrLevel;
  183. int8_t TargLevel;
  184. uint8_t LevelChangeInProgress;
  185. uint8_t UpHyst;
  186. uint8_t DownHyst;
  187. uint8_t VoltageDownHyst;
  188. uint8_t DpmEnable;
  189. uint8_t DpmRunning;
  190. uint8_t DpmForce;
  191. uint8_t DpmForceLevel;
  192. uint8_t DisplayWatermark;
  193. uint8_t McArbIndex;
  194. uint32_t MinimumPerfSclk;
  195. uint8_t AcpiReq;
  196. uint8_t AcpiAck;
  197. uint8_t GfxClkSlow;
  198. uint8_t GpioClampMode; /* bit0 = VRHOT: bit1 = THERM: bit2 = DC */
  199. uint8_t FpsFilterWeight;
  200. uint8_t EnabledLevelsChange;
  201. uint8_t DteClampMode;
  202. uint8_t FpsClampMode;
  203. uint16_t LevelResidencyCounters[SMU72_MAX_LEVELS_GRAPHICS];
  204. uint16_t LevelSwitchCounters[SMU72_MAX_LEVELS_GRAPHICS];
  205. void (*TargetStateCalculator)(uint8_t);
  206. void (*SavedTargetStateCalculator)(uint8_t);
  207. uint16_t AutoDpmInterval;
  208. uint16_t AutoDpmRange;
  209. uint8_t FpsEnabled;
  210. uint8_t MaxPerfLevel;
  211. uint8_t AllowLowClkInterruptToHost;
  212. uint8_t FpsRunning;
  213. uint32_t MaxAllowedFrequency;
  214. uint32_t FilteredSclkFrequency;
  215. uint32_t LastSclkFrequency;
  216. uint32_t FilteredSclkFrequencyCnt;
  217. };
  218. typedef struct SMU7_LocalDpmScoreboard SMU7_LocalDpmScoreboard;
  219. #define SMU7_MAX_VOLTAGE_CLIENTS 12
  220. typedef uint8_t (*VoltageChangeHandler_t)(uint16_t, uint8_t);
  221. struct SMU_VoltageLevel {
  222. uint8_t Vddc;
  223. uint8_t Vddci;
  224. uint8_t VddGfx;
  225. uint8_t Phases;
  226. };
  227. typedef struct SMU_VoltageLevel SMU_VoltageLevel;
  228. struct SMU7_VoltageScoreboard {
  229. SMU_VoltageLevel CurrentVoltage;
  230. SMU_VoltageLevel TargetVoltage;
  231. uint16_t MaxVid;
  232. uint8_t HighestVidOffset;
  233. uint8_t CurrentVidOffset;
  234. uint8_t ControllerBusy;
  235. uint8_t CurrentVid;
  236. uint8_t CurrentVddciVid;
  237. uint8_t VddGfxShutdown; /* 0 = normal mode, 1 = shut down */
  238. SMU_VoltageLevel RequestedVoltage[SMU7_MAX_VOLTAGE_CLIENTS];
  239. uint8_t EnabledRequest[SMU7_MAX_VOLTAGE_CLIENTS];
  240. uint8_t TargetIndex;
  241. uint8_t Delay;
  242. uint8_t ControllerEnable;
  243. uint8_t ControllerRunning;
  244. uint16_t CurrentStdVoltageHiSidd;
  245. uint16_t CurrentStdVoltageLoSidd;
  246. uint8_t OverrideVoltage;
  247. uint8_t VddcUseUlvOffset;
  248. uint8_t VddGfxUseUlvOffset;
  249. uint8_t padding;
  250. VoltageChangeHandler_t ChangeVddc;
  251. VoltageChangeHandler_t ChangeVddGfx;
  252. VoltageChangeHandler_t ChangeVddci;
  253. VoltageChangeHandler_t ChangePhase;
  254. VoltageChangeHandler_t ChangeMvdd;
  255. VoltageChangeHandler_t functionLinks[6];
  256. uint8_t *VddcFollower1;
  257. uint8_t *VddcFollower2;
  258. int16_t Driver_OD_RequestedVidOffset1;
  259. int16_t Driver_OD_RequestedVidOffset2;
  260. };
  261. typedef struct SMU7_VoltageScoreboard SMU7_VoltageScoreboard;
  262. #define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */
  263. struct SMU7_PCIeLinkSpeedScoreboard {
  264. uint8_t DpmEnable;
  265. uint8_t DpmRunning;
  266. uint8_t DpmForce;
  267. uint8_t DpmForceLevel;
  268. uint8_t CurrentLinkSpeed;
  269. uint8_t EnabledLevelsChange;
  270. uint16_t AutoDpmInterval;
  271. uint16_t AutoDpmRange;
  272. uint16_t AutoDpmCount;
  273. uint8_t DpmMode;
  274. uint8_t AcpiReq;
  275. uint8_t AcpiAck;
  276. uint8_t CurrentLinkLevel;
  277. };
  278. typedef struct SMU7_PCIeLinkSpeedScoreboard SMU7_PCIeLinkSpeedScoreboard;
  279. /* -------------------------------------------------------- CAC table ------------------------------------------------------ */
  280. #define SMU7_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16
  281. #define SMU7_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16
  282. #define SMU7_SCALE_I 7
  283. #define SMU7_SCALE_R 12
  284. struct SMU7_PowerScoreboard {
  285. PowerCalculatorData_t VddGfxPowerData[SID_OPTION_COUNT];
  286. PowerCalculatorData_t VddcPowerData[SID_OPTION_COUNT];
  287. uint32_t TotalGpuPower;
  288. uint32_t TdcCurrent;
  289. uint16_t VddciTotalPower;
  290. uint16_t sparesasfsdfd;
  291. uint16_t Vddr1Power;
  292. uint16_t RocPower;
  293. uint16_t CalcMeasPowerBlend;
  294. uint8_t SidOptionPower;
  295. uint8_t SidOptionCurrent;
  296. uint32_t WinTime;
  297. uint16_t Telemetry_1_slope;
  298. uint16_t Telemetry_2_slope;
  299. int32_t Telemetry_1_offset;
  300. int32_t Telemetry_2_offset;
  301. uint32_t VddcCurrentTelemetry;
  302. uint32_t VddGfxCurrentTelemetry;
  303. uint32_t VddcPowerTelemetry;
  304. uint32_t VddGfxPowerTelemetry;
  305. uint32_t VddciPowerTelemetry;
  306. uint32_t VddcPower;
  307. uint32_t VddGfxPower;
  308. uint32_t VddciPower;
  309. uint32_t TelemetryCurrent[2];
  310. uint32_t TelemetryVoltage[2];
  311. uint32_t TelemetryPower[2];
  312. };
  313. typedef struct SMU7_PowerScoreboard SMU7_PowerScoreboard;
  314. struct SMU7_ThermalScoreboard {
  315. int16_t GpuLimit;
  316. int16_t GpuHyst;
  317. uint16_t CurrGnbTemp;
  318. uint16_t FilteredGnbTemp;
  319. uint8_t ControllerEnable;
  320. uint8_t ControllerRunning;
  321. uint8_t AutoTmonCalInterval;
  322. uint8_t AutoTmonCalEnable;
  323. uint8_t ThermalDpmEnabled;
  324. uint8_t SclkEnabledMask;
  325. uint8_t spare[2];
  326. int32_t temperature_gradient;
  327. SMU7_HystController_Data HystControllerData;
  328. int32_t WeightedSensorTemperature;
  329. uint16_t TemperatureLimit[SMU72_MAX_LEVELS_GRAPHICS];
  330. uint32_t Alpha;
  331. };
  332. typedef struct SMU7_ThermalScoreboard SMU7_ThermalScoreboard;
  333. /* For FeatureEnables: */
  334. #define SMU7_SCLK_DPM_CONFIG_MASK 0x01
  335. #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK 0x02
  336. #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK 0x04
  337. #define SMU7_MCLK_DPM_CONFIG_MASK 0x08
  338. #define SMU7_UVD_DPM_CONFIG_MASK 0x10
  339. #define SMU7_VCE_DPM_CONFIG_MASK 0x20
  340. #define SMU7_ACP_DPM_CONFIG_MASK 0x40
  341. #define SMU7_SAMU_DPM_CONFIG_MASK 0x80
  342. #define SMU7_PCIEGEN_DPM_CONFIG_MASK 0x100
  343. #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE 0x00000001
  344. #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE 0x00000002
  345. #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE 0x00000100
  346. #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE 0x00000200
  347. #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE 0x00010000
  348. #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE 0x00020000
  349. /* All 'soft registers' should be uint32_t. */
  350. struct SMU72_SoftRegisters {
  351. uint32_t RefClockFrequency;
  352. uint32_t PmTimerPeriod;
  353. uint32_t FeatureEnables;
  354. uint32_t PreVBlankGap;
  355. uint32_t VBlankTimeout;
  356. uint32_t TrainTimeGap;
  357. uint32_t MvddSwitchTime;
  358. uint32_t LongestAcpiTrainTime;
  359. uint32_t AcpiDelay;
  360. uint32_t G5TrainTime;
  361. uint32_t DelayMpllPwron;
  362. uint32_t VoltageChangeTimeout;
  363. uint32_t HandshakeDisables;
  364. uint8_t DisplayPhy1Config;
  365. uint8_t DisplayPhy2Config;
  366. uint8_t DisplayPhy3Config;
  367. uint8_t DisplayPhy4Config;
  368. uint8_t DisplayPhy5Config;
  369. uint8_t DisplayPhy6Config;
  370. uint8_t DisplayPhy7Config;
  371. uint8_t DisplayPhy8Config;
  372. uint32_t AverageGraphicsActivity;
  373. uint32_t AverageMemoryActivity;
  374. uint32_t AverageGioActivity;
  375. uint8_t SClkDpmEnabledLevels;
  376. uint8_t MClkDpmEnabledLevels;
  377. uint8_t LClkDpmEnabledLevels;
  378. uint8_t PCIeDpmEnabledLevels;
  379. uint8_t UVDDpmEnabledLevels;
  380. uint8_t SAMUDpmEnabledLevels;
  381. uint8_t ACPDpmEnabledLevels;
  382. uint8_t VCEDpmEnabledLevels;
  383. uint32_t DRAM_LOG_ADDR_H;
  384. uint32_t DRAM_LOG_ADDR_L;
  385. uint32_t DRAM_LOG_PHY_ADDR_H;
  386. uint32_t DRAM_LOG_PHY_ADDR_L;
  387. uint32_t DRAM_LOG_BUFF_SIZE;
  388. uint32_t UlvEnterCount;
  389. uint32_t UlvTime;
  390. uint32_t UcodeLoadStatus;
  391. uint32_t Reserved[2];
  392. };
  393. typedef struct SMU72_SoftRegisters SMU72_SoftRegisters;
  394. struct SMU72_Firmware_Header {
  395. uint32_t Digest[5];
  396. uint32_t Version;
  397. uint32_t HeaderSize;
  398. uint32_t Flags;
  399. uint32_t EntryPoint;
  400. uint32_t CodeSize;
  401. uint32_t ImageSize;
  402. uint32_t Rtos;
  403. uint32_t SoftRegisters;
  404. uint32_t DpmTable;
  405. uint32_t FanTable;
  406. uint32_t CacConfigTable;
  407. uint32_t CacStatusTable;
  408. uint32_t mcRegisterTable;
  409. uint32_t mcArbDramTimingTable;
  410. uint32_t PmFuseTable;
  411. uint32_t Globals;
  412. uint32_t ClockStretcherTable;
  413. uint32_t Reserved[41];
  414. uint32_t Signature;
  415. };
  416. typedef struct SMU72_Firmware_Header SMU72_Firmware_Header;
  417. #define SMU72_FIRMWARE_HEADER_LOCATION 0x20000
  418. enum DisplayConfig {
  419. PowerDown = 1,
  420. DP54x4,
  421. DP54x2,
  422. DP54x1,
  423. DP27x4,
  424. DP27x2,
  425. DP27x1,
  426. HDMI297,
  427. HDMI162,
  428. LVDS,
  429. DP324x4,
  430. DP324x2,
  431. DP324x1
  432. };
  433. #define MC_BLOCK_COUNT 1
  434. #define CPL_BLOCK_COUNT 5
  435. #define SE_BLOCK_COUNT 15
  436. #define GC_BLOCK_COUNT 24
  437. struct SMU7_Local_Cac {
  438. uint8_t BlockId;
  439. uint8_t SignalId;
  440. uint8_t Threshold;
  441. uint8_t Padding;
  442. };
  443. typedef struct SMU7_Local_Cac SMU7_Local_Cac;
  444. struct SMU7_Local_Cac_Table {
  445. SMU7_Local_Cac CplLocalCac[CPL_BLOCK_COUNT];
  446. SMU7_Local_Cac McLocalCac[MC_BLOCK_COUNT];
  447. SMU7_Local_Cac SeLocalCac[SE_BLOCK_COUNT];
  448. SMU7_Local_Cac GcLocalCac[GC_BLOCK_COUNT];
  449. };
  450. typedef struct SMU7_Local_Cac_Table SMU7_Local_Cac_Table;
  451. #if !defined(SMC_MICROCODE)
  452. #pragma pack(pop)
  453. #endif
  454. /* Description of Clock Gating bitmask for Tonga: */
  455. /* System Clock Gating */
  456. #define CG_SYS_BITMASK_FIRST_BIT 0 /* First bit of Sys CG bitmask */
  457. #define CG_SYS_BITMASK_LAST_BIT 9 /* Last bit of Sys CG bitmask */
  458. #define CG_SYS_BIF_MGLS_SHIFT 0
  459. #define CG_SYS_ROM_SHIFT 1
  460. #define CG_SYS_MC_MGCG_SHIFT 2
  461. #define CG_SYS_MC_MGLS_SHIFT 3
  462. #define CG_SYS_SDMA_MGCG_SHIFT 4
  463. #define CG_SYS_SDMA_MGLS_SHIFT 5
  464. #define CG_SYS_DRM_MGCG_SHIFT 6
  465. #define CG_SYS_HDP_MGCG_SHIFT 7
  466. #define CG_SYS_HDP_MGLS_SHIFT 8
  467. #define CG_SYS_DRM_MGLS_SHIFT 9
  468. #define CG_SYS_BIF_MGLS_MASK 0x1
  469. #define CG_SYS_ROM_MASK 0x2
  470. #define CG_SYS_MC_MGCG_MASK 0x4
  471. #define CG_SYS_MC_MGLS_MASK 0x8
  472. #define CG_SYS_SDMA_MGCG_MASK 0x10
  473. #define CG_SYS_SDMA_MGLS_MASK 0x20
  474. #define CG_SYS_DRM_MGCG_MASK 0x40
  475. #define CG_SYS_HDP_MGCG_MASK 0x80
  476. #define CG_SYS_HDP_MGLS_MASK 0x100
  477. #define CG_SYS_DRM_MGLS_MASK 0x200
  478. /* Graphics Clock Gating */
  479. #define CG_GFX_BITMASK_FIRST_BIT 16 /* First bit of Gfx CG bitmask */
  480. #define CG_GFX_BITMASK_LAST_BIT 20 /* Last bit of Gfx CG bitmask */
  481. #define CG_GFX_CGCG_SHIFT 16
  482. #define CG_GFX_CGLS_SHIFT 17
  483. #define CG_CPF_MGCG_SHIFT 18
  484. #define CG_RLC_MGCG_SHIFT 19
  485. #define CG_GFX_OTHERS_MGCG_SHIFT 20
  486. #define CG_GFX_CGCG_MASK 0x00010000
  487. #define CG_GFX_CGLS_MASK 0x00020000
  488. #define CG_CPF_MGCG_MASK 0x00040000
  489. #define CG_RLC_MGCG_MASK 0x00080000
  490. #define CG_GFX_OTHERS_MGCG_MASK 0x00100000
  491. /* Voltage Regulator Configuration */
  492. /* VR Config info is contained in dpmTable.VRConfig */
  493. #define VRCONF_VDDC_MASK 0x000000FF
  494. #define VRCONF_VDDC_SHIFT 0
  495. #define VRCONF_VDDGFX_MASK 0x0000FF00
  496. #define VRCONF_VDDGFX_SHIFT 8
  497. #define VRCONF_VDDCI_MASK 0x00FF0000
  498. #define VRCONF_VDDCI_SHIFT 16
  499. #define VRCONF_MVDD_MASK 0xFF000000
  500. #define VRCONF_MVDD_SHIFT 24
  501. #define VR_MERGED_WITH_VDDC 0
  502. #define VR_SVI2_PLANE_1 1
  503. #define VR_SVI2_PLANE_2 2
  504. #define VR_SMIO_PATTERN_1 3
  505. #define VR_SMIO_PATTERN_2 4
  506. #define VR_STATIC_VOLTAGE 5
  507. /* Clock Stretcher Configuration */
  508. #define CLOCK_STRETCHER_MAX_ENTRIES 0x4
  509. #define CKS_LOOKUPTable_MAX_ENTRIES 0x4
  510. /* The 'settings' field is subdivided in the following way: */
  511. #define CLOCK_STRETCHER_SETTING_DDT_MASK 0x01
  512. #define CLOCK_STRETCHER_SETTING_DDT_SHIFT 0x0
  513. #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_MASK 0x1E
  514. #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_SHIFT 0x1
  515. #define CLOCK_STRETCHER_SETTING_ENABLE_MASK 0x80
  516. #define CLOCK_STRETCHER_SETTING_ENABLE_SHIFT 0x7
  517. struct SMU_ClockStretcherDataTableEntry {
  518. uint8_t minVID;
  519. uint8_t maxVID;
  520. uint16_t setting;
  521. };
  522. typedef struct SMU_ClockStretcherDataTableEntry SMU_ClockStretcherDataTableEntry;
  523. struct SMU_ClockStretcherDataTable {
  524. SMU_ClockStretcherDataTableEntry ClockStretcherDataTableEntry[CLOCK_STRETCHER_MAX_ENTRIES];
  525. };
  526. typedef struct SMU_ClockStretcherDataTable SMU_ClockStretcherDataTable;
  527. struct SMU_CKS_LOOKUPTableEntry {
  528. uint16_t minFreq;
  529. uint16_t maxFreq;
  530. uint8_t setting;
  531. uint8_t padding[3];
  532. };
  533. typedef struct SMU_CKS_LOOKUPTableEntry SMU_CKS_LOOKUPTableEntry;
  534. struct SMU_CKS_LOOKUPTable {
  535. SMU_CKS_LOOKUPTableEntry CKS_LOOKUPTableEntry[CKS_LOOKUPTable_MAX_ENTRIES];
  536. };
  537. typedef struct SMU_CKS_LOOKUPTable SMU_CKS_LOOKUPTable;
  538. #endif