smu71.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef SMU71_H
  24. #define SMU71_H
  25. #if !defined(SMC_MICROCODE)
  26. #pragma pack(push, 1)
  27. #endif
  28. #define SMU__NUM_PCIE_DPM_LEVELS 8
  29. #define SMU__NUM_SCLK_DPM_STATE 8
  30. #define SMU__NUM_MCLK_DPM_LEVELS 4
  31. #define SMU__VARIANT__ICELAND 1
  32. #define SMU__DGPU_ONLY 1
  33. #define SMU__DYNAMIC_MCARB_SETTINGS 1
  34. enum SID_OPTION {
  35. SID_OPTION_HI,
  36. SID_OPTION_LO,
  37. SID_OPTION_COUNT
  38. };
  39. typedef struct {
  40. uint32_t high;
  41. uint32_t low;
  42. } data_64_t;
  43. typedef struct {
  44. data_64_t high;
  45. data_64_t low;
  46. } data_128_t;
  47. #define SMU7_CONTEXT_ID_SMC 1
  48. #define SMU7_CONTEXT_ID_VBIOS 2
  49. #define SMU71_MAX_LEVELS_VDDC 8
  50. #define SMU71_MAX_LEVELS_VDDCI 4
  51. #define SMU71_MAX_LEVELS_MVDD 4
  52. #define SMU71_MAX_LEVELS_VDDNB 8
  53. #define SMU71_MAX_LEVELS_GRAPHICS SMU__NUM_SCLK_DPM_STATE
  54. #define SMU71_MAX_LEVELS_MEMORY SMU__NUM_MCLK_DPM_LEVELS
  55. #define SMU71_MAX_LEVELS_GIO SMU__NUM_LCLK_DPM_LEVELS
  56. #define SMU71_MAX_LEVELS_LINK SMU__NUM_PCIE_DPM_LEVELS
  57. #define SMU71_MAX_ENTRIES_SMIO 32
  58. #define DPM_NO_LIMIT 0
  59. #define DPM_NO_UP 1
  60. #define DPM_GO_DOWN 2
  61. #define DPM_GO_UP 3
  62. #define SMU7_FIRST_DPM_GRAPHICS_LEVEL 0
  63. #define SMU7_FIRST_DPM_MEMORY_LEVEL 0
  64. #define GPIO_CLAMP_MODE_VRHOT 1
  65. #define GPIO_CLAMP_MODE_THERM 2
  66. #define GPIO_CLAMP_MODE_DC 4
  67. #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0
  68. #define SCRATCH_B_TARG_PCIE_INDEX_MASK (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT)
  69. #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3
  70. #define SCRATCH_B_CURR_PCIE_INDEX_MASK (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT)
  71. #define SCRATCH_B_TARG_UVD_INDEX_SHIFT 6
  72. #define SCRATCH_B_TARG_UVD_INDEX_MASK (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT)
  73. #define SCRATCH_B_CURR_UVD_INDEX_SHIFT 9
  74. #define SCRATCH_B_CURR_UVD_INDEX_MASK (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT)
  75. #define SCRATCH_B_TARG_VCE_INDEX_SHIFT 12
  76. #define SCRATCH_B_TARG_VCE_INDEX_MASK (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT)
  77. #define SCRATCH_B_CURR_VCE_INDEX_SHIFT 15
  78. #define SCRATCH_B_CURR_VCE_INDEX_MASK (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT)
  79. #define SCRATCH_B_TARG_ACP_INDEX_SHIFT 18
  80. #define SCRATCH_B_TARG_ACP_INDEX_MASK (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT)
  81. #define SCRATCH_B_CURR_ACP_INDEX_SHIFT 21
  82. #define SCRATCH_B_CURR_ACP_INDEX_MASK (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT)
  83. #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24
  84. #define SCRATCH_B_TARG_SAMU_INDEX_MASK (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT)
  85. #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27
  86. #define SCRATCH_B_CURR_SAMU_INDEX_MASK (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT)
  87. #if defined SMU__DGPU_ONLY
  88. #define SMU71_DTE_ITERATIONS 5
  89. #define SMU71_DTE_SOURCES 3
  90. #define SMU71_DTE_SINKS 1
  91. #define SMU71_NUM_CPU_TES 0
  92. #define SMU71_NUM_GPU_TES 1
  93. #define SMU71_NUM_NON_TES 2
  94. #endif
  95. #if defined SMU__FUSION_ONLY
  96. #define SMU7_DTE_ITERATIONS 5
  97. #define SMU7_DTE_SOURCES 5
  98. #define SMU7_DTE_SINKS 3
  99. #define SMU7_NUM_CPU_TES 2
  100. #define SMU7_NUM_GPU_TES 1
  101. #define SMU7_NUM_NON_TES 2
  102. #endif
  103. struct SMU71_PIDController
  104. {
  105. uint32_t Ki;
  106. int32_t LFWindupUpperLim;
  107. int32_t LFWindupLowerLim;
  108. uint32_t StatePrecision;
  109. uint32_t LfPrecision;
  110. uint32_t LfOffset;
  111. uint32_t MaxState;
  112. uint32_t MaxLfFraction;
  113. uint32_t StateShift;
  114. };
  115. typedef struct SMU71_PIDController SMU71_PIDController;
  116. struct SMU7_LocalDpmScoreboard
  117. {
  118. uint32_t PercentageBusy;
  119. int32_t PIDError;
  120. int32_t PIDIntegral;
  121. int32_t PIDOutput;
  122. uint32_t SigmaDeltaAccum;
  123. uint32_t SigmaDeltaOutput;
  124. uint32_t SigmaDeltaLevel;
  125. uint32_t UtilizationSetpoint;
  126. uint8_t TdpClampMode;
  127. uint8_t TdcClampMode;
  128. uint8_t ThermClampMode;
  129. uint8_t VoltageBusy;
  130. int8_t CurrLevel;
  131. int8_t TargLevel;
  132. uint8_t LevelChangeInProgress;
  133. uint8_t UpHyst;
  134. uint8_t DownHyst;
  135. uint8_t VoltageDownHyst;
  136. uint8_t DpmEnable;
  137. uint8_t DpmRunning;
  138. uint8_t DpmForce;
  139. uint8_t DpmForceLevel;
  140. uint8_t DisplayWatermark;
  141. uint8_t McArbIndex;
  142. uint32_t MinimumPerfSclk;
  143. uint8_t AcpiReq;
  144. uint8_t AcpiAck;
  145. uint8_t GfxClkSlow;
  146. uint8_t GpioClampMode;
  147. uint8_t FpsFilterWeight;
  148. uint8_t EnabledLevelsChange;
  149. uint8_t DteClampMode;
  150. uint8_t FpsClampMode;
  151. uint16_t LevelResidencyCounters [SMU71_MAX_LEVELS_GRAPHICS];
  152. uint16_t LevelSwitchCounters [SMU71_MAX_LEVELS_GRAPHICS];
  153. void (*TargetStateCalculator)(uint8_t);
  154. void (*SavedTargetStateCalculator)(uint8_t);
  155. uint16_t AutoDpmInterval;
  156. uint16_t AutoDpmRange;
  157. uint8_t FpsEnabled;
  158. uint8_t MaxPerfLevel;
  159. uint8_t AllowLowClkInterruptToHost;
  160. uint8_t FpsRunning;
  161. uint32_t MaxAllowedFrequency;
  162. };
  163. typedef struct SMU7_LocalDpmScoreboard SMU7_LocalDpmScoreboard;
  164. #define SMU7_MAX_VOLTAGE_CLIENTS 12
  165. struct SMU7_VoltageScoreboard
  166. {
  167. uint16_t CurrentVoltage;
  168. uint16_t HighestVoltage;
  169. uint16_t MaxVid;
  170. uint8_t HighestVidOffset;
  171. uint8_t CurrentVidOffset;
  172. #if defined (SMU__DGPU_ONLY)
  173. uint8_t CurrentPhases;
  174. uint8_t HighestPhases;
  175. #else
  176. uint8_t AvsOffset;
  177. uint8_t AvsOffsetApplied;
  178. #endif
  179. uint8_t ControllerBusy;
  180. uint8_t CurrentVid;
  181. uint16_t RequestedVoltage[SMU7_MAX_VOLTAGE_CLIENTS];
  182. #if defined (SMU__DGPU_ONLY)
  183. uint8_t RequestedPhases[SMU7_MAX_VOLTAGE_CLIENTS];
  184. #endif
  185. uint8_t EnabledRequest[SMU7_MAX_VOLTAGE_CLIENTS];
  186. uint8_t TargetIndex;
  187. uint8_t Delay;
  188. uint8_t ControllerEnable;
  189. uint8_t ControllerRunning;
  190. uint16_t CurrentStdVoltageHiSidd;
  191. uint16_t CurrentStdVoltageLoSidd;
  192. #if defined (SMU__DGPU_ONLY)
  193. uint16_t RequestedVddci;
  194. uint16_t CurrentVddci;
  195. uint16_t HighestVddci;
  196. uint8_t CurrentVddciVid;
  197. uint8_t TargetVddciIndex;
  198. #endif
  199. };
  200. typedef struct SMU7_VoltageScoreboard SMU7_VoltageScoreboard;
  201. // -------------------------------------------------------------------------------------------------------------------------
  202. #define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */
  203. struct SMU7_PCIeLinkSpeedScoreboard
  204. {
  205. uint8_t DpmEnable;
  206. uint8_t DpmRunning;
  207. uint8_t DpmForce;
  208. uint8_t DpmForceLevel;
  209. uint8_t CurrentLinkSpeed;
  210. uint8_t EnabledLevelsChange;
  211. uint16_t AutoDpmInterval;
  212. uint16_t AutoDpmRange;
  213. uint16_t AutoDpmCount;
  214. uint8_t DpmMode;
  215. uint8_t AcpiReq;
  216. uint8_t AcpiAck;
  217. uint8_t CurrentLinkLevel;
  218. };
  219. typedef struct SMU7_PCIeLinkSpeedScoreboard SMU7_PCIeLinkSpeedScoreboard;
  220. // -------------------------------------------------------- CAC table ------------------------------------------------------
  221. #define SMU7_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16
  222. #define SMU7_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16
  223. #define SMU7_SCALE_I 7
  224. #define SMU7_SCALE_R 12
  225. struct SMU7_PowerScoreboard
  226. {
  227. uint16_t MinVoltage;
  228. uint16_t MaxVoltage;
  229. uint32_t AvgGpuPower;
  230. uint16_t VddcLeakagePower[SID_OPTION_COUNT];
  231. uint16_t VddcSclkConstantPower[SID_OPTION_COUNT];
  232. uint16_t VddcSclkDynamicPower[SID_OPTION_COUNT];
  233. uint16_t VddcNonSclkDynamicPower[SID_OPTION_COUNT];
  234. uint16_t VddcTotalPower[SID_OPTION_COUNT];
  235. uint16_t VddcTotalCurrent[SID_OPTION_COUNT];
  236. uint16_t VddcLoadVoltage[SID_OPTION_COUNT];
  237. uint16_t VddcNoLoadVoltage[SID_OPTION_COUNT];
  238. uint16_t DisplayPhyPower;
  239. uint16_t PciePhyPower;
  240. uint16_t VddciTotalPower;
  241. uint16_t Vddr1TotalPower;
  242. uint32_t RocPower;
  243. uint32_t last_power;
  244. uint32_t enableWinAvg;
  245. uint32_t lkg_acc;
  246. uint16_t VoltLkgeScaler;
  247. uint16_t TempLkgeScaler;
  248. uint32_t uvd_cac_dclk;
  249. uint32_t uvd_cac_vclk;
  250. uint32_t vce_cac_eclk;
  251. uint32_t samu_cac_samclk;
  252. uint32_t display_cac_dispclk;
  253. uint32_t acp_cac_aclk;
  254. uint32_t unb_cac;
  255. uint32_t WinTime;
  256. uint16_t GpuPwr_MAWt;
  257. uint16_t FilteredVddcTotalPower;
  258. uint8_t CalculationRepeats;
  259. uint8_t WaterfallUp;
  260. uint8_t WaterfallDown;
  261. uint8_t WaterfallLimit;
  262. };
  263. typedef struct SMU7_PowerScoreboard SMU7_PowerScoreboard;
  264. // --------------------------------------------------------------------------------------------------
  265. struct SMU7_ThermalScoreboard
  266. {
  267. int16_t GpuLimit;
  268. int16_t GpuHyst;
  269. uint16_t CurrGnbTemp;
  270. uint16_t FilteredGnbTemp;
  271. uint8_t ControllerEnable;
  272. uint8_t ControllerRunning;
  273. uint8_t WaterfallUp;
  274. uint8_t WaterfallDown;
  275. uint8_t WaterfallLimit;
  276. uint8_t padding[3];
  277. };
  278. typedef struct SMU7_ThermalScoreboard SMU7_ThermalScoreboard;
  279. // For FeatureEnables:
  280. #define SMU7_SCLK_DPM_CONFIG_MASK 0x01
  281. #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK 0x02
  282. #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK 0x04
  283. #define SMU7_MCLK_DPM_CONFIG_MASK 0x08
  284. #define SMU7_UVD_DPM_CONFIG_MASK 0x10
  285. #define SMU7_VCE_DPM_CONFIG_MASK 0x20
  286. #define SMU7_ACP_DPM_CONFIG_MASK 0x40
  287. #define SMU7_SAMU_DPM_CONFIG_MASK 0x80
  288. #define SMU7_PCIEGEN_DPM_CONFIG_MASK 0x100
  289. #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE 0x00000001
  290. #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE 0x00000002
  291. #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE 0x00000100
  292. #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE 0x00000200
  293. #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE 0x00010000
  294. #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE 0x00020000
  295. // All 'soft registers' should be uint32_t.
  296. struct SMU71_SoftRegisters
  297. {
  298. uint32_t RefClockFrequency;
  299. uint32_t PmTimerPeriod;
  300. uint32_t FeatureEnables;
  301. #if defined (SMU__DGPU_ONLY)
  302. uint32_t PreVBlankGap;
  303. uint32_t VBlankTimeout;
  304. uint32_t TrainTimeGap;
  305. uint32_t MvddSwitchTime;
  306. uint32_t LongestAcpiTrainTime;
  307. uint32_t AcpiDelay;
  308. uint32_t G5TrainTime;
  309. uint32_t DelayMpllPwron;
  310. uint32_t VoltageChangeTimeout;
  311. #endif
  312. uint32_t HandshakeDisables;
  313. uint8_t DisplayPhy1Config;
  314. uint8_t DisplayPhy2Config;
  315. uint8_t DisplayPhy3Config;
  316. uint8_t DisplayPhy4Config;
  317. uint8_t DisplayPhy5Config;
  318. uint8_t DisplayPhy6Config;
  319. uint8_t DisplayPhy7Config;
  320. uint8_t DisplayPhy8Config;
  321. uint32_t AverageGraphicsActivity;
  322. uint32_t AverageMemoryActivity;
  323. uint32_t AverageGioActivity;
  324. uint8_t SClkDpmEnabledLevels;
  325. uint8_t MClkDpmEnabledLevels;
  326. uint8_t LClkDpmEnabledLevels;
  327. uint8_t PCIeDpmEnabledLevels;
  328. uint32_t DRAM_LOG_ADDR_H;
  329. uint32_t DRAM_LOG_ADDR_L;
  330. uint32_t DRAM_LOG_PHY_ADDR_H;
  331. uint32_t DRAM_LOG_PHY_ADDR_L;
  332. uint32_t DRAM_LOG_BUFF_SIZE;
  333. uint32_t UlvEnterCount;
  334. uint32_t UlvTime;
  335. uint32_t UcodeLoadStatus;
  336. uint8_t DPMFreezeAndForced;
  337. uint8_t Activity_Weight;
  338. uint8_t Reserved8[2];
  339. uint32_t Reserved;
  340. };
  341. typedef struct SMU71_SoftRegisters SMU71_SoftRegisters;
  342. struct SMU71_Firmware_Header
  343. {
  344. uint32_t Digest[5];
  345. uint32_t Version;
  346. uint32_t HeaderSize;
  347. uint32_t Flags;
  348. uint32_t EntryPoint;
  349. uint32_t CodeSize;
  350. uint32_t ImageSize;
  351. uint32_t Rtos;
  352. uint32_t SoftRegisters;
  353. uint32_t DpmTable;
  354. uint32_t FanTable;
  355. uint32_t CacConfigTable;
  356. uint32_t CacStatusTable;
  357. uint32_t mcRegisterTable;
  358. uint32_t mcArbDramTimingTable;
  359. uint32_t PmFuseTable;
  360. uint32_t Globals;
  361. uint32_t UvdDpmTable;
  362. uint32_t AcpDpmTable;
  363. uint32_t VceDpmTable;
  364. uint32_t SamuDpmTable;
  365. uint32_t UlvSettings;
  366. uint32_t Reserved[37];
  367. uint32_t Signature;
  368. };
  369. typedef struct SMU71_Firmware_Header SMU71_Firmware_Header;
  370. struct SMU7_HystController_Data
  371. {
  372. uint8_t waterfall_up;
  373. uint8_t waterfall_down;
  374. uint8_t pstate;
  375. uint8_t clamp_mode;
  376. };
  377. typedef struct SMU7_HystController_Data SMU7_HystController_Data;
  378. #define SMU71_FIRMWARE_HEADER_LOCATION 0x20000
  379. enum DisplayConfig {
  380. PowerDown = 1,
  381. DP54x4,
  382. DP54x2,
  383. DP54x1,
  384. DP27x4,
  385. DP27x2,
  386. DP27x1,
  387. HDMI297,
  388. HDMI162,
  389. LVDS,
  390. DP324x4,
  391. DP324x2,
  392. DP324x1
  393. };
  394. //#define SX_BLOCK_COUNT 8
  395. //#define MC_BLOCK_COUNT 1
  396. //#define CPL_BLOCK_COUNT 27
  397. #if defined SMU__VARIANT__ICELAND
  398. #define SX_BLOCK_COUNT 8
  399. #define MC_BLOCK_COUNT 1
  400. #define CPL_BLOCK_COUNT 29
  401. #endif
  402. struct SMU7_Local_Cac {
  403. uint8_t BlockId;
  404. uint8_t SignalId;
  405. uint8_t Threshold;
  406. uint8_t Padding;
  407. };
  408. typedef struct SMU7_Local_Cac SMU7_Local_Cac;
  409. struct SMU7_Local_Cac_Table {
  410. SMU7_Local_Cac SxLocalCac[SX_BLOCK_COUNT];
  411. SMU7_Local_Cac CplLocalCac[CPL_BLOCK_COUNT];
  412. SMU7_Local_Cac McLocalCac[MC_BLOCK_COUNT];
  413. };
  414. typedef struct SMU7_Local_Cac_Table SMU7_Local_Cac_Table;
  415. #if !defined(SMC_MICROCODE)
  416. #pragma pack(pop)
  417. #endif
  418. #endif