amd_powerplay.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef _AMD_POWERPLAY_H_
  24. #define _AMD_POWERPLAY_H_
  25. #include <linux/seq_file.h>
  26. #include <linux/types.h>
  27. #include <linux/errno.h>
  28. #include "amd_shared.h"
  29. #include "cgs_common.h"
  30. extern const struct amd_ip_funcs pp_ip_funcs;
  31. extern const struct amd_powerplay_funcs pp_dpm_funcs;
  32. #define PP_DPM_DISABLED 0xCCCC
  33. enum amd_pp_sensors {
  34. AMDGPU_PP_SENSOR_GFX_SCLK = 0,
  35. AMDGPU_PP_SENSOR_VDDNB,
  36. AMDGPU_PP_SENSOR_VDDGFX,
  37. AMDGPU_PP_SENSOR_UVD_VCLK,
  38. AMDGPU_PP_SENSOR_UVD_DCLK,
  39. AMDGPU_PP_SENSOR_VCE_ECCLK,
  40. AMDGPU_PP_SENSOR_GPU_LOAD,
  41. AMDGPU_PP_SENSOR_GFX_MCLK,
  42. AMDGPU_PP_SENSOR_GPU_TEMP,
  43. AMDGPU_PP_SENSOR_VCE_POWER,
  44. AMDGPU_PP_SENSOR_UVD_POWER,
  45. };
  46. enum amd_pp_event {
  47. AMD_PP_EVENT_INITIALIZE = 0,
  48. AMD_PP_EVENT_UNINITIALIZE,
  49. AMD_PP_EVENT_POWER_SOURCE_CHANGE,
  50. AMD_PP_EVENT_SUSPEND,
  51. AMD_PP_EVENT_RESUME,
  52. AMD_PP_EVENT_ENTER_REST_STATE,
  53. AMD_PP_EVENT_EXIT_REST_STATE,
  54. AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE,
  55. AMD_PP_EVENT_THERMAL_NOTIFICATION,
  56. AMD_PP_EVENT_VBIOS_NOTIFICATION,
  57. AMD_PP_EVENT_ENTER_THERMAL_STATE,
  58. AMD_PP_EVENT_EXIT_THERMAL_STATE,
  59. AMD_PP_EVENT_ENTER_FORCED_STATE,
  60. AMD_PP_EVENT_EXIT_FORCED_STATE,
  61. AMD_PP_EVENT_ENTER_EXCLUSIVE_MODE,
  62. AMD_PP_EVENT_EXIT_EXCLUSIVE_MODE,
  63. AMD_PP_EVENT_ENTER_SCREEN_SAVER,
  64. AMD_PP_EVENT_EXIT_SCREEN_SAVER,
  65. AMD_PP_EVENT_VPU_RECOVERY_BEGIN,
  66. AMD_PP_EVENT_VPU_RECOVERY_END,
  67. AMD_PP_EVENT_ENABLE_POWER_PLAY,
  68. AMD_PP_EVENT_DISABLE_POWER_PLAY,
  69. AMD_PP_EVENT_CHANGE_POWER_SOURCE_UI_LABEL,
  70. AMD_PP_EVENT_ENABLE_USER2D_PERFORMANCE,
  71. AMD_PP_EVENT_DISABLE_USER2D_PERFORMANCE,
  72. AMD_PP_EVENT_ENABLE_USER3D_PERFORMANCE,
  73. AMD_PP_EVENT_DISABLE_USER3D_PERFORMANCE,
  74. AMD_PP_EVENT_ENABLE_OVER_DRIVE_TEST,
  75. AMD_PP_EVENT_DISABLE_OVER_DRIVE_TEST,
  76. AMD_PP_EVENT_ENABLE_REDUCED_REFRESH_RATE,
  77. AMD_PP_EVENT_DISABLE_REDUCED_REFRESH_RATE,
  78. AMD_PP_EVENT_ENABLE_GFX_CLOCK_GATING,
  79. AMD_PP_EVENT_DISABLE_GFX_CLOCK_GATING,
  80. AMD_PP_EVENT_ENABLE_CGPG,
  81. AMD_PP_EVENT_DISABLE_CGPG,
  82. AMD_PP_EVENT_ENTER_TEXT_MODE,
  83. AMD_PP_EVENT_EXIT_TEXT_MODE,
  84. AMD_PP_EVENT_VIDEO_START,
  85. AMD_PP_EVENT_VIDEO_STOP,
  86. AMD_PP_EVENT_ENABLE_USER_STATE,
  87. AMD_PP_EVENT_DISABLE_USER_STATE,
  88. AMD_PP_EVENT_READJUST_POWER_STATE,
  89. AMD_PP_EVENT_START_INACTIVITY,
  90. AMD_PP_EVENT_STOP_INACTIVITY,
  91. AMD_PP_EVENT_LINKED_ADAPTERS_READY,
  92. AMD_PP_EVENT_ADAPTER_SAFE_TO_DISABLE,
  93. AMD_PP_EVENT_COMPLETE_INIT,
  94. AMD_PP_EVENT_CRITICAL_THERMAL_FAULT,
  95. AMD_PP_EVENT_BACKLIGHT_CHANGED,
  96. AMD_PP_EVENT_ENABLE_VARI_BRIGHT,
  97. AMD_PP_EVENT_DISABLE_VARI_BRIGHT,
  98. AMD_PP_EVENT_ENABLE_VARI_BRIGHT_ON_POWER_XPRESS,
  99. AMD_PP_EVENT_DISABLE_VARI_BRIGHT_ON_POWER_XPRESS,
  100. AMD_PP_EVENT_SET_VARI_BRIGHT_LEVEL,
  101. AMD_PP_EVENT_VARI_BRIGHT_MONITOR_MEASUREMENT,
  102. AMD_PP_EVENT_SCREEN_ON,
  103. AMD_PP_EVENT_SCREEN_OFF,
  104. AMD_PP_EVENT_PRE_DISPLAY_CONFIG_CHANGE,
  105. AMD_PP_EVENT_ENTER_ULP_STATE,
  106. AMD_PP_EVENT_EXIT_ULP_STATE,
  107. AMD_PP_EVENT_REGISTER_IP_STATE,
  108. AMD_PP_EVENT_UNREGISTER_IP_STATE,
  109. AMD_PP_EVENT_ENTER_MGPU_MODE,
  110. AMD_PP_EVENT_EXIT_MGPU_MODE,
  111. AMD_PP_EVENT_ENTER_MULTI_GPU_MODE,
  112. AMD_PP_EVENT_PRE_SUSPEND,
  113. AMD_PP_EVENT_PRE_RESUME,
  114. AMD_PP_EVENT_ENTER_BACOS,
  115. AMD_PP_EVENT_EXIT_BACOS,
  116. AMD_PP_EVENT_RESUME_BACO,
  117. AMD_PP_EVENT_RESET_BACO,
  118. AMD_PP_EVENT_PRE_DISPLAY_PHY_ACCESS,
  119. AMD_PP_EVENT_POST_DISPLAY_PHY_CCESS,
  120. AMD_PP_EVENT_START_COMPUTE_APPLICATION,
  121. AMD_PP_EVENT_STOP_COMPUTE_APPLICATION,
  122. AMD_PP_EVENT_REDUCE_POWER_LIMIT,
  123. AMD_PP_EVENT_ENTER_FRAME_LOCK,
  124. AMD_PP_EVENT_EXIT_FRAME_LOOCK,
  125. AMD_PP_EVENT_LONG_IDLE_REQUEST_BACO,
  126. AMD_PP_EVENT_LONG_IDLE_ENTER_BACO,
  127. AMD_PP_EVENT_LONG_IDLE_EXIT_BACO,
  128. AMD_PP_EVENT_HIBERNATE,
  129. AMD_PP_EVENT_CONNECTED_STANDBY,
  130. AMD_PP_EVENT_ENTER_SELF_REFRESH,
  131. AMD_PP_EVENT_EXIT_SELF_REFRESH,
  132. AMD_PP_EVENT_START_AVFS_BTC,
  133. AMD_PP_EVENT_MAX
  134. };
  135. struct amd_pp_init {
  136. struct cgs_device *device;
  137. uint32_t chip_family;
  138. uint32_t chip_id;
  139. bool pm_en;
  140. uint32_t feature_mask;
  141. };
  142. enum amd_pp_display_config_type{
  143. AMD_PP_DisplayConfigType_None = 0,
  144. AMD_PP_DisplayConfigType_DP54 ,
  145. AMD_PP_DisplayConfigType_DP432 ,
  146. AMD_PP_DisplayConfigType_DP324 ,
  147. AMD_PP_DisplayConfigType_DP27,
  148. AMD_PP_DisplayConfigType_DP243,
  149. AMD_PP_DisplayConfigType_DP216,
  150. AMD_PP_DisplayConfigType_DP162,
  151. AMD_PP_DisplayConfigType_HDMI6G ,
  152. AMD_PP_DisplayConfigType_HDMI297 ,
  153. AMD_PP_DisplayConfigType_HDMI162,
  154. AMD_PP_DisplayConfigType_LVDS,
  155. AMD_PP_DisplayConfigType_DVI,
  156. AMD_PP_DisplayConfigType_WIRELESS,
  157. AMD_PP_DisplayConfigType_VGA
  158. };
  159. struct single_display_configuration
  160. {
  161. uint32_t controller_index;
  162. uint32_t controller_id;
  163. uint32_t signal_type;
  164. uint32_t display_state;
  165. /* phy id for the primary internal transmitter */
  166. uint8_t primary_transmitter_phyi_d;
  167. /* bitmap with the active lanes */
  168. uint8_t primary_transmitter_active_lanemap;
  169. /* phy id for the secondary internal transmitter (for dual-link dvi) */
  170. uint8_t secondary_transmitter_phy_id;
  171. /* bitmap with the active lanes */
  172. uint8_t secondary_transmitter_active_lanemap;
  173. /* misc phy settings for SMU. */
  174. uint32_t config_flags;
  175. uint32_t display_type;
  176. uint32_t view_resolution_cx;
  177. uint32_t view_resolution_cy;
  178. enum amd_pp_display_config_type displayconfigtype;
  179. uint32_t vertical_refresh; /* for active display */
  180. };
  181. #define MAX_NUM_DISPLAY 32
  182. struct amd_pp_display_configuration {
  183. bool nb_pstate_switch_disable;/* controls NB PState switch */
  184. bool cpu_cc6_disable; /* controls CPU CState switch ( on or off) */
  185. bool cpu_pstate_disable;
  186. uint32_t cpu_pstate_separation_time;
  187. uint32_t num_display; /* total number of display*/
  188. uint32_t num_path_including_non_display;
  189. uint32_t crossfire_display_index;
  190. uint32_t min_mem_set_clock;
  191. uint32_t min_core_set_clock;
  192. /* unit 10KHz x bit*/
  193. uint32_t min_bus_bandwidth;
  194. /* minimum required stutter sclk, in 10khz uint32_t ulMinCoreSetClk;*/
  195. uint32_t min_core_set_clock_in_sr;
  196. struct single_display_configuration displays[MAX_NUM_DISPLAY];
  197. uint32_t vrefresh; /* for active display*/
  198. uint32_t min_vblank_time; /* for active display*/
  199. bool multi_monitor_in_sync;
  200. /* Controller Index of primary display - used in MCLK SMC switching hang
  201. * SW Workaround*/
  202. uint32_t crtc_index;
  203. /* htotal*1000/pixelclk - used in MCLK SMC switching hang SW Workaround*/
  204. uint32_t line_time_in_us;
  205. bool invalid_vblank_time;
  206. uint32_t display_clk;
  207. /*
  208. * for given display configuration if multimonitormnsync == false then
  209. * Memory clock DPMS with this latency or below is allowed, DPMS with
  210. * higher latency not allowed.
  211. */
  212. uint32_t dce_tolerable_mclk_in_active_latency;
  213. };
  214. struct amd_pp_simple_clock_info {
  215. uint32_t engine_max_clock;
  216. uint32_t memory_max_clock;
  217. uint32_t level;
  218. };
  219. enum PP_DAL_POWERLEVEL {
  220. PP_DAL_POWERLEVEL_INVALID = 0,
  221. PP_DAL_POWERLEVEL_ULTRALOW,
  222. PP_DAL_POWERLEVEL_LOW,
  223. PP_DAL_POWERLEVEL_NOMINAL,
  224. PP_DAL_POWERLEVEL_PERFORMANCE,
  225. PP_DAL_POWERLEVEL_0 = PP_DAL_POWERLEVEL_ULTRALOW,
  226. PP_DAL_POWERLEVEL_1 = PP_DAL_POWERLEVEL_LOW,
  227. PP_DAL_POWERLEVEL_2 = PP_DAL_POWERLEVEL_NOMINAL,
  228. PP_DAL_POWERLEVEL_3 = PP_DAL_POWERLEVEL_PERFORMANCE,
  229. PP_DAL_POWERLEVEL_4 = PP_DAL_POWERLEVEL_3+1,
  230. PP_DAL_POWERLEVEL_5 = PP_DAL_POWERLEVEL_4+1,
  231. PP_DAL_POWERLEVEL_6 = PP_DAL_POWERLEVEL_5+1,
  232. PP_DAL_POWERLEVEL_7 = PP_DAL_POWERLEVEL_6+1,
  233. };
  234. struct amd_pp_clock_info {
  235. uint32_t min_engine_clock;
  236. uint32_t max_engine_clock;
  237. uint32_t min_memory_clock;
  238. uint32_t max_memory_clock;
  239. uint32_t min_bus_bandwidth;
  240. uint32_t max_bus_bandwidth;
  241. uint32_t max_engine_clock_in_sr;
  242. uint32_t min_engine_clock_in_sr;
  243. enum PP_DAL_POWERLEVEL max_clocks_state;
  244. };
  245. enum amd_pp_clock_type {
  246. amd_pp_disp_clock = 1,
  247. amd_pp_sys_clock,
  248. amd_pp_mem_clock
  249. };
  250. #define MAX_NUM_CLOCKS 16
  251. struct amd_pp_clocks {
  252. uint32_t count;
  253. uint32_t clock[MAX_NUM_CLOCKS];
  254. uint32_t latency[MAX_NUM_CLOCKS];
  255. };
  256. enum {
  257. PP_GROUP_UNKNOWN = 0,
  258. PP_GROUP_GFX = 1,
  259. PP_GROUP_SYS,
  260. PP_GROUP_MAX
  261. };
  262. enum pp_clock_type {
  263. PP_SCLK,
  264. PP_MCLK,
  265. PP_PCIE,
  266. };
  267. struct pp_states_info {
  268. uint32_t nums;
  269. uint32_t states[16];
  270. };
  271. #define PP_GROUP_MASK 0xF0000000
  272. #define PP_GROUP_SHIFT 28
  273. #define PP_BLOCK_MASK 0x0FFFFF00
  274. #define PP_BLOCK_SHIFT 8
  275. #define PP_BLOCK_GFX_CG 0x01
  276. #define PP_BLOCK_GFX_MG 0x02
  277. #define PP_BLOCK_GFX_3D 0x04
  278. #define PP_BLOCK_GFX_RLC 0x08
  279. #define PP_BLOCK_GFX_CP 0x10
  280. #define PP_BLOCK_SYS_BIF 0x01
  281. #define PP_BLOCK_SYS_MC 0x02
  282. #define PP_BLOCK_SYS_ROM 0x04
  283. #define PP_BLOCK_SYS_DRM 0x08
  284. #define PP_BLOCK_SYS_HDP 0x10
  285. #define PP_BLOCK_SYS_SDMA 0x20
  286. #define PP_STATE_MASK 0x0000000F
  287. #define PP_STATE_SHIFT 0
  288. #define PP_STATE_SUPPORT_MASK 0x000000F0
  289. #define PP_STATE_SUPPORT_SHIFT 0
  290. #define PP_STATE_CG 0x01
  291. #define PP_STATE_LS 0x02
  292. #define PP_STATE_DS 0x04
  293. #define PP_STATE_SD 0x08
  294. #define PP_STATE_SUPPORT_CG 0x10
  295. #define PP_STATE_SUPPORT_LS 0x20
  296. #define PP_STATE_SUPPORT_DS 0x40
  297. #define PP_STATE_SUPPORT_SD 0x80
  298. #define PP_CG_MSG_ID(group, block, support, state) (group << PP_GROUP_SHIFT |\
  299. block << PP_BLOCK_SHIFT |\
  300. support << PP_STATE_SUPPORT_SHIFT |\
  301. state << PP_STATE_SHIFT)
  302. struct amd_powerplay_funcs {
  303. int (*get_temperature)(void *handle);
  304. int (*load_firmware)(void *handle);
  305. int (*wait_for_fw_loading_complete)(void *handle);
  306. int (*force_performance_level)(void *handle, enum amd_dpm_forced_level level);
  307. enum amd_dpm_forced_level (*get_performance_level)(void *handle);
  308. enum amd_pm_state_type (*get_current_power_state)(void *handle);
  309. int (*get_sclk)(void *handle, bool low);
  310. int (*get_mclk)(void *handle, bool low);
  311. int (*powergate_vce)(void *handle, bool gate);
  312. int (*powergate_uvd)(void *handle, bool gate);
  313. int (*dispatch_tasks)(void *handle, enum amd_pp_event event_id,
  314. void *input, void *output);
  315. int (*set_fan_control_mode)(void *handle, uint32_t mode);
  316. int (*get_fan_control_mode)(void *handle);
  317. int (*set_fan_speed_percent)(void *handle, uint32_t percent);
  318. int (*get_fan_speed_percent)(void *handle, uint32_t *speed);
  319. int (*get_fan_speed_rpm)(void *handle, uint32_t *rpm);
  320. int (*get_pp_num_states)(void *handle, struct pp_states_info *data);
  321. int (*get_pp_table)(void *handle, char **table);
  322. int (*set_pp_table)(void *handle, const char *buf, size_t size);
  323. int (*force_clock_level)(void *handle, enum pp_clock_type type, uint32_t mask);
  324. int (*print_clock_levels)(void *handle, enum pp_clock_type type, char *buf);
  325. int (*get_sclk_od)(void *handle);
  326. int (*set_sclk_od)(void *handle, uint32_t value);
  327. int (*get_mclk_od)(void *handle);
  328. int (*set_mclk_od)(void *handle, uint32_t value);
  329. int (*read_sensor)(void *handle, int idx, int32_t *value);
  330. struct amd_vce_state* (*get_vce_clock_state)(void *handle, unsigned idx);
  331. };
  332. struct amd_powerplay {
  333. void *pp_handle;
  334. const struct amd_ip_funcs *ip_funcs;
  335. const struct amd_powerplay_funcs *pp_funcs;
  336. };
  337. int amd_powerplay_create(struct amd_pp_init *pp_init,
  338. void **handle);
  339. int amd_powerplay_destroy(void *handle);
  340. int amd_powerplay_reset(void *handle);
  341. int amd_powerplay_display_configuration_change(void *handle,
  342. const struct amd_pp_display_configuration *input);
  343. int amd_powerplay_get_display_power_level(void *handle,
  344. struct amd_pp_simple_clock_info *output);
  345. int amd_powerplay_get_current_clocks(void *handle,
  346. struct amd_pp_clock_info *output);
  347. int amd_powerplay_get_clock_by_type(void *handle,
  348. enum amd_pp_clock_type type,
  349. struct amd_pp_clocks *clocks);
  350. int amd_powerplay_get_display_mode_validation_clocks(void *handle,
  351. struct amd_pp_simple_clock_info *output);
  352. int amd_set_clockgating_by_smu(void *handle, uint32_t msg_id);
  353. #endif /* _AMD_POWERPLAY_H_ */