vi.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/slab.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_atombios.h"
  27. #include "amdgpu_ih.h"
  28. #include "amdgpu_uvd.h"
  29. #include "amdgpu_vce.h"
  30. #include "amdgpu_ucode.h"
  31. #include "atom.h"
  32. #include "amd_pcie.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_sh_mask.h"
  41. #include "smu/smu_7_1_1_d.h"
  42. #include "smu/smu_7_1_1_sh_mask.h"
  43. #include "uvd/uvd_5_0_d.h"
  44. #include "uvd/uvd_5_0_sh_mask.h"
  45. #include "vce/vce_3_0_d.h"
  46. #include "vce/vce_3_0_sh_mask.h"
  47. #include "dce/dce_10_0_d.h"
  48. #include "dce/dce_10_0_sh_mask.h"
  49. #include "vid.h"
  50. #include "vi.h"
  51. #include "vi_dpm.h"
  52. #include "gmc_v8_0.h"
  53. #include "gmc_v7_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. #include "amdgpu_powerplay.h"
  66. #if defined(CONFIG_DRM_AMD_ACP)
  67. #include "amdgpu_acp.h"
  68. #endif
  69. #include "dce_virtual.h"
  70. #include "mxgpu_vi.h"
  71. /*
  72. * Indirect registers accessor
  73. */
  74. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  75. {
  76. unsigned long flags;
  77. u32 r;
  78. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  79. WREG32(mmPCIE_INDEX, reg);
  80. (void)RREG32(mmPCIE_INDEX);
  81. r = RREG32(mmPCIE_DATA);
  82. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  83. return r;
  84. }
  85. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  86. {
  87. unsigned long flags;
  88. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  89. WREG32(mmPCIE_INDEX, reg);
  90. (void)RREG32(mmPCIE_INDEX);
  91. WREG32(mmPCIE_DATA, v);
  92. (void)RREG32(mmPCIE_DATA);
  93. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  94. }
  95. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  96. {
  97. unsigned long flags;
  98. u32 r;
  99. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  100. WREG32(mmSMC_IND_INDEX_11, (reg));
  101. r = RREG32(mmSMC_IND_DATA_11);
  102. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  103. return r;
  104. }
  105. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  106. {
  107. unsigned long flags;
  108. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  109. WREG32(mmSMC_IND_INDEX_11, (reg));
  110. WREG32(mmSMC_IND_DATA_11, (v));
  111. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  112. }
  113. /* smu_8_0_d.h */
  114. #define mmMP0PUB_IND_INDEX 0x180
  115. #define mmMP0PUB_IND_DATA 0x181
  116. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  117. {
  118. unsigned long flags;
  119. u32 r;
  120. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  121. WREG32(mmMP0PUB_IND_INDEX, (reg));
  122. r = RREG32(mmMP0PUB_IND_DATA);
  123. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  124. return r;
  125. }
  126. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  127. {
  128. unsigned long flags;
  129. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  130. WREG32(mmMP0PUB_IND_INDEX, (reg));
  131. WREG32(mmMP0PUB_IND_DATA, (v));
  132. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  133. }
  134. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  135. {
  136. unsigned long flags;
  137. u32 r;
  138. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  139. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  140. r = RREG32(mmUVD_CTX_DATA);
  141. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  142. return r;
  143. }
  144. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  145. {
  146. unsigned long flags;
  147. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  148. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  149. WREG32(mmUVD_CTX_DATA, (v));
  150. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  151. }
  152. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  153. {
  154. unsigned long flags;
  155. u32 r;
  156. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  157. WREG32(mmDIDT_IND_INDEX, (reg));
  158. r = RREG32(mmDIDT_IND_DATA);
  159. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  160. return r;
  161. }
  162. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  163. {
  164. unsigned long flags;
  165. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  166. WREG32(mmDIDT_IND_INDEX, (reg));
  167. WREG32(mmDIDT_IND_DATA, (v));
  168. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  169. }
  170. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  171. {
  172. unsigned long flags;
  173. u32 r;
  174. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  175. WREG32(mmGC_CAC_IND_INDEX, (reg));
  176. r = RREG32(mmGC_CAC_IND_DATA);
  177. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  178. return r;
  179. }
  180. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  181. {
  182. unsigned long flags;
  183. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  184. WREG32(mmGC_CAC_IND_INDEX, (reg));
  185. WREG32(mmGC_CAC_IND_DATA, (v));
  186. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  187. }
  188. static const u32 tonga_mgcg_cgcg_init[] =
  189. {
  190. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  191. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  192. mmPCIE_DATA, 0x000f0000, 0x00000000,
  193. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  194. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  195. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  196. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  197. };
  198. static const u32 fiji_mgcg_cgcg_init[] =
  199. {
  200. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  201. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  202. mmPCIE_DATA, 0x000f0000, 0x00000000,
  203. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  204. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  205. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  206. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  207. };
  208. static const u32 iceland_mgcg_cgcg_init[] =
  209. {
  210. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  211. mmPCIE_DATA, 0x000f0000, 0x00000000,
  212. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  213. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  214. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  215. };
  216. static const u32 cz_mgcg_cgcg_init[] =
  217. {
  218. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  219. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  220. mmPCIE_DATA, 0x000f0000, 0x00000000,
  221. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  222. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  223. };
  224. static const u32 stoney_mgcg_cgcg_init[] =
  225. {
  226. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  227. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  228. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  229. };
  230. static void vi_init_golden_registers(struct amdgpu_device *adev)
  231. {
  232. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  233. mutex_lock(&adev->grbm_idx_mutex);
  234. if (amdgpu_sriov_vf(adev)) {
  235. xgpu_vi_init_golden_registers(adev);
  236. mutex_unlock(&adev->grbm_idx_mutex);
  237. return;
  238. }
  239. switch (adev->asic_type) {
  240. case CHIP_TOPAZ:
  241. amdgpu_program_register_sequence(adev,
  242. iceland_mgcg_cgcg_init,
  243. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  244. break;
  245. case CHIP_FIJI:
  246. amdgpu_program_register_sequence(adev,
  247. fiji_mgcg_cgcg_init,
  248. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  249. break;
  250. case CHIP_TONGA:
  251. amdgpu_program_register_sequence(adev,
  252. tonga_mgcg_cgcg_init,
  253. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  254. break;
  255. case CHIP_CARRIZO:
  256. amdgpu_program_register_sequence(adev,
  257. cz_mgcg_cgcg_init,
  258. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  259. break;
  260. case CHIP_STONEY:
  261. amdgpu_program_register_sequence(adev,
  262. stoney_mgcg_cgcg_init,
  263. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  264. break;
  265. case CHIP_POLARIS11:
  266. case CHIP_POLARIS10:
  267. case CHIP_POLARIS12:
  268. default:
  269. break;
  270. }
  271. mutex_unlock(&adev->grbm_idx_mutex);
  272. }
  273. /**
  274. * vi_get_xclk - get the xclk
  275. *
  276. * @adev: amdgpu_device pointer
  277. *
  278. * Returns the reference clock used by the gfx engine
  279. * (VI).
  280. */
  281. static u32 vi_get_xclk(struct amdgpu_device *adev)
  282. {
  283. u32 reference_clock = adev->clock.spll.reference_freq;
  284. u32 tmp;
  285. if (adev->flags & AMD_IS_APU)
  286. return reference_clock;
  287. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  288. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  289. return 1000;
  290. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  291. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  292. return reference_clock / 4;
  293. return reference_clock;
  294. }
  295. /**
  296. * vi_srbm_select - select specific register instances
  297. *
  298. * @adev: amdgpu_device pointer
  299. * @me: selected ME (micro engine)
  300. * @pipe: pipe
  301. * @queue: queue
  302. * @vmid: VMID
  303. *
  304. * Switches the currently active registers instances. Some
  305. * registers are instanced per VMID, others are instanced per
  306. * me/pipe/queue combination.
  307. */
  308. void vi_srbm_select(struct amdgpu_device *adev,
  309. u32 me, u32 pipe, u32 queue, u32 vmid)
  310. {
  311. u32 srbm_gfx_cntl = 0;
  312. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  313. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  314. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  315. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  316. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  317. }
  318. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  319. {
  320. /* todo */
  321. }
  322. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  323. {
  324. u32 bus_cntl;
  325. u32 d1vga_control = 0;
  326. u32 d2vga_control = 0;
  327. u32 vga_render_control = 0;
  328. u32 rom_cntl;
  329. bool r;
  330. bus_cntl = RREG32(mmBUS_CNTL);
  331. if (adev->mode_info.num_crtc) {
  332. d1vga_control = RREG32(mmD1VGA_CONTROL);
  333. d2vga_control = RREG32(mmD2VGA_CONTROL);
  334. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  335. }
  336. rom_cntl = RREG32_SMC(ixROM_CNTL);
  337. /* enable the rom */
  338. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  339. if (adev->mode_info.num_crtc) {
  340. /* Disable VGA mode */
  341. WREG32(mmD1VGA_CONTROL,
  342. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  343. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  344. WREG32(mmD2VGA_CONTROL,
  345. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  346. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  347. WREG32(mmVGA_RENDER_CONTROL,
  348. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  349. }
  350. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  351. r = amdgpu_read_bios(adev);
  352. /* restore regs */
  353. WREG32(mmBUS_CNTL, bus_cntl);
  354. if (adev->mode_info.num_crtc) {
  355. WREG32(mmD1VGA_CONTROL, d1vga_control);
  356. WREG32(mmD2VGA_CONTROL, d2vga_control);
  357. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  358. }
  359. WREG32_SMC(ixROM_CNTL, rom_cntl);
  360. return r;
  361. }
  362. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  363. u8 *bios, u32 length_bytes)
  364. {
  365. u32 *dw_ptr;
  366. unsigned long flags;
  367. u32 i, length_dw;
  368. if (bios == NULL)
  369. return false;
  370. if (length_bytes == 0)
  371. return false;
  372. /* APU vbios image is part of sbios image */
  373. if (adev->flags & AMD_IS_APU)
  374. return false;
  375. dw_ptr = (u32 *)bios;
  376. length_dw = ALIGN(length_bytes, 4) / 4;
  377. /* take the smc lock since we are using the smc index */
  378. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  379. /* set rom index to 0 */
  380. WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
  381. WREG32(mmSMC_IND_DATA_11, 0);
  382. /* set index to data for continous read */
  383. WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
  384. for (i = 0; i < length_dw; i++)
  385. dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
  386. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  387. return true;
  388. }
  389. static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
  390. {
  391. uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  392. /* bit0: 0 means pf and 1 means vf */
  393. /* bit31: 0 means disable IOV and 1 means enable */
  394. if (reg & 1)
  395. adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  396. if (reg & 0x80000000)
  397. adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  398. if (reg == 0) {
  399. if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
  400. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  401. }
  402. }
  403. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  404. {mmGB_MACROTILE_MODE7, true},
  405. };
  406. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  407. {mmGB_TILE_MODE7, true},
  408. {mmGB_TILE_MODE12, true},
  409. {mmGB_TILE_MODE17, true},
  410. {mmGB_TILE_MODE23, true},
  411. {mmGB_MACROTILE_MODE7, true},
  412. };
  413. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  414. {mmGRBM_STATUS, false},
  415. {mmGRBM_STATUS2, false},
  416. {mmGRBM_STATUS_SE0, false},
  417. {mmGRBM_STATUS_SE1, false},
  418. {mmGRBM_STATUS_SE2, false},
  419. {mmGRBM_STATUS_SE3, false},
  420. {mmSRBM_STATUS, false},
  421. {mmSRBM_STATUS2, false},
  422. {mmSRBM_STATUS3, false},
  423. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  424. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  425. {mmCP_STAT, false},
  426. {mmCP_STALLED_STAT1, false},
  427. {mmCP_STALLED_STAT2, false},
  428. {mmCP_STALLED_STAT3, false},
  429. {mmCP_CPF_BUSY_STAT, false},
  430. {mmCP_CPF_STALLED_STAT1, false},
  431. {mmCP_CPF_STATUS, false},
  432. {mmCP_CPC_BUSY_STAT, false},
  433. {mmCP_CPC_STALLED_STAT1, false},
  434. {mmCP_CPC_STATUS, false},
  435. {mmGB_ADDR_CONFIG, false},
  436. {mmMC_ARB_RAMCFG, false},
  437. {mmGB_TILE_MODE0, false},
  438. {mmGB_TILE_MODE1, false},
  439. {mmGB_TILE_MODE2, false},
  440. {mmGB_TILE_MODE3, false},
  441. {mmGB_TILE_MODE4, false},
  442. {mmGB_TILE_MODE5, false},
  443. {mmGB_TILE_MODE6, false},
  444. {mmGB_TILE_MODE7, false},
  445. {mmGB_TILE_MODE8, false},
  446. {mmGB_TILE_MODE9, false},
  447. {mmGB_TILE_MODE10, false},
  448. {mmGB_TILE_MODE11, false},
  449. {mmGB_TILE_MODE12, false},
  450. {mmGB_TILE_MODE13, false},
  451. {mmGB_TILE_MODE14, false},
  452. {mmGB_TILE_MODE15, false},
  453. {mmGB_TILE_MODE16, false},
  454. {mmGB_TILE_MODE17, false},
  455. {mmGB_TILE_MODE18, false},
  456. {mmGB_TILE_MODE19, false},
  457. {mmGB_TILE_MODE20, false},
  458. {mmGB_TILE_MODE21, false},
  459. {mmGB_TILE_MODE22, false},
  460. {mmGB_TILE_MODE23, false},
  461. {mmGB_TILE_MODE24, false},
  462. {mmGB_TILE_MODE25, false},
  463. {mmGB_TILE_MODE26, false},
  464. {mmGB_TILE_MODE27, false},
  465. {mmGB_TILE_MODE28, false},
  466. {mmGB_TILE_MODE29, false},
  467. {mmGB_TILE_MODE30, false},
  468. {mmGB_TILE_MODE31, false},
  469. {mmGB_MACROTILE_MODE0, false},
  470. {mmGB_MACROTILE_MODE1, false},
  471. {mmGB_MACROTILE_MODE2, false},
  472. {mmGB_MACROTILE_MODE3, false},
  473. {mmGB_MACROTILE_MODE4, false},
  474. {mmGB_MACROTILE_MODE5, false},
  475. {mmGB_MACROTILE_MODE6, false},
  476. {mmGB_MACROTILE_MODE7, false},
  477. {mmGB_MACROTILE_MODE8, false},
  478. {mmGB_MACROTILE_MODE9, false},
  479. {mmGB_MACROTILE_MODE10, false},
  480. {mmGB_MACROTILE_MODE11, false},
  481. {mmGB_MACROTILE_MODE12, false},
  482. {mmGB_MACROTILE_MODE13, false},
  483. {mmGB_MACROTILE_MODE14, false},
  484. {mmGB_MACROTILE_MODE15, false},
  485. {mmCC_RB_BACKEND_DISABLE, false, true},
  486. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  487. {mmGB_BACKEND_MAP, false, false},
  488. {mmPA_SC_RASTER_CONFIG, false, true},
  489. {mmPA_SC_RASTER_CONFIG_1, false, true},
  490. };
  491. static uint32_t vi_get_register_value(struct amdgpu_device *adev,
  492. bool indexed, u32 se_num,
  493. u32 sh_num, u32 reg_offset)
  494. {
  495. if (indexed) {
  496. uint32_t val;
  497. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  498. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  499. switch (reg_offset) {
  500. case mmCC_RB_BACKEND_DISABLE:
  501. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  502. case mmGC_USER_RB_BACKEND_DISABLE:
  503. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  504. case mmPA_SC_RASTER_CONFIG:
  505. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  506. case mmPA_SC_RASTER_CONFIG_1:
  507. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
  508. }
  509. mutex_lock(&adev->grbm_idx_mutex);
  510. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  511. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  512. val = RREG32(reg_offset);
  513. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  514. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  515. mutex_unlock(&adev->grbm_idx_mutex);
  516. return val;
  517. } else {
  518. unsigned idx;
  519. switch (reg_offset) {
  520. case mmGB_ADDR_CONFIG:
  521. return adev->gfx.config.gb_addr_config;
  522. case mmMC_ARB_RAMCFG:
  523. return adev->gfx.config.mc_arb_ramcfg;
  524. case mmGB_TILE_MODE0:
  525. case mmGB_TILE_MODE1:
  526. case mmGB_TILE_MODE2:
  527. case mmGB_TILE_MODE3:
  528. case mmGB_TILE_MODE4:
  529. case mmGB_TILE_MODE5:
  530. case mmGB_TILE_MODE6:
  531. case mmGB_TILE_MODE7:
  532. case mmGB_TILE_MODE8:
  533. case mmGB_TILE_MODE9:
  534. case mmGB_TILE_MODE10:
  535. case mmGB_TILE_MODE11:
  536. case mmGB_TILE_MODE12:
  537. case mmGB_TILE_MODE13:
  538. case mmGB_TILE_MODE14:
  539. case mmGB_TILE_MODE15:
  540. case mmGB_TILE_MODE16:
  541. case mmGB_TILE_MODE17:
  542. case mmGB_TILE_MODE18:
  543. case mmGB_TILE_MODE19:
  544. case mmGB_TILE_MODE20:
  545. case mmGB_TILE_MODE21:
  546. case mmGB_TILE_MODE22:
  547. case mmGB_TILE_MODE23:
  548. case mmGB_TILE_MODE24:
  549. case mmGB_TILE_MODE25:
  550. case mmGB_TILE_MODE26:
  551. case mmGB_TILE_MODE27:
  552. case mmGB_TILE_MODE28:
  553. case mmGB_TILE_MODE29:
  554. case mmGB_TILE_MODE30:
  555. case mmGB_TILE_MODE31:
  556. idx = (reg_offset - mmGB_TILE_MODE0);
  557. return adev->gfx.config.tile_mode_array[idx];
  558. case mmGB_MACROTILE_MODE0:
  559. case mmGB_MACROTILE_MODE1:
  560. case mmGB_MACROTILE_MODE2:
  561. case mmGB_MACROTILE_MODE3:
  562. case mmGB_MACROTILE_MODE4:
  563. case mmGB_MACROTILE_MODE5:
  564. case mmGB_MACROTILE_MODE6:
  565. case mmGB_MACROTILE_MODE7:
  566. case mmGB_MACROTILE_MODE8:
  567. case mmGB_MACROTILE_MODE9:
  568. case mmGB_MACROTILE_MODE10:
  569. case mmGB_MACROTILE_MODE11:
  570. case mmGB_MACROTILE_MODE12:
  571. case mmGB_MACROTILE_MODE13:
  572. case mmGB_MACROTILE_MODE14:
  573. case mmGB_MACROTILE_MODE15:
  574. idx = (reg_offset - mmGB_MACROTILE_MODE0);
  575. return adev->gfx.config.macrotile_mode_array[idx];
  576. default:
  577. return RREG32(reg_offset);
  578. }
  579. }
  580. }
  581. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  582. u32 sh_num, u32 reg_offset, u32 *value)
  583. {
  584. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  585. const struct amdgpu_allowed_register_entry *asic_register_entry;
  586. uint32_t size, i;
  587. *value = 0;
  588. switch (adev->asic_type) {
  589. case CHIP_TOPAZ:
  590. asic_register_table = tonga_allowed_read_registers;
  591. size = ARRAY_SIZE(tonga_allowed_read_registers);
  592. break;
  593. case CHIP_FIJI:
  594. case CHIP_TONGA:
  595. case CHIP_POLARIS11:
  596. case CHIP_POLARIS10:
  597. case CHIP_POLARIS12:
  598. case CHIP_CARRIZO:
  599. case CHIP_STONEY:
  600. asic_register_table = cz_allowed_read_registers;
  601. size = ARRAY_SIZE(cz_allowed_read_registers);
  602. break;
  603. default:
  604. return -EINVAL;
  605. }
  606. if (asic_register_table) {
  607. for (i = 0; i < size; i++) {
  608. asic_register_entry = asic_register_table + i;
  609. if (reg_offset != asic_register_entry->reg_offset)
  610. continue;
  611. if (!asic_register_entry->untouched)
  612. *value = vi_get_register_value(adev,
  613. asic_register_entry->grbm_indexed,
  614. se_num, sh_num, reg_offset);
  615. return 0;
  616. }
  617. }
  618. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  619. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  620. continue;
  621. if (!vi_allowed_read_registers[i].untouched)
  622. *value = vi_get_register_value(adev,
  623. vi_allowed_read_registers[i].grbm_indexed,
  624. se_num, sh_num, reg_offset);
  625. return 0;
  626. }
  627. return -EINVAL;
  628. }
  629. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  630. {
  631. u32 i;
  632. dev_info(adev->dev, "GPU pci config reset\n");
  633. /* disable BM */
  634. pci_clear_master(adev->pdev);
  635. /* reset */
  636. amdgpu_pci_config_reset(adev);
  637. udelay(100);
  638. /* wait for asic to come out of reset */
  639. for (i = 0; i < adev->usec_timeout; i++) {
  640. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  641. /* enable BM */
  642. pci_set_master(adev->pdev);
  643. return 0;
  644. }
  645. udelay(1);
  646. }
  647. return -EINVAL;
  648. }
  649. /**
  650. * vi_asic_reset - soft reset GPU
  651. *
  652. * @adev: amdgpu_device pointer
  653. *
  654. * Look up which blocks are hung and attempt
  655. * to reset them.
  656. * Returns 0 for success.
  657. */
  658. static int vi_asic_reset(struct amdgpu_device *adev)
  659. {
  660. int r;
  661. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  662. r = vi_gpu_pci_config_reset(adev);
  663. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  664. return r;
  665. }
  666. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  667. u32 cntl_reg, u32 status_reg)
  668. {
  669. int r, i;
  670. struct atom_clock_dividers dividers;
  671. uint32_t tmp;
  672. r = amdgpu_atombios_get_clock_dividers(adev,
  673. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  674. clock, false, &dividers);
  675. if (r)
  676. return r;
  677. tmp = RREG32_SMC(cntl_reg);
  678. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  679. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  680. tmp |= dividers.post_divider;
  681. WREG32_SMC(cntl_reg, tmp);
  682. for (i = 0; i < 100; i++) {
  683. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  684. break;
  685. mdelay(10);
  686. }
  687. if (i == 100)
  688. return -ETIMEDOUT;
  689. return 0;
  690. }
  691. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  692. {
  693. int r;
  694. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  695. if (r)
  696. return r;
  697. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  698. return 0;
  699. }
  700. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  701. {
  702. int r, i;
  703. struct atom_clock_dividers dividers;
  704. u32 tmp;
  705. r = amdgpu_atombios_get_clock_dividers(adev,
  706. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  707. ecclk, false, &dividers);
  708. if (r)
  709. return r;
  710. for (i = 0; i < 100; i++) {
  711. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  712. break;
  713. mdelay(10);
  714. }
  715. if (i == 100)
  716. return -ETIMEDOUT;
  717. tmp = RREG32_SMC(ixCG_ECLK_CNTL);
  718. tmp &= ~(CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK |
  719. CG_ECLK_CNTL__ECLK_DIVIDER_MASK);
  720. tmp |= dividers.post_divider;
  721. WREG32_SMC(ixCG_ECLK_CNTL, tmp);
  722. for (i = 0; i < 100; i++) {
  723. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  724. break;
  725. mdelay(10);
  726. }
  727. if (i == 100)
  728. return -ETIMEDOUT;
  729. return 0;
  730. }
  731. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  732. {
  733. if (pci_is_root_bus(adev->pdev->bus))
  734. return;
  735. if (amdgpu_pcie_gen2 == 0)
  736. return;
  737. if (adev->flags & AMD_IS_APU)
  738. return;
  739. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  740. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  741. return;
  742. /* todo */
  743. }
  744. static void vi_program_aspm(struct amdgpu_device *adev)
  745. {
  746. if (amdgpu_aspm == 0)
  747. return;
  748. /* todo */
  749. }
  750. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  751. bool enable)
  752. {
  753. u32 tmp;
  754. /* not necessary on CZ */
  755. if (adev->flags & AMD_IS_APU)
  756. return;
  757. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  758. if (enable)
  759. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  760. else
  761. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  762. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  763. }
  764. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  765. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  766. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  767. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  768. {
  769. if (adev->flags & AMD_IS_APU)
  770. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  771. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  772. else
  773. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  774. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  775. }
  776. static const struct amdgpu_asic_funcs vi_asic_funcs =
  777. {
  778. .read_disabled_bios = &vi_read_disabled_bios,
  779. .read_bios_from_rom = &vi_read_bios_from_rom,
  780. .read_register = &vi_read_register,
  781. .reset = &vi_asic_reset,
  782. .set_vga_state = &vi_vga_set_state,
  783. .get_xclk = &vi_get_xclk,
  784. .set_uvd_clocks = &vi_set_uvd_clocks,
  785. .set_vce_clocks = &vi_set_vce_clocks,
  786. };
  787. static int vi_common_early_init(void *handle)
  788. {
  789. bool smc_enabled = false;
  790. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  791. if (adev->flags & AMD_IS_APU) {
  792. adev->smc_rreg = &cz_smc_rreg;
  793. adev->smc_wreg = &cz_smc_wreg;
  794. } else {
  795. adev->smc_rreg = &vi_smc_rreg;
  796. adev->smc_wreg = &vi_smc_wreg;
  797. }
  798. adev->pcie_rreg = &vi_pcie_rreg;
  799. adev->pcie_wreg = &vi_pcie_wreg;
  800. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  801. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  802. adev->didt_rreg = &vi_didt_rreg;
  803. adev->didt_wreg = &vi_didt_wreg;
  804. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  805. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  806. adev->asic_funcs = &vi_asic_funcs;
  807. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  808. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  809. smc_enabled = true;
  810. if (amdgpu_sriov_vf(adev)) {
  811. amdgpu_virt_init_setting(adev);
  812. xgpu_vi_mailbox_set_irq_funcs(adev);
  813. }
  814. adev->rev_id = vi_get_rev_id(adev);
  815. adev->external_rev_id = 0xFF;
  816. switch (adev->asic_type) {
  817. case CHIP_TOPAZ:
  818. adev->cg_flags = 0;
  819. adev->pg_flags = 0;
  820. adev->external_rev_id = 0x1;
  821. break;
  822. case CHIP_FIJI:
  823. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  824. AMD_CG_SUPPORT_GFX_MGLS |
  825. AMD_CG_SUPPORT_GFX_RLC_LS |
  826. AMD_CG_SUPPORT_GFX_CP_LS |
  827. AMD_CG_SUPPORT_GFX_CGTS |
  828. AMD_CG_SUPPORT_GFX_CGTS_LS |
  829. AMD_CG_SUPPORT_GFX_CGCG |
  830. AMD_CG_SUPPORT_GFX_CGLS |
  831. AMD_CG_SUPPORT_SDMA_MGCG |
  832. AMD_CG_SUPPORT_SDMA_LS |
  833. AMD_CG_SUPPORT_BIF_LS |
  834. AMD_CG_SUPPORT_HDP_MGCG |
  835. AMD_CG_SUPPORT_HDP_LS |
  836. AMD_CG_SUPPORT_ROM_MGCG |
  837. AMD_CG_SUPPORT_MC_MGCG |
  838. AMD_CG_SUPPORT_MC_LS |
  839. AMD_CG_SUPPORT_UVD_MGCG;
  840. adev->pg_flags = 0;
  841. adev->external_rev_id = adev->rev_id + 0x3c;
  842. break;
  843. case CHIP_TONGA:
  844. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  845. AMD_CG_SUPPORT_GFX_CGCG |
  846. AMD_CG_SUPPORT_GFX_CGLS |
  847. AMD_CG_SUPPORT_SDMA_MGCG |
  848. AMD_CG_SUPPORT_SDMA_LS |
  849. AMD_CG_SUPPORT_BIF_LS |
  850. AMD_CG_SUPPORT_HDP_MGCG |
  851. AMD_CG_SUPPORT_HDP_LS |
  852. AMD_CG_SUPPORT_ROM_MGCG |
  853. AMD_CG_SUPPORT_MC_MGCG |
  854. AMD_CG_SUPPORT_MC_LS |
  855. AMD_CG_SUPPORT_DRM_LS |
  856. AMD_CG_SUPPORT_UVD_MGCG;
  857. adev->pg_flags = 0;
  858. adev->external_rev_id = adev->rev_id + 0x14;
  859. break;
  860. case CHIP_POLARIS11:
  861. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  862. AMD_CG_SUPPORT_GFX_RLC_LS |
  863. AMD_CG_SUPPORT_GFX_CP_LS |
  864. AMD_CG_SUPPORT_GFX_CGCG |
  865. AMD_CG_SUPPORT_GFX_CGLS |
  866. AMD_CG_SUPPORT_GFX_3D_CGCG |
  867. AMD_CG_SUPPORT_GFX_3D_CGLS |
  868. AMD_CG_SUPPORT_SDMA_MGCG |
  869. AMD_CG_SUPPORT_SDMA_LS |
  870. AMD_CG_SUPPORT_BIF_MGCG |
  871. AMD_CG_SUPPORT_BIF_LS |
  872. AMD_CG_SUPPORT_HDP_MGCG |
  873. AMD_CG_SUPPORT_HDP_LS |
  874. AMD_CG_SUPPORT_ROM_MGCG |
  875. AMD_CG_SUPPORT_MC_MGCG |
  876. AMD_CG_SUPPORT_MC_LS |
  877. AMD_CG_SUPPORT_DRM_LS |
  878. AMD_CG_SUPPORT_UVD_MGCG |
  879. AMD_CG_SUPPORT_VCE_MGCG;
  880. adev->pg_flags = 0;
  881. adev->external_rev_id = adev->rev_id + 0x5A;
  882. break;
  883. case CHIP_POLARIS10:
  884. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  885. AMD_CG_SUPPORT_GFX_RLC_LS |
  886. AMD_CG_SUPPORT_GFX_CP_LS |
  887. AMD_CG_SUPPORT_GFX_CGCG |
  888. AMD_CG_SUPPORT_GFX_CGLS |
  889. AMD_CG_SUPPORT_GFX_3D_CGCG |
  890. AMD_CG_SUPPORT_GFX_3D_CGLS |
  891. AMD_CG_SUPPORT_SDMA_MGCG |
  892. AMD_CG_SUPPORT_SDMA_LS |
  893. AMD_CG_SUPPORT_BIF_MGCG |
  894. AMD_CG_SUPPORT_BIF_LS |
  895. AMD_CG_SUPPORT_HDP_MGCG |
  896. AMD_CG_SUPPORT_HDP_LS |
  897. AMD_CG_SUPPORT_ROM_MGCG |
  898. AMD_CG_SUPPORT_MC_MGCG |
  899. AMD_CG_SUPPORT_MC_LS |
  900. AMD_CG_SUPPORT_DRM_LS |
  901. AMD_CG_SUPPORT_UVD_MGCG |
  902. AMD_CG_SUPPORT_VCE_MGCG;
  903. adev->pg_flags = 0;
  904. adev->external_rev_id = adev->rev_id + 0x50;
  905. break;
  906. case CHIP_POLARIS12:
  907. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  908. adev->pg_flags = 0;
  909. adev->external_rev_id = adev->rev_id + 0x64;
  910. break;
  911. case CHIP_CARRIZO:
  912. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  913. AMD_CG_SUPPORT_GFX_MGCG |
  914. AMD_CG_SUPPORT_GFX_MGLS |
  915. AMD_CG_SUPPORT_GFX_RLC_LS |
  916. AMD_CG_SUPPORT_GFX_CP_LS |
  917. AMD_CG_SUPPORT_GFX_CGTS |
  918. AMD_CG_SUPPORT_GFX_MGLS |
  919. AMD_CG_SUPPORT_GFX_CGTS_LS |
  920. AMD_CG_SUPPORT_GFX_CGCG |
  921. AMD_CG_SUPPORT_GFX_CGLS |
  922. AMD_CG_SUPPORT_BIF_LS |
  923. AMD_CG_SUPPORT_HDP_MGCG |
  924. AMD_CG_SUPPORT_HDP_LS |
  925. AMD_CG_SUPPORT_SDMA_MGCG |
  926. AMD_CG_SUPPORT_SDMA_LS |
  927. AMD_CG_SUPPORT_VCE_MGCG;
  928. /* rev0 hardware requires workarounds to support PG */
  929. adev->pg_flags = 0;
  930. if (adev->rev_id != 0x00) {
  931. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  932. AMD_PG_SUPPORT_GFX_SMG |
  933. AMD_PG_SUPPORT_GFX_PIPELINE |
  934. AMD_PG_SUPPORT_CP |
  935. AMD_PG_SUPPORT_UVD |
  936. AMD_PG_SUPPORT_VCE;
  937. }
  938. adev->external_rev_id = adev->rev_id + 0x1;
  939. break;
  940. case CHIP_STONEY:
  941. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  942. AMD_CG_SUPPORT_GFX_MGCG |
  943. AMD_CG_SUPPORT_GFX_MGLS |
  944. AMD_CG_SUPPORT_GFX_RLC_LS |
  945. AMD_CG_SUPPORT_GFX_CP_LS |
  946. AMD_CG_SUPPORT_GFX_CGTS |
  947. AMD_CG_SUPPORT_GFX_MGLS |
  948. AMD_CG_SUPPORT_GFX_CGTS_LS |
  949. AMD_CG_SUPPORT_GFX_CGCG |
  950. AMD_CG_SUPPORT_GFX_CGLS |
  951. AMD_CG_SUPPORT_BIF_LS |
  952. AMD_CG_SUPPORT_HDP_MGCG |
  953. AMD_CG_SUPPORT_HDP_LS |
  954. AMD_CG_SUPPORT_SDMA_MGCG |
  955. AMD_CG_SUPPORT_SDMA_LS |
  956. AMD_CG_SUPPORT_VCE_MGCG;
  957. adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
  958. AMD_PG_SUPPORT_GFX_SMG |
  959. AMD_PG_SUPPORT_GFX_PIPELINE |
  960. AMD_PG_SUPPORT_CP |
  961. AMD_PG_SUPPORT_UVD |
  962. AMD_PG_SUPPORT_VCE;
  963. adev->external_rev_id = adev->rev_id + 0x61;
  964. break;
  965. default:
  966. /* FIXME: not supported yet */
  967. return -EINVAL;
  968. }
  969. if (amdgpu_smc_load_fw && smc_enabled)
  970. adev->firmware.smu_load = true;
  971. amdgpu_get_pcie_info(adev);
  972. return 0;
  973. }
  974. static int vi_common_late_init(void *handle)
  975. {
  976. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  977. if (amdgpu_sriov_vf(adev))
  978. xgpu_vi_mailbox_get_irq(adev);
  979. return 0;
  980. }
  981. static int vi_common_sw_init(void *handle)
  982. {
  983. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  984. if (amdgpu_sriov_vf(adev))
  985. xgpu_vi_mailbox_add_irq_id(adev);
  986. return 0;
  987. }
  988. static int vi_common_sw_fini(void *handle)
  989. {
  990. return 0;
  991. }
  992. static int vi_common_hw_init(void *handle)
  993. {
  994. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  995. /* move the golden regs per IP block */
  996. vi_init_golden_registers(adev);
  997. /* enable pcie gen2/3 link */
  998. vi_pcie_gen3_enable(adev);
  999. /* enable aspm */
  1000. vi_program_aspm(adev);
  1001. /* enable the doorbell aperture */
  1002. vi_enable_doorbell_aperture(adev, true);
  1003. if (amdgpu_sriov_vf(adev))
  1004. xgpu_vi_mailbox_put_irq(adev);
  1005. return 0;
  1006. }
  1007. static int vi_common_hw_fini(void *handle)
  1008. {
  1009. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1010. /* enable the doorbell aperture */
  1011. vi_enable_doorbell_aperture(adev, false);
  1012. return 0;
  1013. }
  1014. static int vi_common_suspend(void *handle)
  1015. {
  1016. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1017. return vi_common_hw_fini(adev);
  1018. }
  1019. static int vi_common_resume(void *handle)
  1020. {
  1021. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1022. return vi_common_hw_init(adev);
  1023. }
  1024. static bool vi_common_is_idle(void *handle)
  1025. {
  1026. return true;
  1027. }
  1028. static int vi_common_wait_for_idle(void *handle)
  1029. {
  1030. return 0;
  1031. }
  1032. static int vi_common_soft_reset(void *handle)
  1033. {
  1034. return 0;
  1035. }
  1036. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1037. bool enable)
  1038. {
  1039. uint32_t temp, data;
  1040. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1041. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1042. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1043. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1044. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1045. else
  1046. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1047. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1048. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1049. if (temp != data)
  1050. WREG32_PCIE(ixPCIE_CNTL2, data);
  1051. }
  1052. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1053. bool enable)
  1054. {
  1055. uint32_t temp, data;
  1056. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1057. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1058. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1059. else
  1060. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1061. if (temp != data)
  1062. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1063. }
  1064. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1065. bool enable)
  1066. {
  1067. uint32_t temp, data;
  1068. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1069. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1070. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1071. else
  1072. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1073. if (temp != data)
  1074. WREG32(mmHDP_MEM_POWER_LS, data);
  1075. }
  1076. static void vi_update_drm_light_sleep(struct amdgpu_device *adev,
  1077. bool enable)
  1078. {
  1079. uint32_t temp, data;
  1080. temp = data = RREG32(0x157a);
  1081. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  1082. data |= 1;
  1083. else
  1084. data &= ~1;
  1085. if (temp != data)
  1086. WREG32(0x157a, data);
  1087. }
  1088. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1089. bool enable)
  1090. {
  1091. uint32_t temp, data;
  1092. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1093. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1094. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1095. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1096. else
  1097. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1098. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1099. if (temp != data)
  1100. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1101. }
  1102. static int vi_common_set_clockgating_state_by_smu(void *handle,
  1103. enum amd_clockgating_state state)
  1104. {
  1105. uint32_t msg_id, pp_state = 0;
  1106. uint32_t pp_support_state = 0;
  1107. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1108. void *pp_handle = adev->powerplay.pp_handle;
  1109. if (adev->cg_flags & (AMD_CG_SUPPORT_MC_LS | AMD_CG_SUPPORT_MC_MGCG)) {
  1110. if (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) {
  1111. pp_support_state = AMD_CG_SUPPORT_MC_LS;
  1112. pp_state = PP_STATE_LS;
  1113. }
  1114. if (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG) {
  1115. pp_support_state |= AMD_CG_SUPPORT_MC_MGCG;
  1116. pp_state |= PP_STATE_CG;
  1117. }
  1118. if (state == AMD_CG_STATE_UNGATE)
  1119. pp_state = 0;
  1120. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1121. PP_BLOCK_SYS_MC,
  1122. pp_support_state,
  1123. pp_state);
  1124. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1125. }
  1126. if (adev->cg_flags & (AMD_CG_SUPPORT_SDMA_LS | AMD_CG_SUPPORT_SDMA_MGCG)) {
  1127. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS) {
  1128. pp_support_state = AMD_CG_SUPPORT_SDMA_LS;
  1129. pp_state = PP_STATE_LS;
  1130. }
  1131. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG) {
  1132. pp_support_state |= AMD_CG_SUPPORT_SDMA_MGCG;
  1133. pp_state |= PP_STATE_CG;
  1134. }
  1135. if (state == AMD_CG_STATE_UNGATE)
  1136. pp_state = 0;
  1137. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1138. PP_BLOCK_SYS_SDMA,
  1139. pp_support_state,
  1140. pp_state);
  1141. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1142. }
  1143. if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_MGCG)) {
  1144. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
  1145. pp_support_state = AMD_CG_SUPPORT_HDP_LS;
  1146. pp_state = PP_STATE_LS;
  1147. }
  1148. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG) {
  1149. pp_support_state |= AMD_CG_SUPPORT_HDP_MGCG;
  1150. pp_state |= PP_STATE_CG;
  1151. }
  1152. if (state == AMD_CG_STATE_UNGATE)
  1153. pp_state = 0;
  1154. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1155. PP_BLOCK_SYS_HDP,
  1156. pp_support_state,
  1157. pp_state);
  1158. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1159. }
  1160. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS) {
  1161. if (state == AMD_CG_STATE_UNGATE)
  1162. pp_state = 0;
  1163. else
  1164. pp_state = PP_STATE_LS;
  1165. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1166. PP_BLOCK_SYS_BIF,
  1167. PP_STATE_SUPPORT_LS,
  1168. pp_state);
  1169. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1170. }
  1171. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG) {
  1172. if (state == AMD_CG_STATE_UNGATE)
  1173. pp_state = 0;
  1174. else
  1175. pp_state = PP_STATE_CG;
  1176. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1177. PP_BLOCK_SYS_BIF,
  1178. PP_STATE_SUPPORT_CG,
  1179. pp_state);
  1180. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1181. }
  1182. if (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS) {
  1183. if (state == AMD_CG_STATE_UNGATE)
  1184. pp_state = 0;
  1185. else
  1186. pp_state = PP_STATE_LS;
  1187. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1188. PP_BLOCK_SYS_DRM,
  1189. PP_STATE_SUPPORT_LS,
  1190. pp_state);
  1191. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1192. }
  1193. if (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG) {
  1194. if (state == AMD_CG_STATE_UNGATE)
  1195. pp_state = 0;
  1196. else
  1197. pp_state = PP_STATE_CG;
  1198. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1199. PP_BLOCK_SYS_ROM,
  1200. PP_STATE_SUPPORT_CG,
  1201. pp_state);
  1202. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1203. }
  1204. return 0;
  1205. }
  1206. static int vi_common_set_clockgating_state(void *handle,
  1207. enum amd_clockgating_state state)
  1208. {
  1209. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1210. switch (adev->asic_type) {
  1211. case CHIP_FIJI:
  1212. vi_update_bif_medium_grain_light_sleep(adev,
  1213. state == AMD_CG_STATE_GATE ? true : false);
  1214. vi_update_hdp_medium_grain_clock_gating(adev,
  1215. state == AMD_CG_STATE_GATE ? true : false);
  1216. vi_update_hdp_light_sleep(adev,
  1217. state == AMD_CG_STATE_GATE ? true : false);
  1218. vi_update_rom_medium_grain_clock_gating(adev,
  1219. state == AMD_CG_STATE_GATE ? true : false);
  1220. break;
  1221. case CHIP_CARRIZO:
  1222. case CHIP_STONEY:
  1223. vi_update_bif_medium_grain_light_sleep(adev,
  1224. state == AMD_CG_STATE_GATE ? true : false);
  1225. vi_update_hdp_medium_grain_clock_gating(adev,
  1226. state == AMD_CG_STATE_GATE ? true : false);
  1227. vi_update_hdp_light_sleep(adev,
  1228. state == AMD_CG_STATE_GATE ? true : false);
  1229. vi_update_drm_light_sleep(adev,
  1230. state == AMD_CG_STATE_GATE ? true : false);
  1231. break;
  1232. case CHIP_TONGA:
  1233. case CHIP_POLARIS10:
  1234. case CHIP_POLARIS11:
  1235. case CHIP_POLARIS12:
  1236. vi_common_set_clockgating_state_by_smu(adev, state);
  1237. default:
  1238. break;
  1239. }
  1240. return 0;
  1241. }
  1242. static int vi_common_set_powergating_state(void *handle,
  1243. enum amd_powergating_state state)
  1244. {
  1245. return 0;
  1246. }
  1247. static void vi_common_get_clockgating_state(void *handle, u32 *flags)
  1248. {
  1249. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1250. int data;
  1251. /* AMD_CG_SUPPORT_BIF_LS */
  1252. data = RREG32_PCIE(ixPCIE_CNTL2);
  1253. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  1254. *flags |= AMD_CG_SUPPORT_BIF_LS;
  1255. /* AMD_CG_SUPPORT_HDP_LS */
  1256. data = RREG32(mmHDP_MEM_POWER_LS);
  1257. if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
  1258. *flags |= AMD_CG_SUPPORT_HDP_LS;
  1259. /* AMD_CG_SUPPORT_HDP_MGCG */
  1260. data = RREG32(mmHDP_HOST_PATH_CNTL);
  1261. if (!(data & HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK))
  1262. *flags |= AMD_CG_SUPPORT_HDP_MGCG;
  1263. /* AMD_CG_SUPPORT_ROM_MGCG */
  1264. data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1265. if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
  1266. *flags |= AMD_CG_SUPPORT_ROM_MGCG;
  1267. }
  1268. static const struct amd_ip_funcs vi_common_ip_funcs = {
  1269. .name = "vi_common",
  1270. .early_init = vi_common_early_init,
  1271. .late_init = vi_common_late_init,
  1272. .sw_init = vi_common_sw_init,
  1273. .sw_fini = vi_common_sw_fini,
  1274. .hw_init = vi_common_hw_init,
  1275. .hw_fini = vi_common_hw_fini,
  1276. .suspend = vi_common_suspend,
  1277. .resume = vi_common_resume,
  1278. .is_idle = vi_common_is_idle,
  1279. .wait_for_idle = vi_common_wait_for_idle,
  1280. .soft_reset = vi_common_soft_reset,
  1281. .set_clockgating_state = vi_common_set_clockgating_state,
  1282. .set_powergating_state = vi_common_set_powergating_state,
  1283. .get_clockgating_state = vi_common_get_clockgating_state,
  1284. };
  1285. static const struct amdgpu_ip_block_version vi_common_ip_block =
  1286. {
  1287. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1288. .major = 1,
  1289. .minor = 0,
  1290. .rev = 0,
  1291. .funcs = &vi_common_ip_funcs,
  1292. };
  1293. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1294. {
  1295. /* in early init stage, vbios code won't work */
  1296. vi_detect_hw_virtualization(adev);
  1297. if (amdgpu_sriov_vf(adev))
  1298. adev->virt.ops = &xgpu_vi_virt_ops;
  1299. switch (adev->asic_type) {
  1300. case CHIP_TOPAZ:
  1301. /* topaz has no DCE, UVD, VCE */
  1302. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1303. amdgpu_ip_block_add(adev, &gmc_v7_4_ip_block);
  1304. amdgpu_ip_block_add(adev, &iceland_ih_ip_block);
  1305. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1306. if (adev->enable_virtual_display)
  1307. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1308. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1309. amdgpu_ip_block_add(adev, &sdma_v2_4_ip_block);
  1310. break;
  1311. case CHIP_FIJI:
  1312. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1313. amdgpu_ip_block_add(adev, &gmc_v8_5_ip_block);
  1314. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1315. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1316. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1317. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1318. else
  1319. amdgpu_ip_block_add(adev, &dce_v10_1_ip_block);
  1320. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1321. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1322. if (!amdgpu_sriov_vf(adev)) {
  1323. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1324. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1325. }
  1326. break;
  1327. case CHIP_TONGA:
  1328. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1329. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1330. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1331. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1332. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1333. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1334. else
  1335. amdgpu_ip_block_add(adev, &dce_v10_0_ip_block);
  1336. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1337. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1338. if (!amdgpu_sriov_vf(adev)) {
  1339. amdgpu_ip_block_add(adev, &uvd_v5_0_ip_block);
  1340. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1341. }
  1342. break;
  1343. case CHIP_POLARIS11:
  1344. case CHIP_POLARIS10:
  1345. case CHIP_POLARIS12:
  1346. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1347. amdgpu_ip_block_add(adev, &gmc_v8_1_ip_block);
  1348. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1349. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1350. if (adev->enable_virtual_display)
  1351. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1352. else
  1353. amdgpu_ip_block_add(adev, &dce_v11_2_ip_block);
  1354. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1355. amdgpu_ip_block_add(adev, &sdma_v3_1_ip_block);
  1356. amdgpu_ip_block_add(adev, &uvd_v6_3_ip_block);
  1357. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1358. break;
  1359. case CHIP_CARRIZO:
  1360. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1361. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1362. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1363. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1364. if (adev->enable_virtual_display)
  1365. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1366. else
  1367. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1368. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1369. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1370. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1371. amdgpu_ip_block_add(adev, &vce_v3_1_ip_block);
  1372. #if defined(CONFIG_DRM_AMD_ACP)
  1373. amdgpu_ip_block_add(adev, &acp_ip_block);
  1374. #endif
  1375. break;
  1376. case CHIP_STONEY:
  1377. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1378. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1379. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1380. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1381. if (adev->enable_virtual_display)
  1382. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1383. else
  1384. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1385. amdgpu_ip_block_add(adev, &gfx_v8_1_ip_block);
  1386. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1387. amdgpu_ip_block_add(adev, &uvd_v6_2_ip_block);
  1388. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1389. #if defined(CONFIG_DRM_AMD_ACP)
  1390. amdgpu_ip_block_add(adev, &acp_ip_block);
  1391. #endif
  1392. break;
  1393. default:
  1394. /* FIXME: not supported yet */
  1395. return -EINVAL;
  1396. }
  1397. return 0;
  1398. }