uvd_v6_0.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  39. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  40. static int uvd_v6_0_start(struct amdgpu_device *adev);
  41. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  42. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  43. static int uvd_v6_0_set_clockgating_state(void *handle,
  44. enum amd_clockgating_state state);
  45. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  46. bool enable);
  47. /**
  48. * uvd_v6_0_ring_get_rptr - get read pointer
  49. *
  50. * @ring: amdgpu_ring pointer
  51. *
  52. * Returns the current hardware read pointer
  53. */
  54. static uint32_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  55. {
  56. struct amdgpu_device *adev = ring->adev;
  57. return RREG32(mmUVD_RBC_RB_RPTR);
  58. }
  59. /**
  60. * uvd_v6_0_ring_get_wptr - get write pointer
  61. *
  62. * @ring: amdgpu_ring pointer
  63. *
  64. * Returns the current hardware write pointer
  65. */
  66. static uint32_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  67. {
  68. struct amdgpu_device *adev = ring->adev;
  69. return RREG32(mmUVD_RBC_RB_WPTR);
  70. }
  71. /**
  72. * uvd_v6_0_ring_set_wptr - set write pointer
  73. *
  74. * @ring: amdgpu_ring pointer
  75. *
  76. * Commits the write pointer to the hardware
  77. */
  78. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  79. {
  80. struct amdgpu_device *adev = ring->adev;
  81. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  82. }
  83. static int uvd_v6_0_early_init(void *handle)
  84. {
  85. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  86. uvd_v6_0_set_ring_funcs(adev);
  87. uvd_v6_0_set_irq_funcs(adev);
  88. return 0;
  89. }
  90. static int uvd_v6_0_sw_init(void *handle)
  91. {
  92. struct amdgpu_ring *ring;
  93. int r;
  94. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  95. /* UVD TRAP */
  96. r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
  97. if (r)
  98. return r;
  99. r = amdgpu_uvd_sw_init(adev);
  100. if (r)
  101. return r;
  102. r = amdgpu_uvd_resume(adev);
  103. if (r)
  104. return r;
  105. ring = &adev->uvd.ring;
  106. sprintf(ring->name, "uvd");
  107. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  108. return r;
  109. }
  110. static int uvd_v6_0_sw_fini(void *handle)
  111. {
  112. int r;
  113. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  114. r = amdgpu_uvd_suspend(adev);
  115. if (r)
  116. return r;
  117. r = amdgpu_uvd_sw_fini(adev);
  118. if (r)
  119. return r;
  120. return r;
  121. }
  122. /**
  123. * uvd_v6_0_hw_init - start and test UVD block
  124. *
  125. * @adev: amdgpu_device pointer
  126. *
  127. * Initialize the hardware, boot up the VCPU and do some testing
  128. */
  129. static int uvd_v6_0_hw_init(void *handle)
  130. {
  131. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  132. struct amdgpu_ring *ring = &adev->uvd.ring;
  133. uint32_t tmp;
  134. int r;
  135. r = uvd_v6_0_start(adev);
  136. if (r)
  137. goto done;
  138. ring->ready = true;
  139. r = amdgpu_ring_test_ring(ring);
  140. if (r) {
  141. ring->ready = false;
  142. goto done;
  143. }
  144. r = amdgpu_ring_alloc(ring, 10);
  145. if (r) {
  146. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  147. goto done;
  148. }
  149. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  150. amdgpu_ring_write(ring, tmp);
  151. amdgpu_ring_write(ring, 0xFFFFF);
  152. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  153. amdgpu_ring_write(ring, tmp);
  154. amdgpu_ring_write(ring, 0xFFFFF);
  155. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  156. amdgpu_ring_write(ring, tmp);
  157. amdgpu_ring_write(ring, 0xFFFFF);
  158. /* Clear timeout status bits */
  159. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  160. amdgpu_ring_write(ring, 0x8);
  161. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  162. amdgpu_ring_write(ring, 3);
  163. amdgpu_ring_commit(ring);
  164. done:
  165. if (!r)
  166. DRM_INFO("UVD initialized successfully.\n");
  167. return r;
  168. }
  169. /**
  170. * uvd_v6_0_hw_fini - stop the hardware block
  171. *
  172. * @adev: amdgpu_device pointer
  173. *
  174. * Stop the UVD block, mark ring as not ready any more
  175. */
  176. static int uvd_v6_0_hw_fini(void *handle)
  177. {
  178. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  179. struct amdgpu_ring *ring = &adev->uvd.ring;
  180. uvd_v6_0_stop(adev);
  181. ring->ready = false;
  182. return 0;
  183. }
  184. static int uvd_v6_0_suspend(void *handle)
  185. {
  186. int r;
  187. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  188. r = uvd_v6_0_hw_fini(adev);
  189. if (r)
  190. return r;
  191. /* Skip this for APU for now */
  192. if (!(adev->flags & AMD_IS_APU)) {
  193. r = amdgpu_uvd_suspend(adev);
  194. if (r)
  195. return r;
  196. }
  197. return r;
  198. }
  199. static int uvd_v6_0_resume(void *handle)
  200. {
  201. int r;
  202. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  203. /* Skip this for APU for now */
  204. if (!(adev->flags & AMD_IS_APU)) {
  205. r = amdgpu_uvd_resume(adev);
  206. if (r)
  207. return r;
  208. }
  209. r = uvd_v6_0_hw_init(adev);
  210. if (r)
  211. return r;
  212. return r;
  213. }
  214. /**
  215. * uvd_v6_0_mc_resume - memory controller programming
  216. *
  217. * @adev: amdgpu_device pointer
  218. *
  219. * Let the UVD memory controller know it's offsets
  220. */
  221. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  222. {
  223. uint64_t offset;
  224. uint32_t size;
  225. /* programm memory controller bits 0-27 */
  226. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  227. lower_32_bits(adev->uvd.gpu_addr));
  228. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  229. upper_32_bits(adev->uvd.gpu_addr));
  230. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  231. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  232. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  233. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  234. offset += size;
  235. size = AMDGPU_UVD_HEAP_SIZE;
  236. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  237. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  238. offset += size;
  239. size = AMDGPU_UVD_STACK_SIZE +
  240. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  241. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  242. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  243. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  244. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  245. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  246. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  247. }
  248. #if 0
  249. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  250. bool enable)
  251. {
  252. u32 data, data1;
  253. data = RREG32(mmUVD_CGC_GATE);
  254. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  255. if (enable) {
  256. data |= UVD_CGC_GATE__SYS_MASK |
  257. UVD_CGC_GATE__UDEC_MASK |
  258. UVD_CGC_GATE__MPEG2_MASK |
  259. UVD_CGC_GATE__RBC_MASK |
  260. UVD_CGC_GATE__LMI_MC_MASK |
  261. UVD_CGC_GATE__IDCT_MASK |
  262. UVD_CGC_GATE__MPRD_MASK |
  263. UVD_CGC_GATE__MPC_MASK |
  264. UVD_CGC_GATE__LBSI_MASK |
  265. UVD_CGC_GATE__LRBBM_MASK |
  266. UVD_CGC_GATE__UDEC_RE_MASK |
  267. UVD_CGC_GATE__UDEC_CM_MASK |
  268. UVD_CGC_GATE__UDEC_IT_MASK |
  269. UVD_CGC_GATE__UDEC_DB_MASK |
  270. UVD_CGC_GATE__UDEC_MP_MASK |
  271. UVD_CGC_GATE__WCB_MASK |
  272. UVD_CGC_GATE__VCPU_MASK |
  273. UVD_CGC_GATE__SCPU_MASK;
  274. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  275. UVD_SUVD_CGC_GATE__SIT_MASK |
  276. UVD_SUVD_CGC_GATE__SMP_MASK |
  277. UVD_SUVD_CGC_GATE__SCM_MASK |
  278. UVD_SUVD_CGC_GATE__SDB_MASK |
  279. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  280. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  281. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  282. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  283. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  284. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  285. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  286. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  287. } else {
  288. data &= ~(UVD_CGC_GATE__SYS_MASK |
  289. UVD_CGC_GATE__UDEC_MASK |
  290. UVD_CGC_GATE__MPEG2_MASK |
  291. UVD_CGC_GATE__RBC_MASK |
  292. UVD_CGC_GATE__LMI_MC_MASK |
  293. UVD_CGC_GATE__LMI_UMC_MASK |
  294. UVD_CGC_GATE__IDCT_MASK |
  295. UVD_CGC_GATE__MPRD_MASK |
  296. UVD_CGC_GATE__MPC_MASK |
  297. UVD_CGC_GATE__LBSI_MASK |
  298. UVD_CGC_GATE__LRBBM_MASK |
  299. UVD_CGC_GATE__UDEC_RE_MASK |
  300. UVD_CGC_GATE__UDEC_CM_MASK |
  301. UVD_CGC_GATE__UDEC_IT_MASK |
  302. UVD_CGC_GATE__UDEC_DB_MASK |
  303. UVD_CGC_GATE__UDEC_MP_MASK |
  304. UVD_CGC_GATE__WCB_MASK |
  305. UVD_CGC_GATE__VCPU_MASK |
  306. UVD_CGC_GATE__SCPU_MASK);
  307. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  308. UVD_SUVD_CGC_GATE__SIT_MASK |
  309. UVD_SUVD_CGC_GATE__SMP_MASK |
  310. UVD_SUVD_CGC_GATE__SCM_MASK |
  311. UVD_SUVD_CGC_GATE__SDB_MASK |
  312. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  313. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  314. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  315. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  316. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  317. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  318. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  319. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  320. }
  321. WREG32(mmUVD_CGC_GATE, data);
  322. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  323. }
  324. #endif
  325. /**
  326. * uvd_v6_0_start - start UVD block
  327. *
  328. * @adev: amdgpu_device pointer
  329. *
  330. * Setup and start the UVD block
  331. */
  332. static int uvd_v6_0_start(struct amdgpu_device *adev)
  333. {
  334. struct amdgpu_ring *ring = &adev->uvd.ring;
  335. uint32_t rb_bufsz, tmp;
  336. uint32_t lmi_swap_cntl;
  337. uint32_t mp_swap_cntl;
  338. int i, j, r;
  339. /* disable DPG */
  340. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  341. /* disable byte swapping */
  342. lmi_swap_cntl = 0;
  343. mp_swap_cntl = 0;
  344. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  345. uvd_v6_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  346. uvd_v6_0_enable_mgcg(adev, true);
  347. uvd_v6_0_mc_resume(adev);
  348. /* disable interupt */
  349. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  350. /* stall UMC and register bus before resetting VCPU */
  351. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  352. mdelay(1);
  353. /* put LMI, VCPU, RBC etc... into reset */
  354. WREG32(mmUVD_SOFT_RESET,
  355. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  356. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  357. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  358. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  359. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  360. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  361. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  362. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  363. mdelay(5);
  364. /* take UVD block out of reset */
  365. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  366. mdelay(5);
  367. /* initialize UVD memory controller */
  368. WREG32(mmUVD_LMI_CTRL,
  369. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  370. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  371. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  372. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  373. UVD_LMI_CTRL__REQ_MODE_MASK |
  374. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  375. #ifdef __BIG_ENDIAN
  376. /* swap (8 in 32) RB and IB */
  377. lmi_swap_cntl = 0xa;
  378. mp_swap_cntl = 0;
  379. #endif
  380. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  381. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  382. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  383. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  384. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  385. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  386. WREG32(mmUVD_MPC_SET_ALU, 0);
  387. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  388. /* take all subblocks out of reset, except VCPU */
  389. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  390. mdelay(5);
  391. /* enable VCPU clock */
  392. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  393. /* enable UMC */
  394. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  395. /* boot up the VCPU */
  396. WREG32(mmUVD_SOFT_RESET, 0);
  397. mdelay(10);
  398. for (i = 0; i < 10; ++i) {
  399. uint32_t status;
  400. for (j = 0; j < 100; ++j) {
  401. status = RREG32(mmUVD_STATUS);
  402. if (status & 2)
  403. break;
  404. mdelay(10);
  405. }
  406. r = 0;
  407. if (status & 2)
  408. break;
  409. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  410. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  411. mdelay(10);
  412. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  413. mdelay(10);
  414. r = -1;
  415. }
  416. if (r) {
  417. DRM_ERROR("UVD not responding, giving up!!!\n");
  418. return r;
  419. }
  420. /* enable master interrupt */
  421. WREG32_P(mmUVD_MASTINT_EN,
  422. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  423. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  424. /* clear the bit 4 of UVD_STATUS */
  425. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  426. /* force RBC into idle state */
  427. rb_bufsz = order_base_2(ring->ring_size);
  428. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  429. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  430. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  431. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  432. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  433. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  434. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  435. /* set the write pointer delay */
  436. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  437. /* set the wb address */
  438. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  439. /* programm the RB_BASE for ring buffer */
  440. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  441. lower_32_bits(ring->gpu_addr));
  442. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  443. upper_32_bits(ring->gpu_addr));
  444. /* Initialize the ring buffer's read and write pointers */
  445. WREG32(mmUVD_RBC_RB_RPTR, 0);
  446. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  447. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  448. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  449. return 0;
  450. }
  451. /**
  452. * uvd_v6_0_stop - stop UVD block
  453. *
  454. * @adev: amdgpu_device pointer
  455. *
  456. * stop the UVD block
  457. */
  458. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  459. {
  460. /* force RBC into idle state */
  461. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  462. /* Stall UMC and register bus before resetting VCPU */
  463. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  464. mdelay(1);
  465. /* put VCPU into reset */
  466. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  467. mdelay(5);
  468. /* disable VCPU clock */
  469. WREG32(mmUVD_VCPU_CNTL, 0x0);
  470. /* Unstall UMC and register bus */
  471. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  472. }
  473. /**
  474. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  475. *
  476. * @ring: amdgpu_ring pointer
  477. * @fence: fence to emit
  478. *
  479. * Write a fence and a trap command to the ring.
  480. */
  481. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  482. unsigned flags)
  483. {
  484. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  485. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  486. amdgpu_ring_write(ring, seq);
  487. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  488. amdgpu_ring_write(ring, addr & 0xffffffff);
  489. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  490. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  491. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  492. amdgpu_ring_write(ring, 0);
  493. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  494. amdgpu_ring_write(ring, 0);
  495. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  496. amdgpu_ring_write(ring, 0);
  497. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  498. amdgpu_ring_write(ring, 2);
  499. }
  500. /**
  501. * uvd_v6_0_ring_emit_hdp_flush - emit an hdp flush
  502. *
  503. * @ring: amdgpu_ring pointer
  504. *
  505. * Emits an hdp flush.
  506. */
  507. static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  508. {
  509. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  510. amdgpu_ring_write(ring, 0);
  511. }
  512. /**
  513. * uvd_v6_0_ring_hdp_invalidate - emit an hdp invalidate
  514. *
  515. * @ring: amdgpu_ring pointer
  516. *
  517. * Emits an hdp invalidate.
  518. */
  519. static void uvd_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  520. {
  521. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  522. amdgpu_ring_write(ring, 1);
  523. }
  524. /**
  525. * uvd_v6_0_ring_test_ring - register write test
  526. *
  527. * @ring: amdgpu_ring pointer
  528. *
  529. * Test if we can successfully write to the context register
  530. */
  531. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  532. {
  533. struct amdgpu_device *adev = ring->adev;
  534. uint32_t tmp = 0;
  535. unsigned i;
  536. int r;
  537. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  538. r = amdgpu_ring_alloc(ring, 3);
  539. if (r) {
  540. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  541. ring->idx, r);
  542. return r;
  543. }
  544. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  545. amdgpu_ring_write(ring, 0xDEADBEEF);
  546. amdgpu_ring_commit(ring);
  547. for (i = 0; i < adev->usec_timeout; i++) {
  548. tmp = RREG32(mmUVD_CONTEXT_ID);
  549. if (tmp == 0xDEADBEEF)
  550. break;
  551. DRM_UDELAY(1);
  552. }
  553. if (i < adev->usec_timeout) {
  554. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  555. ring->idx, i);
  556. } else {
  557. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  558. ring->idx, tmp);
  559. r = -EINVAL;
  560. }
  561. return r;
  562. }
  563. /**
  564. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  565. *
  566. * @ring: amdgpu_ring pointer
  567. * @ib: indirect buffer to execute
  568. *
  569. * Write ring commands to execute the indirect buffer
  570. */
  571. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  572. struct amdgpu_ib *ib,
  573. unsigned vm_id, bool ctx_switch)
  574. {
  575. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  576. amdgpu_ring_write(ring, vm_id);
  577. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  578. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  579. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  580. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  581. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  582. amdgpu_ring_write(ring, ib->length_dw);
  583. }
  584. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  585. unsigned vm_id, uint64_t pd_addr)
  586. {
  587. uint32_t reg;
  588. if (vm_id < 8)
  589. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id;
  590. else
  591. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8;
  592. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  593. amdgpu_ring_write(ring, reg << 2);
  594. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  595. amdgpu_ring_write(ring, pd_addr >> 12);
  596. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  597. amdgpu_ring_write(ring, 0x8);
  598. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  599. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  600. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  601. amdgpu_ring_write(ring, 1 << vm_id);
  602. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  603. amdgpu_ring_write(ring, 0x8);
  604. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  605. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  606. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  607. amdgpu_ring_write(ring, 0);
  608. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  609. amdgpu_ring_write(ring, 1 << vm_id); /* mask */
  610. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  611. amdgpu_ring_write(ring, 0xC);
  612. }
  613. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  614. {
  615. uint32_t seq = ring->fence_drv.sync_seq;
  616. uint64_t addr = ring->fence_drv.gpu_addr;
  617. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  618. amdgpu_ring_write(ring, lower_32_bits(addr));
  619. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  620. amdgpu_ring_write(ring, upper_32_bits(addr));
  621. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  622. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  623. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  624. amdgpu_ring_write(ring, seq);
  625. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  626. amdgpu_ring_write(ring, 0xE);
  627. }
  628. static bool uvd_v6_0_is_idle(void *handle)
  629. {
  630. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  631. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  632. }
  633. static int uvd_v6_0_wait_for_idle(void *handle)
  634. {
  635. unsigned i;
  636. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  637. for (i = 0; i < adev->usec_timeout; i++) {
  638. if (uvd_v6_0_is_idle(handle))
  639. return 0;
  640. }
  641. return -ETIMEDOUT;
  642. }
  643. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  644. static bool uvd_v6_0_check_soft_reset(void *handle)
  645. {
  646. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  647. u32 srbm_soft_reset = 0;
  648. u32 tmp = RREG32(mmSRBM_STATUS);
  649. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  650. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  651. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  652. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  653. if (srbm_soft_reset) {
  654. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  655. return true;
  656. } else {
  657. adev->uvd.srbm_soft_reset = 0;
  658. return false;
  659. }
  660. }
  661. static int uvd_v6_0_pre_soft_reset(void *handle)
  662. {
  663. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  664. if (!adev->uvd.srbm_soft_reset)
  665. return 0;
  666. uvd_v6_0_stop(adev);
  667. return 0;
  668. }
  669. static int uvd_v6_0_soft_reset(void *handle)
  670. {
  671. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  672. u32 srbm_soft_reset;
  673. if (!adev->uvd.srbm_soft_reset)
  674. return 0;
  675. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  676. if (srbm_soft_reset) {
  677. u32 tmp;
  678. tmp = RREG32(mmSRBM_SOFT_RESET);
  679. tmp |= srbm_soft_reset;
  680. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  681. WREG32(mmSRBM_SOFT_RESET, tmp);
  682. tmp = RREG32(mmSRBM_SOFT_RESET);
  683. udelay(50);
  684. tmp &= ~srbm_soft_reset;
  685. WREG32(mmSRBM_SOFT_RESET, tmp);
  686. tmp = RREG32(mmSRBM_SOFT_RESET);
  687. /* Wait a little for things to settle down */
  688. udelay(50);
  689. }
  690. return 0;
  691. }
  692. static int uvd_v6_0_post_soft_reset(void *handle)
  693. {
  694. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  695. if (!adev->uvd.srbm_soft_reset)
  696. return 0;
  697. mdelay(5);
  698. return uvd_v6_0_start(adev);
  699. }
  700. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  701. struct amdgpu_irq_src *source,
  702. unsigned type,
  703. enum amdgpu_interrupt_state state)
  704. {
  705. // TODO
  706. return 0;
  707. }
  708. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  709. struct amdgpu_irq_src *source,
  710. struct amdgpu_iv_entry *entry)
  711. {
  712. DRM_DEBUG("IH: UVD TRAP\n");
  713. amdgpu_fence_process(&adev->uvd.ring);
  714. return 0;
  715. }
  716. static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  717. {
  718. uint32_t data1, data3;
  719. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  720. data3 = RREG32(mmUVD_CGC_GATE);
  721. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  722. UVD_SUVD_CGC_GATE__SIT_MASK |
  723. UVD_SUVD_CGC_GATE__SMP_MASK |
  724. UVD_SUVD_CGC_GATE__SCM_MASK |
  725. UVD_SUVD_CGC_GATE__SDB_MASK |
  726. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  727. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  728. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  729. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  730. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  731. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  732. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  733. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  734. if (enable) {
  735. data3 |= (UVD_CGC_GATE__SYS_MASK |
  736. UVD_CGC_GATE__UDEC_MASK |
  737. UVD_CGC_GATE__MPEG2_MASK |
  738. UVD_CGC_GATE__RBC_MASK |
  739. UVD_CGC_GATE__LMI_MC_MASK |
  740. UVD_CGC_GATE__LMI_UMC_MASK |
  741. UVD_CGC_GATE__IDCT_MASK |
  742. UVD_CGC_GATE__MPRD_MASK |
  743. UVD_CGC_GATE__MPC_MASK |
  744. UVD_CGC_GATE__LBSI_MASK |
  745. UVD_CGC_GATE__LRBBM_MASK |
  746. UVD_CGC_GATE__UDEC_RE_MASK |
  747. UVD_CGC_GATE__UDEC_CM_MASK |
  748. UVD_CGC_GATE__UDEC_IT_MASK |
  749. UVD_CGC_GATE__UDEC_DB_MASK |
  750. UVD_CGC_GATE__UDEC_MP_MASK |
  751. UVD_CGC_GATE__WCB_MASK |
  752. UVD_CGC_GATE__JPEG_MASK |
  753. UVD_CGC_GATE__SCPU_MASK |
  754. UVD_CGC_GATE__JPEG2_MASK);
  755. /* only in pg enabled, we can gate clock to vcpu*/
  756. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  757. data3 |= UVD_CGC_GATE__VCPU_MASK;
  758. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  759. } else {
  760. data3 = 0;
  761. }
  762. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  763. WREG32(mmUVD_CGC_GATE, data3);
  764. }
  765. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  766. {
  767. uint32_t data, data2;
  768. data = RREG32(mmUVD_CGC_CTRL);
  769. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  770. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  771. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  772. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  773. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  774. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  775. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  776. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  777. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  778. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  779. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  780. UVD_CGC_CTRL__SYS_MODE_MASK |
  781. UVD_CGC_CTRL__UDEC_MODE_MASK |
  782. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  783. UVD_CGC_CTRL__REGS_MODE_MASK |
  784. UVD_CGC_CTRL__RBC_MODE_MASK |
  785. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  786. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  787. UVD_CGC_CTRL__IDCT_MODE_MASK |
  788. UVD_CGC_CTRL__MPRD_MODE_MASK |
  789. UVD_CGC_CTRL__MPC_MODE_MASK |
  790. UVD_CGC_CTRL__LBSI_MODE_MASK |
  791. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  792. UVD_CGC_CTRL__WCB_MODE_MASK |
  793. UVD_CGC_CTRL__VCPU_MODE_MASK |
  794. UVD_CGC_CTRL__JPEG_MODE_MASK |
  795. UVD_CGC_CTRL__SCPU_MODE_MASK |
  796. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  797. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  798. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  799. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  800. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  801. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  802. WREG32(mmUVD_CGC_CTRL, data);
  803. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  804. }
  805. #if 0
  806. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  807. {
  808. uint32_t data, data1, cgc_flags, suvd_flags;
  809. data = RREG32(mmUVD_CGC_GATE);
  810. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  811. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  812. UVD_CGC_GATE__UDEC_MASK |
  813. UVD_CGC_GATE__MPEG2_MASK |
  814. UVD_CGC_GATE__RBC_MASK |
  815. UVD_CGC_GATE__LMI_MC_MASK |
  816. UVD_CGC_GATE__IDCT_MASK |
  817. UVD_CGC_GATE__MPRD_MASK |
  818. UVD_CGC_GATE__MPC_MASK |
  819. UVD_CGC_GATE__LBSI_MASK |
  820. UVD_CGC_GATE__LRBBM_MASK |
  821. UVD_CGC_GATE__UDEC_RE_MASK |
  822. UVD_CGC_GATE__UDEC_CM_MASK |
  823. UVD_CGC_GATE__UDEC_IT_MASK |
  824. UVD_CGC_GATE__UDEC_DB_MASK |
  825. UVD_CGC_GATE__UDEC_MP_MASK |
  826. UVD_CGC_GATE__WCB_MASK |
  827. UVD_CGC_GATE__VCPU_MASK |
  828. UVD_CGC_GATE__SCPU_MASK |
  829. UVD_CGC_GATE__JPEG_MASK |
  830. UVD_CGC_GATE__JPEG2_MASK;
  831. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  832. UVD_SUVD_CGC_GATE__SIT_MASK |
  833. UVD_SUVD_CGC_GATE__SMP_MASK |
  834. UVD_SUVD_CGC_GATE__SCM_MASK |
  835. UVD_SUVD_CGC_GATE__SDB_MASK;
  836. data |= cgc_flags;
  837. data1 |= suvd_flags;
  838. WREG32(mmUVD_CGC_GATE, data);
  839. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  840. }
  841. #endif
  842. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  843. bool enable)
  844. {
  845. u32 orig, data;
  846. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  847. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  848. data |= 0xfff;
  849. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  850. orig = data = RREG32(mmUVD_CGC_CTRL);
  851. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  852. if (orig != data)
  853. WREG32(mmUVD_CGC_CTRL, data);
  854. } else {
  855. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  856. data &= ~0xfff;
  857. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  858. orig = data = RREG32(mmUVD_CGC_CTRL);
  859. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  860. if (orig != data)
  861. WREG32(mmUVD_CGC_CTRL, data);
  862. }
  863. }
  864. static int uvd_v6_0_set_clockgating_state(void *handle,
  865. enum amd_clockgating_state state)
  866. {
  867. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  868. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  869. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  870. return 0;
  871. if (enable) {
  872. /* wait for STATUS to clear */
  873. if (uvd_v6_0_wait_for_idle(handle))
  874. return -EBUSY;
  875. uvd_v6_0_enable_clock_gating(adev, true);
  876. /* enable HW gates because UVD is idle */
  877. /* uvd_v6_0_set_hw_clock_gating(adev); */
  878. } else {
  879. /* disable HW gating and enable Sw gating */
  880. uvd_v6_0_enable_clock_gating(adev, false);
  881. }
  882. uvd_v6_0_set_sw_clock_gating(adev);
  883. return 0;
  884. }
  885. static int uvd_v6_0_set_powergating_state(void *handle,
  886. enum amd_powergating_state state)
  887. {
  888. /* This doesn't actually powergate the UVD block.
  889. * That's done in the dpm code via the SMC. This
  890. * just re-inits the block as necessary. The actual
  891. * gating still happens in the dpm code. We should
  892. * revisit this when there is a cleaner line between
  893. * the smc and the hw blocks
  894. */
  895. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  896. int ret = 0;
  897. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  898. return 0;
  899. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  900. if (state == AMD_PG_STATE_GATE) {
  901. uvd_v6_0_stop(adev);
  902. adev->uvd.is_powergated = true;
  903. } else {
  904. ret = uvd_v6_0_start(adev);
  905. if (ret)
  906. goto out;
  907. adev->uvd.is_powergated = false;
  908. }
  909. out:
  910. return ret;
  911. }
  912. static void uvd_v6_0_get_clockgating_state(void *handle, u32 *flags)
  913. {
  914. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  915. int data;
  916. mutex_lock(&adev->pm.mutex);
  917. if (adev->uvd.is_powergated) {
  918. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  919. goto out;
  920. }
  921. /* AMD_CG_SUPPORT_UVD_MGCG */
  922. data = RREG32(mmUVD_CGC_CTRL);
  923. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  924. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  925. out:
  926. mutex_unlock(&adev->pm.mutex);
  927. }
  928. static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  929. .name = "uvd_v6_0",
  930. .early_init = uvd_v6_0_early_init,
  931. .late_init = NULL,
  932. .sw_init = uvd_v6_0_sw_init,
  933. .sw_fini = uvd_v6_0_sw_fini,
  934. .hw_init = uvd_v6_0_hw_init,
  935. .hw_fini = uvd_v6_0_hw_fini,
  936. .suspend = uvd_v6_0_suspend,
  937. .resume = uvd_v6_0_resume,
  938. .is_idle = uvd_v6_0_is_idle,
  939. .wait_for_idle = uvd_v6_0_wait_for_idle,
  940. .check_soft_reset = uvd_v6_0_check_soft_reset,
  941. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  942. .soft_reset = uvd_v6_0_soft_reset,
  943. .post_soft_reset = uvd_v6_0_post_soft_reset,
  944. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  945. .set_powergating_state = uvd_v6_0_set_powergating_state,
  946. .get_clockgating_state = uvd_v6_0_get_clockgating_state,
  947. };
  948. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  949. .type = AMDGPU_RING_TYPE_UVD,
  950. .align_mask = 0xf,
  951. .nop = PACKET0(mmUVD_NO_OP, 0),
  952. .get_rptr = uvd_v6_0_ring_get_rptr,
  953. .get_wptr = uvd_v6_0_ring_get_wptr,
  954. .set_wptr = uvd_v6_0_ring_set_wptr,
  955. .parse_cs = amdgpu_uvd_ring_parse_cs,
  956. .emit_frame_size =
  957. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  958. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  959. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  960. 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
  961. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  962. .emit_ib = uvd_v6_0_ring_emit_ib,
  963. .emit_fence = uvd_v6_0_ring_emit_fence,
  964. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  965. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  966. .test_ring = uvd_v6_0_ring_test_ring,
  967. .test_ib = amdgpu_uvd_ring_test_ib,
  968. .insert_nop = amdgpu_ring_insert_nop,
  969. .pad_ib = amdgpu_ring_generic_pad_ib,
  970. .begin_use = amdgpu_uvd_ring_begin_use,
  971. .end_use = amdgpu_uvd_ring_end_use,
  972. };
  973. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  974. .type = AMDGPU_RING_TYPE_UVD,
  975. .align_mask = 0xf,
  976. .nop = PACKET0(mmUVD_NO_OP, 0),
  977. .get_rptr = uvd_v6_0_ring_get_rptr,
  978. .get_wptr = uvd_v6_0_ring_get_wptr,
  979. .set_wptr = uvd_v6_0_ring_set_wptr,
  980. .emit_frame_size =
  981. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  982. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  983. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  984. 20 + /* uvd_v6_0_ring_emit_vm_flush */
  985. 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
  986. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  987. .emit_ib = uvd_v6_0_ring_emit_ib,
  988. .emit_fence = uvd_v6_0_ring_emit_fence,
  989. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  990. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  991. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  992. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  993. .test_ring = uvd_v6_0_ring_test_ring,
  994. .test_ib = amdgpu_uvd_ring_test_ib,
  995. .insert_nop = amdgpu_ring_insert_nop,
  996. .pad_ib = amdgpu_ring_generic_pad_ib,
  997. .begin_use = amdgpu_uvd_ring_begin_use,
  998. .end_use = amdgpu_uvd_ring_end_use,
  999. };
  1000. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  1001. {
  1002. if (adev->asic_type >= CHIP_POLARIS10) {
  1003. adev->uvd.ring.funcs = &uvd_v6_0_ring_vm_funcs;
  1004. DRM_INFO("UVD is enabled in VM mode\n");
  1005. } else {
  1006. adev->uvd.ring.funcs = &uvd_v6_0_ring_phys_funcs;
  1007. DRM_INFO("UVD is enabled in physical mode\n");
  1008. }
  1009. }
  1010. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  1011. .set = uvd_v6_0_set_interrupt_state,
  1012. .process = uvd_v6_0_process_interrupt,
  1013. };
  1014. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  1015. {
  1016. adev->uvd.irq.num_types = 1;
  1017. adev->uvd.irq.funcs = &uvd_v6_0_irq_funcs;
  1018. }
  1019. const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
  1020. {
  1021. .type = AMD_IP_BLOCK_TYPE_UVD,
  1022. .major = 6,
  1023. .minor = 0,
  1024. .rev = 0,
  1025. .funcs = &uvd_v6_0_ip_funcs,
  1026. };
  1027. const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
  1028. {
  1029. .type = AMD_IP_BLOCK_TYPE_UVD,
  1030. .major = 6,
  1031. .minor = 2,
  1032. .rev = 0,
  1033. .funcs = &uvd_v6_0_ip_funcs,
  1034. };
  1035. const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
  1036. {
  1037. .type = AMD_IP_BLOCK_TYPE_UVD,
  1038. .major = 6,
  1039. .minor = 3,
  1040. .rev = 0,
  1041. .funcs = &uvd_v6_0_ip_funcs,
  1042. };