uvd_v5_0.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_5_0_d.h"
  30. #include "uvd/uvd_5_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "bif/bif_5_0_d.h"
  34. #include "vi.h"
  35. #include "smu/smu_7_1_2_d.h"
  36. #include "smu/smu_7_1_2_sh_mask.h"
  37. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev);
  38. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int uvd_v5_0_start(struct amdgpu_device *adev);
  40. static void uvd_v5_0_stop(struct amdgpu_device *adev);
  41. static int uvd_v5_0_set_clockgating_state(void *handle,
  42. enum amd_clockgating_state state);
  43. static void uvd_v5_0_enable_mgcg(struct amdgpu_device *adev,
  44. bool enable);
  45. /**
  46. * uvd_v5_0_ring_get_rptr - get read pointer
  47. *
  48. * @ring: amdgpu_ring pointer
  49. *
  50. * Returns the current hardware read pointer
  51. */
  52. static uint32_t uvd_v5_0_ring_get_rptr(struct amdgpu_ring *ring)
  53. {
  54. struct amdgpu_device *adev = ring->adev;
  55. return RREG32(mmUVD_RBC_RB_RPTR);
  56. }
  57. /**
  58. * uvd_v5_0_ring_get_wptr - get write pointer
  59. *
  60. * @ring: amdgpu_ring pointer
  61. *
  62. * Returns the current hardware write pointer
  63. */
  64. static uint32_t uvd_v5_0_ring_get_wptr(struct amdgpu_ring *ring)
  65. {
  66. struct amdgpu_device *adev = ring->adev;
  67. return RREG32(mmUVD_RBC_RB_WPTR);
  68. }
  69. /**
  70. * uvd_v5_0_ring_set_wptr - set write pointer
  71. *
  72. * @ring: amdgpu_ring pointer
  73. *
  74. * Commits the write pointer to the hardware
  75. */
  76. static void uvd_v5_0_ring_set_wptr(struct amdgpu_ring *ring)
  77. {
  78. struct amdgpu_device *adev = ring->adev;
  79. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  80. }
  81. static int uvd_v5_0_early_init(void *handle)
  82. {
  83. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  84. uvd_v5_0_set_ring_funcs(adev);
  85. uvd_v5_0_set_irq_funcs(adev);
  86. return 0;
  87. }
  88. static int uvd_v5_0_sw_init(void *handle)
  89. {
  90. struct amdgpu_ring *ring;
  91. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  92. int r;
  93. /* UVD TRAP */
  94. r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
  95. if (r)
  96. return r;
  97. r = amdgpu_uvd_sw_init(adev);
  98. if (r)
  99. return r;
  100. r = amdgpu_uvd_resume(adev);
  101. if (r)
  102. return r;
  103. ring = &adev->uvd.ring;
  104. sprintf(ring->name, "uvd");
  105. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  106. return r;
  107. }
  108. static int uvd_v5_0_sw_fini(void *handle)
  109. {
  110. int r;
  111. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  112. r = amdgpu_uvd_suspend(adev);
  113. if (r)
  114. return r;
  115. r = amdgpu_uvd_sw_fini(adev);
  116. if (r)
  117. return r;
  118. return r;
  119. }
  120. /**
  121. * uvd_v5_0_hw_init - start and test UVD block
  122. *
  123. * @adev: amdgpu_device pointer
  124. *
  125. * Initialize the hardware, boot up the VCPU and do some testing
  126. */
  127. static int uvd_v5_0_hw_init(void *handle)
  128. {
  129. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  130. struct amdgpu_ring *ring = &adev->uvd.ring;
  131. uint32_t tmp;
  132. int r;
  133. r = uvd_v5_0_start(adev);
  134. if (r)
  135. goto done;
  136. ring->ready = true;
  137. r = amdgpu_ring_test_ring(ring);
  138. if (r) {
  139. ring->ready = false;
  140. goto done;
  141. }
  142. r = amdgpu_ring_alloc(ring, 10);
  143. if (r) {
  144. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  145. goto done;
  146. }
  147. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  148. amdgpu_ring_write(ring, tmp);
  149. amdgpu_ring_write(ring, 0xFFFFF);
  150. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  151. amdgpu_ring_write(ring, tmp);
  152. amdgpu_ring_write(ring, 0xFFFFF);
  153. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  154. amdgpu_ring_write(ring, tmp);
  155. amdgpu_ring_write(ring, 0xFFFFF);
  156. /* Clear timeout status bits */
  157. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  158. amdgpu_ring_write(ring, 0x8);
  159. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  160. amdgpu_ring_write(ring, 3);
  161. amdgpu_ring_commit(ring);
  162. done:
  163. if (!r)
  164. DRM_INFO("UVD initialized successfully.\n");
  165. return r;
  166. }
  167. /**
  168. * uvd_v5_0_hw_fini - stop the hardware block
  169. *
  170. * @adev: amdgpu_device pointer
  171. *
  172. * Stop the UVD block, mark ring as not ready any more
  173. */
  174. static int uvd_v5_0_hw_fini(void *handle)
  175. {
  176. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  177. struct amdgpu_ring *ring = &adev->uvd.ring;
  178. uvd_v5_0_stop(adev);
  179. ring->ready = false;
  180. return 0;
  181. }
  182. static int uvd_v5_0_suspend(void *handle)
  183. {
  184. int r;
  185. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  186. r = uvd_v5_0_hw_fini(adev);
  187. if (r)
  188. return r;
  189. uvd_v5_0_set_clockgating_state(adev, AMD_CG_STATE_GATE);
  190. r = amdgpu_uvd_suspend(adev);
  191. if (r)
  192. return r;
  193. return r;
  194. }
  195. static int uvd_v5_0_resume(void *handle)
  196. {
  197. int r;
  198. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  199. r = amdgpu_uvd_resume(adev);
  200. if (r)
  201. return r;
  202. r = uvd_v5_0_hw_init(adev);
  203. if (r)
  204. return r;
  205. return r;
  206. }
  207. /**
  208. * uvd_v5_0_mc_resume - memory controller programming
  209. *
  210. * @adev: amdgpu_device pointer
  211. *
  212. * Let the UVD memory controller know it's offsets
  213. */
  214. static void uvd_v5_0_mc_resume(struct amdgpu_device *adev)
  215. {
  216. uint64_t offset;
  217. uint32_t size;
  218. /* programm memory controller bits 0-27 */
  219. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  220. lower_32_bits(adev->uvd.gpu_addr));
  221. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  222. upper_32_bits(adev->uvd.gpu_addr));
  223. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  224. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  225. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  226. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  227. offset += size;
  228. size = AMDGPU_UVD_HEAP_SIZE;
  229. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  230. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  231. offset += size;
  232. size = AMDGPU_UVD_STACK_SIZE +
  233. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  234. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  235. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  236. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  237. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  238. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  239. }
  240. /**
  241. * uvd_v5_0_start - start UVD block
  242. *
  243. * @adev: amdgpu_device pointer
  244. *
  245. * Setup and start the UVD block
  246. */
  247. static int uvd_v5_0_start(struct amdgpu_device *adev)
  248. {
  249. struct amdgpu_ring *ring = &adev->uvd.ring;
  250. uint32_t rb_bufsz, tmp;
  251. uint32_t lmi_swap_cntl;
  252. uint32_t mp_swap_cntl;
  253. int i, j, r;
  254. /*disable DPG */
  255. WREG32_P(mmUVD_POWER_STATUS, 0, ~(1 << 2));
  256. /* disable byte swapping */
  257. lmi_swap_cntl = 0;
  258. mp_swap_cntl = 0;
  259. uvd_v5_0_mc_resume(adev);
  260. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  261. uvd_v5_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  262. uvd_v5_0_enable_mgcg(adev, true);
  263. /* disable interupt */
  264. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  265. /* stall UMC and register bus before resetting VCPU */
  266. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  267. mdelay(1);
  268. /* put LMI, VCPU, RBC etc... into reset */
  269. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  270. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK | UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  271. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK | UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  272. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK | UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  273. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  274. mdelay(5);
  275. /* take UVD block out of reset */
  276. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  277. mdelay(5);
  278. /* initialize UVD memory controller */
  279. WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  280. (1 << 21) | (1 << 9) | (1 << 20));
  281. #ifdef __BIG_ENDIAN
  282. /* swap (8 in 32) RB and IB */
  283. lmi_swap_cntl = 0xa;
  284. mp_swap_cntl = 0;
  285. #endif
  286. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  287. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  288. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  289. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  290. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  291. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  292. WREG32(mmUVD_MPC_SET_ALU, 0);
  293. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  294. /* take all subblocks out of reset, except VCPU */
  295. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  296. mdelay(5);
  297. /* enable VCPU clock */
  298. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  299. /* enable UMC */
  300. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  301. /* boot up the VCPU */
  302. WREG32(mmUVD_SOFT_RESET, 0);
  303. mdelay(10);
  304. for (i = 0; i < 10; ++i) {
  305. uint32_t status;
  306. for (j = 0; j < 100; ++j) {
  307. status = RREG32(mmUVD_STATUS);
  308. if (status & 2)
  309. break;
  310. mdelay(10);
  311. }
  312. r = 0;
  313. if (status & 2)
  314. break;
  315. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  316. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  317. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  318. mdelay(10);
  319. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  320. mdelay(10);
  321. r = -1;
  322. }
  323. if (r) {
  324. DRM_ERROR("UVD not responding, giving up!!!\n");
  325. return r;
  326. }
  327. /* enable master interrupt */
  328. WREG32_P(mmUVD_MASTINT_EN, 3 << 1, ~(3 << 1));
  329. /* clear the bit 4 of UVD_STATUS */
  330. WREG32_P(mmUVD_STATUS, 0, ~(2 << 1));
  331. rb_bufsz = order_base_2(ring->ring_size);
  332. tmp = 0;
  333. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  334. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  335. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  336. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  337. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  338. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  339. /* force RBC into idle state */
  340. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  341. /* set the write pointer delay */
  342. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  343. /* set the wb address */
  344. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  345. /* programm the RB_BASE for ring buffer */
  346. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  347. lower_32_bits(ring->gpu_addr));
  348. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  349. upper_32_bits(ring->gpu_addr));
  350. /* Initialize the ring buffer's read and write pointers */
  351. WREG32(mmUVD_RBC_RB_RPTR, 0);
  352. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  353. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  354. WREG32_P(mmUVD_RBC_RB_CNTL, 0, ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  355. return 0;
  356. }
  357. /**
  358. * uvd_v5_0_stop - stop UVD block
  359. *
  360. * @adev: amdgpu_device pointer
  361. *
  362. * stop the UVD block
  363. */
  364. static void uvd_v5_0_stop(struct amdgpu_device *adev)
  365. {
  366. /* force RBC into idle state */
  367. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  368. /* Stall UMC and register bus before resetting VCPU */
  369. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  370. mdelay(1);
  371. /* put VCPU into reset */
  372. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  373. mdelay(5);
  374. /* disable VCPU clock */
  375. WREG32(mmUVD_VCPU_CNTL, 0x0);
  376. /* Unstall UMC and register bus */
  377. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  378. }
  379. /**
  380. * uvd_v5_0_ring_emit_fence - emit an fence & trap command
  381. *
  382. * @ring: amdgpu_ring pointer
  383. * @fence: fence to emit
  384. *
  385. * Write a fence and a trap command to the ring.
  386. */
  387. static void uvd_v5_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  388. unsigned flags)
  389. {
  390. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  391. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  392. amdgpu_ring_write(ring, seq);
  393. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  394. amdgpu_ring_write(ring, addr & 0xffffffff);
  395. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  396. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  397. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  398. amdgpu_ring_write(ring, 0);
  399. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  400. amdgpu_ring_write(ring, 0);
  401. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  402. amdgpu_ring_write(ring, 0);
  403. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  404. amdgpu_ring_write(ring, 2);
  405. }
  406. /**
  407. * uvd_v5_0_ring_emit_hdp_flush - emit an hdp flush
  408. *
  409. * @ring: amdgpu_ring pointer
  410. *
  411. * Emits an hdp flush.
  412. */
  413. static void uvd_v5_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  414. {
  415. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  416. amdgpu_ring_write(ring, 0);
  417. }
  418. /**
  419. * uvd_v5_0_ring_hdp_invalidate - emit an hdp invalidate
  420. *
  421. * @ring: amdgpu_ring pointer
  422. *
  423. * Emits an hdp invalidate.
  424. */
  425. static void uvd_v5_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  426. {
  427. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  428. amdgpu_ring_write(ring, 1);
  429. }
  430. /**
  431. * uvd_v5_0_ring_test_ring - register write test
  432. *
  433. * @ring: amdgpu_ring pointer
  434. *
  435. * Test if we can successfully write to the context register
  436. */
  437. static int uvd_v5_0_ring_test_ring(struct amdgpu_ring *ring)
  438. {
  439. struct amdgpu_device *adev = ring->adev;
  440. uint32_t tmp = 0;
  441. unsigned i;
  442. int r;
  443. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  444. r = amdgpu_ring_alloc(ring, 3);
  445. if (r) {
  446. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  447. ring->idx, r);
  448. return r;
  449. }
  450. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  451. amdgpu_ring_write(ring, 0xDEADBEEF);
  452. amdgpu_ring_commit(ring);
  453. for (i = 0; i < adev->usec_timeout; i++) {
  454. tmp = RREG32(mmUVD_CONTEXT_ID);
  455. if (tmp == 0xDEADBEEF)
  456. break;
  457. DRM_UDELAY(1);
  458. }
  459. if (i < adev->usec_timeout) {
  460. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  461. ring->idx, i);
  462. } else {
  463. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  464. ring->idx, tmp);
  465. r = -EINVAL;
  466. }
  467. return r;
  468. }
  469. /**
  470. * uvd_v5_0_ring_emit_ib - execute indirect buffer
  471. *
  472. * @ring: amdgpu_ring pointer
  473. * @ib: indirect buffer to execute
  474. *
  475. * Write ring commands to execute the indirect buffer
  476. */
  477. static void uvd_v5_0_ring_emit_ib(struct amdgpu_ring *ring,
  478. struct amdgpu_ib *ib,
  479. unsigned vm_id, bool ctx_switch)
  480. {
  481. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  482. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  483. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  484. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  485. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  486. amdgpu_ring_write(ring, ib->length_dw);
  487. }
  488. static bool uvd_v5_0_is_idle(void *handle)
  489. {
  490. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  491. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  492. }
  493. static int uvd_v5_0_wait_for_idle(void *handle)
  494. {
  495. unsigned i;
  496. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  497. for (i = 0; i < adev->usec_timeout; i++) {
  498. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  499. return 0;
  500. }
  501. return -ETIMEDOUT;
  502. }
  503. static int uvd_v5_0_soft_reset(void *handle)
  504. {
  505. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  506. uvd_v5_0_stop(adev);
  507. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  508. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  509. mdelay(5);
  510. return uvd_v5_0_start(adev);
  511. }
  512. static int uvd_v5_0_set_interrupt_state(struct amdgpu_device *adev,
  513. struct amdgpu_irq_src *source,
  514. unsigned type,
  515. enum amdgpu_interrupt_state state)
  516. {
  517. // TODO
  518. return 0;
  519. }
  520. static int uvd_v5_0_process_interrupt(struct amdgpu_device *adev,
  521. struct amdgpu_irq_src *source,
  522. struct amdgpu_iv_entry *entry)
  523. {
  524. DRM_DEBUG("IH: UVD TRAP\n");
  525. amdgpu_fence_process(&adev->uvd.ring);
  526. return 0;
  527. }
  528. static void uvd_v5_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  529. {
  530. uint32_t data1, data3, suvd_flags;
  531. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  532. data3 = RREG32(mmUVD_CGC_GATE);
  533. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  534. UVD_SUVD_CGC_GATE__SIT_MASK |
  535. UVD_SUVD_CGC_GATE__SMP_MASK |
  536. UVD_SUVD_CGC_GATE__SCM_MASK |
  537. UVD_SUVD_CGC_GATE__SDB_MASK;
  538. if (enable) {
  539. data3 |= (UVD_CGC_GATE__SYS_MASK |
  540. UVD_CGC_GATE__UDEC_MASK |
  541. UVD_CGC_GATE__MPEG2_MASK |
  542. UVD_CGC_GATE__RBC_MASK |
  543. UVD_CGC_GATE__LMI_MC_MASK |
  544. UVD_CGC_GATE__IDCT_MASK |
  545. UVD_CGC_GATE__MPRD_MASK |
  546. UVD_CGC_GATE__MPC_MASK |
  547. UVD_CGC_GATE__LBSI_MASK |
  548. UVD_CGC_GATE__LRBBM_MASK |
  549. UVD_CGC_GATE__UDEC_RE_MASK |
  550. UVD_CGC_GATE__UDEC_CM_MASK |
  551. UVD_CGC_GATE__UDEC_IT_MASK |
  552. UVD_CGC_GATE__UDEC_DB_MASK |
  553. UVD_CGC_GATE__UDEC_MP_MASK |
  554. UVD_CGC_GATE__WCB_MASK |
  555. UVD_CGC_GATE__JPEG_MASK |
  556. UVD_CGC_GATE__SCPU_MASK);
  557. /* only in pg enabled, we can gate clock to vcpu*/
  558. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  559. data3 |= UVD_CGC_GATE__VCPU_MASK;
  560. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  561. data1 |= suvd_flags;
  562. } else {
  563. data3 = 0;
  564. data1 = 0;
  565. }
  566. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  567. WREG32(mmUVD_CGC_GATE, data3);
  568. }
  569. static void uvd_v5_0_set_sw_clock_gating(struct amdgpu_device *adev)
  570. {
  571. uint32_t data, data2;
  572. data = RREG32(mmUVD_CGC_CTRL);
  573. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  574. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  575. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  576. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  577. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  578. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  579. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  580. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  581. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  582. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  583. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  584. UVD_CGC_CTRL__SYS_MODE_MASK |
  585. UVD_CGC_CTRL__UDEC_MODE_MASK |
  586. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  587. UVD_CGC_CTRL__REGS_MODE_MASK |
  588. UVD_CGC_CTRL__RBC_MODE_MASK |
  589. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  590. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  591. UVD_CGC_CTRL__IDCT_MODE_MASK |
  592. UVD_CGC_CTRL__MPRD_MODE_MASK |
  593. UVD_CGC_CTRL__MPC_MODE_MASK |
  594. UVD_CGC_CTRL__LBSI_MODE_MASK |
  595. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  596. UVD_CGC_CTRL__WCB_MODE_MASK |
  597. UVD_CGC_CTRL__VCPU_MODE_MASK |
  598. UVD_CGC_CTRL__JPEG_MODE_MASK |
  599. UVD_CGC_CTRL__SCPU_MODE_MASK);
  600. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  601. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  602. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  603. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  604. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  605. WREG32(mmUVD_CGC_CTRL, data);
  606. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  607. }
  608. #if 0
  609. static void uvd_v5_0_set_hw_clock_gating(struct amdgpu_device *adev)
  610. {
  611. uint32_t data, data1, cgc_flags, suvd_flags;
  612. data = RREG32(mmUVD_CGC_GATE);
  613. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  614. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  615. UVD_CGC_GATE__UDEC_MASK |
  616. UVD_CGC_GATE__MPEG2_MASK |
  617. UVD_CGC_GATE__RBC_MASK |
  618. UVD_CGC_GATE__LMI_MC_MASK |
  619. UVD_CGC_GATE__IDCT_MASK |
  620. UVD_CGC_GATE__MPRD_MASK |
  621. UVD_CGC_GATE__MPC_MASK |
  622. UVD_CGC_GATE__LBSI_MASK |
  623. UVD_CGC_GATE__LRBBM_MASK |
  624. UVD_CGC_GATE__UDEC_RE_MASK |
  625. UVD_CGC_GATE__UDEC_CM_MASK |
  626. UVD_CGC_GATE__UDEC_IT_MASK |
  627. UVD_CGC_GATE__UDEC_DB_MASK |
  628. UVD_CGC_GATE__UDEC_MP_MASK |
  629. UVD_CGC_GATE__WCB_MASK |
  630. UVD_CGC_GATE__VCPU_MASK |
  631. UVD_CGC_GATE__SCPU_MASK;
  632. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  633. UVD_SUVD_CGC_GATE__SIT_MASK |
  634. UVD_SUVD_CGC_GATE__SMP_MASK |
  635. UVD_SUVD_CGC_GATE__SCM_MASK |
  636. UVD_SUVD_CGC_GATE__SDB_MASK;
  637. data |= cgc_flags;
  638. data1 |= suvd_flags;
  639. WREG32(mmUVD_CGC_GATE, data);
  640. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  641. }
  642. #endif
  643. static void uvd_v5_0_enable_mgcg(struct amdgpu_device *adev,
  644. bool enable)
  645. {
  646. u32 orig, data;
  647. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  648. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  649. data |= 0xfff;
  650. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  651. orig = data = RREG32(mmUVD_CGC_CTRL);
  652. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  653. if (orig != data)
  654. WREG32(mmUVD_CGC_CTRL, data);
  655. } else {
  656. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  657. data &= ~0xfff;
  658. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  659. orig = data = RREG32(mmUVD_CGC_CTRL);
  660. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  661. if (orig != data)
  662. WREG32(mmUVD_CGC_CTRL, data);
  663. }
  664. }
  665. static int uvd_v5_0_set_clockgating_state(void *handle,
  666. enum amd_clockgating_state state)
  667. {
  668. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  669. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  670. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  671. return 0;
  672. if (enable) {
  673. /* wait for STATUS to clear */
  674. if (uvd_v5_0_wait_for_idle(handle))
  675. return -EBUSY;
  676. uvd_v5_0_enable_clock_gating(adev, true);
  677. /* enable HW gates because UVD is idle */
  678. /* uvd_v5_0_set_hw_clock_gating(adev); */
  679. } else {
  680. uvd_v5_0_enable_clock_gating(adev, false);
  681. }
  682. uvd_v5_0_set_sw_clock_gating(adev);
  683. return 0;
  684. }
  685. static int uvd_v5_0_set_powergating_state(void *handle,
  686. enum amd_powergating_state state)
  687. {
  688. /* This doesn't actually powergate the UVD block.
  689. * That's done in the dpm code via the SMC. This
  690. * just re-inits the block as necessary. The actual
  691. * gating still happens in the dpm code. We should
  692. * revisit this when there is a cleaner line between
  693. * the smc and the hw blocks
  694. */
  695. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  696. int ret = 0;
  697. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  698. return 0;
  699. if (state == AMD_PG_STATE_GATE) {
  700. uvd_v5_0_stop(adev);
  701. adev->uvd.is_powergated = true;
  702. } else {
  703. ret = uvd_v5_0_start(adev);
  704. if (ret)
  705. goto out;
  706. adev->uvd.is_powergated = false;
  707. }
  708. out:
  709. return ret;
  710. }
  711. static void uvd_v5_0_get_clockgating_state(void *handle, u32 *flags)
  712. {
  713. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  714. int data;
  715. mutex_lock(&adev->pm.mutex);
  716. if (adev->uvd.is_powergated) {
  717. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  718. goto out;
  719. }
  720. /* AMD_CG_SUPPORT_UVD_MGCG */
  721. data = RREG32(mmUVD_CGC_CTRL);
  722. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  723. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  724. out:
  725. mutex_unlock(&adev->pm.mutex);
  726. }
  727. static const struct amd_ip_funcs uvd_v5_0_ip_funcs = {
  728. .name = "uvd_v5_0",
  729. .early_init = uvd_v5_0_early_init,
  730. .late_init = NULL,
  731. .sw_init = uvd_v5_0_sw_init,
  732. .sw_fini = uvd_v5_0_sw_fini,
  733. .hw_init = uvd_v5_0_hw_init,
  734. .hw_fini = uvd_v5_0_hw_fini,
  735. .suspend = uvd_v5_0_suspend,
  736. .resume = uvd_v5_0_resume,
  737. .is_idle = uvd_v5_0_is_idle,
  738. .wait_for_idle = uvd_v5_0_wait_for_idle,
  739. .soft_reset = uvd_v5_0_soft_reset,
  740. .set_clockgating_state = uvd_v5_0_set_clockgating_state,
  741. .set_powergating_state = uvd_v5_0_set_powergating_state,
  742. .get_clockgating_state = uvd_v5_0_get_clockgating_state,
  743. };
  744. static const struct amdgpu_ring_funcs uvd_v5_0_ring_funcs = {
  745. .type = AMDGPU_RING_TYPE_UVD,
  746. .align_mask = 0xf,
  747. .nop = PACKET0(mmUVD_NO_OP, 0),
  748. .get_rptr = uvd_v5_0_ring_get_rptr,
  749. .get_wptr = uvd_v5_0_ring_get_wptr,
  750. .set_wptr = uvd_v5_0_ring_set_wptr,
  751. .parse_cs = amdgpu_uvd_ring_parse_cs,
  752. .emit_frame_size =
  753. 2 + /* uvd_v5_0_ring_emit_hdp_flush */
  754. 2 + /* uvd_v5_0_ring_emit_hdp_invalidate */
  755. 14, /* uvd_v5_0_ring_emit_fence x1 no user fence */
  756. .emit_ib_size = 6, /* uvd_v5_0_ring_emit_ib */
  757. .emit_ib = uvd_v5_0_ring_emit_ib,
  758. .emit_fence = uvd_v5_0_ring_emit_fence,
  759. .emit_hdp_flush = uvd_v5_0_ring_emit_hdp_flush,
  760. .emit_hdp_invalidate = uvd_v5_0_ring_emit_hdp_invalidate,
  761. .test_ring = uvd_v5_0_ring_test_ring,
  762. .test_ib = amdgpu_uvd_ring_test_ib,
  763. .insert_nop = amdgpu_ring_insert_nop,
  764. .pad_ib = amdgpu_ring_generic_pad_ib,
  765. .begin_use = amdgpu_uvd_ring_begin_use,
  766. .end_use = amdgpu_uvd_ring_end_use,
  767. };
  768. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev)
  769. {
  770. adev->uvd.ring.funcs = &uvd_v5_0_ring_funcs;
  771. }
  772. static const struct amdgpu_irq_src_funcs uvd_v5_0_irq_funcs = {
  773. .set = uvd_v5_0_set_interrupt_state,
  774. .process = uvd_v5_0_process_interrupt,
  775. };
  776. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev)
  777. {
  778. adev->uvd.irq.num_types = 1;
  779. adev->uvd.irq.funcs = &uvd_v5_0_irq_funcs;
  780. }
  781. const struct amdgpu_ip_block_version uvd_v5_0_ip_block =
  782. {
  783. .type = AMD_IP_BLOCK_TYPE_UVD,
  784. .major = 5,
  785. .minor = 0,
  786. .rev = 0,
  787. .funcs = &uvd_v5_0_ip_funcs,
  788. };