sdma_v2_4.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_2_4_d.h"
  32. #include "oss/oss_2_4_sh_mask.h"
  33. #include "gmc/gmc_7_1_d.h"
  34. #include "gmc/gmc_7_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "iceland_sdma_pkt_open.h"
  41. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("amdgpu/topaz_sdma.bin");
  46. MODULE_FIRMWARE("amdgpu/topaz_sdma1.bin");
  47. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  48. {
  49. SDMA0_REGISTER_OFFSET,
  50. SDMA1_REGISTER_OFFSET
  51. };
  52. static const u32 golden_settings_iceland_a11[] =
  53. {
  54. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  55. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  56. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  57. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  58. };
  59. static const u32 iceland_mgcg_cgcg_init[] =
  60. {
  61. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  62. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  63. };
  64. /*
  65. * sDMA - System DMA
  66. * Starting with CIK, the GPU has new asynchronous
  67. * DMA engines. These engines are used for compute
  68. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  69. * and each one supports 1 ring buffer used for gfx
  70. * and 2 queues used for compute.
  71. *
  72. * The programming model is very similar to the CP
  73. * (ring buffer, IBs, etc.), but sDMA has it's own
  74. * packet format that is different from the PM4 format
  75. * used by the CP. sDMA supports copying data, writing
  76. * embedded data, solid fills, and a number of other
  77. * things. It also has support for tiling/detiling of
  78. * buffers.
  79. */
  80. static void sdma_v2_4_init_golden_registers(struct amdgpu_device *adev)
  81. {
  82. switch (adev->asic_type) {
  83. case CHIP_TOPAZ:
  84. amdgpu_program_register_sequence(adev,
  85. iceland_mgcg_cgcg_init,
  86. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  87. amdgpu_program_register_sequence(adev,
  88. golden_settings_iceland_a11,
  89. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  90. break;
  91. default:
  92. break;
  93. }
  94. }
  95. static void sdma_v2_4_free_microcode(struct amdgpu_device *adev)
  96. {
  97. int i;
  98. for (i = 0; i < adev->sdma.num_instances; i++) {
  99. release_firmware(adev->sdma.instance[i].fw);
  100. adev->sdma.instance[i].fw = NULL;
  101. }
  102. }
  103. /**
  104. * sdma_v2_4_init_microcode - load ucode images from disk
  105. *
  106. * @adev: amdgpu_device pointer
  107. *
  108. * Use the firmware interface to load the ucode images into
  109. * the driver (not loaded into hw).
  110. * Returns 0 on success, error on failure.
  111. */
  112. static int sdma_v2_4_init_microcode(struct amdgpu_device *adev)
  113. {
  114. const char *chip_name;
  115. char fw_name[30];
  116. int err = 0, i;
  117. struct amdgpu_firmware_info *info = NULL;
  118. const struct common_firmware_header *header = NULL;
  119. const struct sdma_firmware_header_v1_0 *hdr;
  120. DRM_DEBUG("\n");
  121. switch (adev->asic_type) {
  122. case CHIP_TOPAZ:
  123. chip_name = "topaz";
  124. break;
  125. default: BUG();
  126. }
  127. for (i = 0; i < adev->sdma.num_instances; i++) {
  128. if (i == 0)
  129. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  130. else
  131. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  132. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  133. if (err)
  134. goto out;
  135. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  136. if (err)
  137. goto out;
  138. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  139. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  140. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  141. if (adev->sdma.instance[i].feature_version >= 20)
  142. adev->sdma.instance[i].burst_nop = true;
  143. if (adev->firmware.smu_load) {
  144. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  145. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  146. info->fw = adev->sdma.instance[i].fw;
  147. header = (const struct common_firmware_header *)info->fw->data;
  148. adev->firmware.fw_size +=
  149. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  150. }
  151. }
  152. out:
  153. if (err) {
  154. printk(KERN_ERR
  155. "sdma_v2_4: Failed to load firmware \"%s\"\n",
  156. fw_name);
  157. for (i = 0; i < adev->sdma.num_instances; i++) {
  158. release_firmware(adev->sdma.instance[i].fw);
  159. adev->sdma.instance[i].fw = NULL;
  160. }
  161. }
  162. return err;
  163. }
  164. /**
  165. * sdma_v2_4_ring_get_rptr - get the current read pointer
  166. *
  167. * @ring: amdgpu ring pointer
  168. *
  169. * Get the current rptr from the hardware (VI+).
  170. */
  171. static uint32_t sdma_v2_4_ring_get_rptr(struct amdgpu_ring *ring)
  172. {
  173. /* XXX check if swapping is necessary on BE */
  174. return ring->adev->wb.wb[ring->rptr_offs] >> 2;
  175. }
  176. /**
  177. * sdma_v2_4_ring_get_wptr - get the current write pointer
  178. *
  179. * @ring: amdgpu ring pointer
  180. *
  181. * Get the current wptr from the hardware (VI+).
  182. */
  183. static uint32_t sdma_v2_4_ring_get_wptr(struct amdgpu_ring *ring)
  184. {
  185. struct amdgpu_device *adev = ring->adev;
  186. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  187. u32 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  188. return wptr;
  189. }
  190. /**
  191. * sdma_v2_4_ring_set_wptr - commit the write pointer
  192. *
  193. * @ring: amdgpu ring pointer
  194. *
  195. * Write the wptr back to the hardware (VI+).
  196. */
  197. static void sdma_v2_4_ring_set_wptr(struct amdgpu_ring *ring)
  198. {
  199. struct amdgpu_device *adev = ring->adev;
  200. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  201. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
  202. }
  203. static void sdma_v2_4_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  204. {
  205. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  206. int i;
  207. for (i = 0; i < count; i++)
  208. if (sdma && sdma->burst_nop && (i == 0))
  209. amdgpu_ring_write(ring, ring->funcs->nop |
  210. SDMA_PKT_NOP_HEADER_COUNT(count - 1));
  211. else
  212. amdgpu_ring_write(ring, ring->funcs->nop);
  213. }
  214. /**
  215. * sdma_v2_4_ring_emit_ib - Schedule an IB on the DMA engine
  216. *
  217. * @ring: amdgpu ring pointer
  218. * @ib: IB object to schedule
  219. *
  220. * Schedule an IB in the DMA ring (VI).
  221. */
  222. static void sdma_v2_4_ring_emit_ib(struct amdgpu_ring *ring,
  223. struct amdgpu_ib *ib,
  224. unsigned vm_id, bool ctx_switch)
  225. {
  226. u32 vmid = vm_id & 0xf;
  227. /* IB packet must end on a 8 DW boundary */
  228. sdma_v2_4_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8);
  229. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  230. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  231. /* base must be 32 byte aligned */
  232. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  233. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  234. amdgpu_ring_write(ring, ib->length_dw);
  235. amdgpu_ring_write(ring, 0);
  236. amdgpu_ring_write(ring, 0);
  237. }
  238. /**
  239. * sdma_v2_4_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  240. *
  241. * @ring: amdgpu ring pointer
  242. *
  243. * Emit an hdp flush packet on the requested DMA ring.
  244. */
  245. static void sdma_v2_4_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  246. {
  247. u32 ref_and_mask = 0;
  248. if (ring == &ring->adev->sdma.instance[0].ring)
  249. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  250. else
  251. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  252. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  253. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  254. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  255. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  256. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  257. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  258. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  259. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  260. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  261. }
  262. static void sdma_v2_4_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  263. {
  264. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  265. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  266. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  267. amdgpu_ring_write(ring, 1);
  268. }
  269. /**
  270. * sdma_v2_4_ring_emit_fence - emit a fence on the DMA ring
  271. *
  272. * @ring: amdgpu ring pointer
  273. * @fence: amdgpu fence object
  274. *
  275. * Add a DMA fence packet to the ring to write
  276. * the fence seq number and DMA trap packet to generate
  277. * an interrupt if needed (VI).
  278. */
  279. static void sdma_v2_4_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  280. unsigned flags)
  281. {
  282. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  283. /* write the fence */
  284. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  285. amdgpu_ring_write(ring, lower_32_bits(addr));
  286. amdgpu_ring_write(ring, upper_32_bits(addr));
  287. amdgpu_ring_write(ring, lower_32_bits(seq));
  288. /* optionally write high bits as well */
  289. if (write64bit) {
  290. addr += 4;
  291. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  292. amdgpu_ring_write(ring, lower_32_bits(addr));
  293. amdgpu_ring_write(ring, upper_32_bits(addr));
  294. amdgpu_ring_write(ring, upper_32_bits(seq));
  295. }
  296. /* generate an interrupt */
  297. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  298. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  299. }
  300. /**
  301. * sdma_v2_4_gfx_stop - stop the gfx async dma engines
  302. *
  303. * @adev: amdgpu_device pointer
  304. *
  305. * Stop the gfx async dma ring buffers (VI).
  306. */
  307. static void sdma_v2_4_gfx_stop(struct amdgpu_device *adev)
  308. {
  309. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  310. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  311. u32 rb_cntl, ib_cntl;
  312. int i;
  313. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  314. (adev->mman.buffer_funcs_ring == sdma1))
  315. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  316. for (i = 0; i < adev->sdma.num_instances; i++) {
  317. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  318. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  319. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  320. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  321. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  322. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  323. }
  324. sdma0->ready = false;
  325. sdma1->ready = false;
  326. }
  327. /**
  328. * sdma_v2_4_rlc_stop - stop the compute async dma engines
  329. *
  330. * @adev: amdgpu_device pointer
  331. *
  332. * Stop the compute async dma queues (VI).
  333. */
  334. static void sdma_v2_4_rlc_stop(struct amdgpu_device *adev)
  335. {
  336. /* XXX todo */
  337. }
  338. /**
  339. * sdma_v2_4_enable - stop the async dma engines
  340. *
  341. * @adev: amdgpu_device pointer
  342. * @enable: enable/disable the DMA MEs.
  343. *
  344. * Halt or unhalt the async dma engines (VI).
  345. */
  346. static void sdma_v2_4_enable(struct amdgpu_device *adev, bool enable)
  347. {
  348. u32 f32_cntl;
  349. int i;
  350. if (!enable) {
  351. sdma_v2_4_gfx_stop(adev);
  352. sdma_v2_4_rlc_stop(adev);
  353. }
  354. for (i = 0; i < adev->sdma.num_instances; i++) {
  355. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  356. if (enable)
  357. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  358. else
  359. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  360. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  361. }
  362. }
  363. /**
  364. * sdma_v2_4_gfx_resume - setup and start the async dma engines
  365. *
  366. * @adev: amdgpu_device pointer
  367. *
  368. * Set up the gfx DMA ring buffers and enable them (VI).
  369. * Returns 0 for success, error for failure.
  370. */
  371. static int sdma_v2_4_gfx_resume(struct amdgpu_device *adev)
  372. {
  373. struct amdgpu_ring *ring;
  374. u32 rb_cntl, ib_cntl;
  375. u32 rb_bufsz;
  376. u32 wb_offset;
  377. int i, j, r;
  378. for (i = 0; i < adev->sdma.num_instances; i++) {
  379. ring = &adev->sdma.instance[i].ring;
  380. wb_offset = (ring->rptr_offs * 4);
  381. mutex_lock(&adev->srbm_mutex);
  382. for (j = 0; j < 16; j++) {
  383. vi_srbm_select(adev, 0, 0, 0, j);
  384. /* SDMA GFX */
  385. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  386. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  387. }
  388. vi_srbm_select(adev, 0, 0, 0, 0);
  389. mutex_unlock(&adev->srbm_mutex);
  390. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  391. adev->gfx.config.gb_addr_config & 0x70);
  392. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  393. /* Set ring buffer size in dwords */
  394. rb_bufsz = order_base_2(ring->ring_size / 4);
  395. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  396. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  397. #ifdef __BIG_ENDIAN
  398. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  399. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  400. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  401. #endif
  402. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  403. /* Initialize the ring buffer's read and write pointers */
  404. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  405. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  406. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  407. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  408. /* set the wb address whether it's enabled or not */
  409. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  410. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  411. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  412. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  413. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  414. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  415. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  416. ring->wptr = 0;
  417. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  418. /* enable DMA RB */
  419. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  420. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  421. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  422. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  423. #ifdef __BIG_ENDIAN
  424. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  425. #endif
  426. /* enable DMA IBs */
  427. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  428. ring->ready = true;
  429. }
  430. sdma_v2_4_enable(adev, true);
  431. for (i = 0; i < adev->sdma.num_instances; i++) {
  432. ring = &adev->sdma.instance[i].ring;
  433. r = amdgpu_ring_test_ring(ring);
  434. if (r) {
  435. ring->ready = false;
  436. return r;
  437. }
  438. if (adev->mman.buffer_funcs_ring == ring)
  439. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  440. }
  441. return 0;
  442. }
  443. /**
  444. * sdma_v2_4_rlc_resume - setup and start the async dma engines
  445. *
  446. * @adev: amdgpu_device pointer
  447. *
  448. * Set up the compute DMA queues and enable them (VI).
  449. * Returns 0 for success, error for failure.
  450. */
  451. static int sdma_v2_4_rlc_resume(struct amdgpu_device *adev)
  452. {
  453. /* XXX todo */
  454. return 0;
  455. }
  456. /**
  457. * sdma_v2_4_load_microcode - load the sDMA ME ucode
  458. *
  459. * @adev: amdgpu_device pointer
  460. *
  461. * Loads the sDMA0/1 ucode.
  462. * Returns 0 for success, -EINVAL if the ucode is not available.
  463. */
  464. static int sdma_v2_4_load_microcode(struct amdgpu_device *adev)
  465. {
  466. const struct sdma_firmware_header_v1_0 *hdr;
  467. const __le32 *fw_data;
  468. u32 fw_size;
  469. int i, j;
  470. /* halt the MEs */
  471. sdma_v2_4_enable(adev, false);
  472. for (i = 0; i < adev->sdma.num_instances; i++) {
  473. if (!adev->sdma.instance[i].fw)
  474. return -EINVAL;
  475. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  476. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  477. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  478. fw_data = (const __le32 *)
  479. (adev->sdma.instance[i].fw->data +
  480. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  481. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  482. for (j = 0; j < fw_size; j++)
  483. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  484. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  485. }
  486. return 0;
  487. }
  488. /**
  489. * sdma_v2_4_start - setup and start the async dma engines
  490. *
  491. * @adev: amdgpu_device pointer
  492. *
  493. * Set up the DMA engines and enable them (VI).
  494. * Returns 0 for success, error for failure.
  495. */
  496. static int sdma_v2_4_start(struct amdgpu_device *adev)
  497. {
  498. int r;
  499. if (!adev->pp_enabled) {
  500. if (!adev->firmware.smu_load) {
  501. r = sdma_v2_4_load_microcode(adev);
  502. if (r)
  503. return r;
  504. } else {
  505. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  506. AMDGPU_UCODE_ID_SDMA0);
  507. if (r)
  508. return -EINVAL;
  509. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  510. AMDGPU_UCODE_ID_SDMA1);
  511. if (r)
  512. return -EINVAL;
  513. }
  514. }
  515. /* halt the engine before programing */
  516. sdma_v2_4_enable(adev, false);
  517. /* start the gfx rings and rlc compute queues */
  518. r = sdma_v2_4_gfx_resume(adev);
  519. if (r)
  520. return r;
  521. r = sdma_v2_4_rlc_resume(adev);
  522. if (r)
  523. return r;
  524. return 0;
  525. }
  526. /**
  527. * sdma_v2_4_ring_test_ring - simple async dma engine test
  528. *
  529. * @ring: amdgpu_ring structure holding ring information
  530. *
  531. * Test the DMA engine by writing using it to write an
  532. * value to memory. (VI).
  533. * Returns 0 for success, error for failure.
  534. */
  535. static int sdma_v2_4_ring_test_ring(struct amdgpu_ring *ring)
  536. {
  537. struct amdgpu_device *adev = ring->adev;
  538. unsigned i;
  539. unsigned index;
  540. int r;
  541. u32 tmp;
  542. u64 gpu_addr;
  543. r = amdgpu_wb_get(adev, &index);
  544. if (r) {
  545. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  546. return r;
  547. }
  548. gpu_addr = adev->wb.gpu_addr + (index * 4);
  549. tmp = 0xCAFEDEAD;
  550. adev->wb.wb[index] = cpu_to_le32(tmp);
  551. r = amdgpu_ring_alloc(ring, 5);
  552. if (r) {
  553. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  554. amdgpu_wb_free(adev, index);
  555. return r;
  556. }
  557. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  558. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  559. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  560. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  561. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  562. amdgpu_ring_write(ring, 0xDEADBEEF);
  563. amdgpu_ring_commit(ring);
  564. for (i = 0; i < adev->usec_timeout; i++) {
  565. tmp = le32_to_cpu(adev->wb.wb[index]);
  566. if (tmp == 0xDEADBEEF)
  567. break;
  568. DRM_UDELAY(1);
  569. }
  570. if (i < adev->usec_timeout) {
  571. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  572. } else {
  573. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  574. ring->idx, tmp);
  575. r = -EINVAL;
  576. }
  577. amdgpu_wb_free(adev, index);
  578. return r;
  579. }
  580. /**
  581. * sdma_v2_4_ring_test_ib - test an IB on the DMA engine
  582. *
  583. * @ring: amdgpu_ring structure holding ring information
  584. *
  585. * Test a simple IB in the DMA ring (VI).
  586. * Returns 0 on success, error on failure.
  587. */
  588. static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  589. {
  590. struct amdgpu_device *adev = ring->adev;
  591. struct amdgpu_ib ib;
  592. struct dma_fence *f = NULL;
  593. unsigned index;
  594. u32 tmp = 0;
  595. u64 gpu_addr;
  596. long r;
  597. r = amdgpu_wb_get(adev, &index);
  598. if (r) {
  599. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  600. return r;
  601. }
  602. gpu_addr = adev->wb.gpu_addr + (index * 4);
  603. tmp = 0xCAFEDEAD;
  604. adev->wb.wb[index] = cpu_to_le32(tmp);
  605. memset(&ib, 0, sizeof(ib));
  606. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  607. if (r) {
  608. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  609. goto err0;
  610. }
  611. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  612. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  613. ib.ptr[1] = lower_32_bits(gpu_addr);
  614. ib.ptr[2] = upper_32_bits(gpu_addr);
  615. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  616. ib.ptr[4] = 0xDEADBEEF;
  617. ib.ptr[5] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  618. ib.ptr[6] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  619. ib.ptr[7] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  620. ib.length_dw = 8;
  621. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  622. if (r)
  623. goto err1;
  624. r = dma_fence_wait_timeout(f, false, timeout);
  625. if (r == 0) {
  626. DRM_ERROR("amdgpu: IB test timed out\n");
  627. r = -ETIMEDOUT;
  628. goto err1;
  629. } else if (r < 0) {
  630. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  631. goto err1;
  632. }
  633. tmp = le32_to_cpu(adev->wb.wb[index]);
  634. if (tmp == 0xDEADBEEF) {
  635. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  636. r = 0;
  637. } else {
  638. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  639. r = -EINVAL;
  640. }
  641. err1:
  642. amdgpu_ib_free(adev, &ib, NULL);
  643. dma_fence_put(f);
  644. err0:
  645. amdgpu_wb_free(adev, index);
  646. return r;
  647. }
  648. /**
  649. * sdma_v2_4_vm_copy_pte - update PTEs by copying them from the GART
  650. *
  651. * @ib: indirect buffer to fill with commands
  652. * @pe: addr of the page entry
  653. * @src: src addr to copy from
  654. * @count: number of page entries to update
  655. *
  656. * Update PTEs by copying them from the GART using sDMA (CIK).
  657. */
  658. static void sdma_v2_4_vm_copy_pte(struct amdgpu_ib *ib,
  659. uint64_t pe, uint64_t src,
  660. unsigned count)
  661. {
  662. unsigned bytes = count * 8;
  663. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  664. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  665. ib->ptr[ib->length_dw++] = bytes;
  666. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  667. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  668. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  669. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  670. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  671. }
  672. /**
  673. * sdma_v2_4_vm_write_pte - update PTEs by writing them manually
  674. *
  675. * @ib: indirect buffer to fill with commands
  676. * @pe: addr of the page entry
  677. * @value: dst addr to write into pe
  678. * @count: number of page entries to update
  679. * @incr: increase next addr by incr bytes
  680. *
  681. * Update PTEs by writing them manually using sDMA (CIK).
  682. */
  683. static void sdma_v2_4_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  684. uint64_t value, unsigned count,
  685. uint32_t incr)
  686. {
  687. unsigned ndw = count * 2;
  688. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  689. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  690. ib->ptr[ib->length_dw++] = pe;
  691. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  692. ib->ptr[ib->length_dw++] = ndw;
  693. for (; ndw > 0; ndw -= 2) {
  694. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  695. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  696. value += incr;
  697. }
  698. }
  699. /**
  700. * sdma_v2_4_vm_set_pte_pde - update the page tables using sDMA
  701. *
  702. * @ib: indirect buffer to fill with commands
  703. * @pe: addr of the page entry
  704. * @addr: dst addr to write into pe
  705. * @count: number of page entries to update
  706. * @incr: increase next addr by incr bytes
  707. * @flags: access flags
  708. *
  709. * Update the page tables using sDMA (CIK).
  710. */
  711. static void sdma_v2_4_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
  712. uint64_t addr, unsigned count,
  713. uint32_t incr, uint32_t flags)
  714. {
  715. /* for physically contiguous pages (vram) */
  716. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  717. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  718. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  719. ib->ptr[ib->length_dw++] = flags; /* mask */
  720. ib->ptr[ib->length_dw++] = 0;
  721. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  722. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  723. ib->ptr[ib->length_dw++] = incr; /* increment size */
  724. ib->ptr[ib->length_dw++] = 0;
  725. ib->ptr[ib->length_dw++] = count; /* number of entries */
  726. }
  727. /**
  728. * sdma_v2_4_ring_pad_ib - pad the IB to the required number of dw
  729. *
  730. * @ib: indirect buffer to fill with padding
  731. *
  732. */
  733. static void sdma_v2_4_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  734. {
  735. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  736. u32 pad_count;
  737. int i;
  738. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  739. for (i = 0; i < pad_count; i++)
  740. if (sdma && sdma->burst_nop && (i == 0))
  741. ib->ptr[ib->length_dw++] =
  742. SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
  743. SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
  744. else
  745. ib->ptr[ib->length_dw++] =
  746. SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  747. }
  748. /**
  749. * sdma_v2_4_ring_emit_pipeline_sync - sync the pipeline
  750. *
  751. * @ring: amdgpu_ring pointer
  752. *
  753. * Make sure all previous operations are completed (CIK).
  754. */
  755. static void sdma_v2_4_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  756. {
  757. uint32_t seq = ring->fence_drv.sync_seq;
  758. uint64_t addr = ring->fence_drv.gpu_addr;
  759. /* wait for idle */
  760. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  761. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  762. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
  763. SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
  764. amdgpu_ring_write(ring, addr & 0xfffffffc);
  765. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  766. amdgpu_ring_write(ring, seq); /* reference */
  767. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  768. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  769. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
  770. }
  771. /**
  772. * sdma_v2_4_ring_emit_vm_flush - cik vm flush using sDMA
  773. *
  774. * @ring: amdgpu_ring pointer
  775. * @vm: amdgpu_vm pointer
  776. *
  777. * Update the page table base and flush the VM TLB
  778. * using sDMA (VI).
  779. */
  780. static void sdma_v2_4_ring_emit_vm_flush(struct amdgpu_ring *ring,
  781. unsigned vm_id, uint64_t pd_addr)
  782. {
  783. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  784. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  785. if (vm_id < 8) {
  786. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  787. } else {
  788. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  789. }
  790. amdgpu_ring_write(ring, pd_addr >> 12);
  791. /* flush TLB */
  792. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  793. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  794. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  795. amdgpu_ring_write(ring, 1 << vm_id);
  796. /* wait for flush */
  797. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  798. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  799. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  800. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  801. amdgpu_ring_write(ring, 0);
  802. amdgpu_ring_write(ring, 0); /* reference */
  803. amdgpu_ring_write(ring, 0); /* mask */
  804. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  805. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  806. }
  807. static int sdma_v2_4_early_init(void *handle)
  808. {
  809. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  810. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  811. sdma_v2_4_set_ring_funcs(adev);
  812. sdma_v2_4_set_buffer_funcs(adev);
  813. sdma_v2_4_set_vm_pte_funcs(adev);
  814. sdma_v2_4_set_irq_funcs(adev);
  815. return 0;
  816. }
  817. static int sdma_v2_4_sw_init(void *handle)
  818. {
  819. struct amdgpu_ring *ring;
  820. int r, i;
  821. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  822. /* SDMA trap event */
  823. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  824. if (r)
  825. return r;
  826. /* SDMA Privileged inst */
  827. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  828. if (r)
  829. return r;
  830. /* SDMA Privileged inst */
  831. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  832. if (r)
  833. return r;
  834. r = sdma_v2_4_init_microcode(adev);
  835. if (r) {
  836. DRM_ERROR("Failed to load sdma firmware!\n");
  837. return r;
  838. }
  839. for (i = 0; i < adev->sdma.num_instances; i++) {
  840. ring = &adev->sdma.instance[i].ring;
  841. ring->ring_obj = NULL;
  842. ring->use_doorbell = false;
  843. sprintf(ring->name, "sdma%d", i);
  844. r = amdgpu_ring_init(adev, ring, 1024,
  845. &adev->sdma.trap_irq,
  846. (i == 0) ?
  847. AMDGPU_SDMA_IRQ_TRAP0 :
  848. AMDGPU_SDMA_IRQ_TRAP1);
  849. if (r)
  850. return r;
  851. }
  852. return r;
  853. }
  854. static int sdma_v2_4_sw_fini(void *handle)
  855. {
  856. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  857. int i;
  858. for (i = 0; i < adev->sdma.num_instances; i++)
  859. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  860. sdma_v2_4_free_microcode(adev);
  861. return 0;
  862. }
  863. static int sdma_v2_4_hw_init(void *handle)
  864. {
  865. int r;
  866. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  867. sdma_v2_4_init_golden_registers(adev);
  868. r = sdma_v2_4_start(adev);
  869. if (r)
  870. return r;
  871. return r;
  872. }
  873. static int sdma_v2_4_hw_fini(void *handle)
  874. {
  875. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  876. sdma_v2_4_enable(adev, false);
  877. return 0;
  878. }
  879. static int sdma_v2_4_suspend(void *handle)
  880. {
  881. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  882. return sdma_v2_4_hw_fini(adev);
  883. }
  884. static int sdma_v2_4_resume(void *handle)
  885. {
  886. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  887. return sdma_v2_4_hw_init(adev);
  888. }
  889. static bool sdma_v2_4_is_idle(void *handle)
  890. {
  891. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  892. u32 tmp = RREG32(mmSRBM_STATUS2);
  893. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  894. SRBM_STATUS2__SDMA1_BUSY_MASK))
  895. return false;
  896. return true;
  897. }
  898. static int sdma_v2_4_wait_for_idle(void *handle)
  899. {
  900. unsigned i;
  901. u32 tmp;
  902. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  903. for (i = 0; i < adev->usec_timeout; i++) {
  904. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  905. SRBM_STATUS2__SDMA1_BUSY_MASK);
  906. if (!tmp)
  907. return 0;
  908. udelay(1);
  909. }
  910. return -ETIMEDOUT;
  911. }
  912. static int sdma_v2_4_soft_reset(void *handle)
  913. {
  914. u32 srbm_soft_reset = 0;
  915. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  916. u32 tmp = RREG32(mmSRBM_STATUS2);
  917. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  918. /* sdma0 */
  919. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  920. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  921. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  922. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  923. }
  924. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  925. /* sdma1 */
  926. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  927. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  928. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  929. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  930. }
  931. if (srbm_soft_reset) {
  932. tmp = RREG32(mmSRBM_SOFT_RESET);
  933. tmp |= srbm_soft_reset;
  934. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  935. WREG32(mmSRBM_SOFT_RESET, tmp);
  936. tmp = RREG32(mmSRBM_SOFT_RESET);
  937. udelay(50);
  938. tmp &= ~srbm_soft_reset;
  939. WREG32(mmSRBM_SOFT_RESET, tmp);
  940. tmp = RREG32(mmSRBM_SOFT_RESET);
  941. /* Wait a little for things to settle down */
  942. udelay(50);
  943. }
  944. return 0;
  945. }
  946. static int sdma_v2_4_set_trap_irq_state(struct amdgpu_device *adev,
  947. struct amdgpu_irq_src *src,
  948. unsigned type,
  949. enum amdgpu_interrupt_state state)
  950. {
  951. u32 sdma_cntl;
  952. switch (type) {
  953. case AMDGPU_SDMA_IRQ_TRAP0:
  954. switch (state) {
  955. case AMDGPU_IRQ_STATE_DISABLE:
  956. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  957. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  958. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  959. break;
  960. case AMDGPU_IRQ_STATE_ENABLE:
  961. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  962. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  963. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  964. break;
  965. default:
  966. break;
  967. }
  968. break;
  969. case AMDGPU_SDMA_IRQ_TRAP1:
  970. switch (state) {
  971. case AMDGPU_IRQ_STATE_DISABLE:
  972. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  973. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  974. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  975. break;
  976. case AMDGPU_IRQ_STATE_ENABLE:
  977. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  978. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  979. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  980. break;
  981. default:
  982. break;
  983. }
  984. break;
  985. default:
  986. break;
  987. }
  988. return 0;
  989. }
  990. static int sdma_v2_4_process_trap_irq(struct amdgpu_device *adev,
  991. struct amdgpu_irq_src *source,
  992. struct amdgpu_iv_entry *entry)
  993. {
  994. u8 instance_id, queue_id;
  995. instance_id = (entry->ring_id & 0x3) >> 0;
  996. queue_id = (entry->ring_id & 0xc) >> 2;
  997. DRM_DEBUG("IH: SDMA trap\n");
  998. switch (instance_id) {
  999. case 0:
  1000. switch (queue_id) {
  1001. case 0:
  1002. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1003. break;
  1004. case 1:
  1005. /* XXX compute */
  1006. break;
  1007. case 2:
  1008. /* XXX compute */
  1009. break;
  1010. }
  1011. break;
  1012. case 1:
  1013. switch (queue_id) {
  1014. case 0:
  1015. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1016. break;
  1017. case 1:
  1018. /* XXX compute */
  1019. break;
  1020. case 2:
  1021. /* XXX compute */
  1022. break;
  1023. }
  1024. break;
  1025. }
  1026. return 0;
  1027. }
  1028. static int sdma_v2_4_process_illegal_inst_irq(struct amdgpu_device *adev,
  1029. struct amdgpu_irq_src *source,
  1030. struct amdgpu_iv_entry *entry)
  1031. {
  1032. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1033. schedule_work(&adev->reset_work);
  1034. return 0;
  1035. }
  1036. static int sdma_v2_4_set_clockgating_state(void *handle,
  1037. enum amd_clockgating_state state)
  1038. {
  1039. /* XXX handled via the smc on VI */
  1040. return 0;
  1041. }
  1042. static int sdma_v2_4_set_powergating_state(void *handle,
  1043. enum amd_powergating_state state)
  1044. {
  1045. return 0;
  1046. }
  1047. static const struct amd_ip_funcs sdma_v2_4_ip_funcs = {
  1048. .name = "sdma_v2_4",
  1049. .early_init = sdma_v2_4_early_init,
  1050. .late_init = NULL,
  1051. .sw_init = sdma_v2_4_sw_init,
  1052. .sw_fini = sdma_v2_4_sw_fini,
  1053. .hw_init = sdma_v2_4_hw_init,
  1054. .hw_fini = sdma_v2_4_hw_fini,
  1055. .suspend = sdma_v2_4_suspend,
  1056. .resume = sdma_v2_4_resume,
  1057. .is_idle = sdma_v2_4_is_idle,
  1058. .wait_for_idle = sdma_v2_4_wait_for_idle,
  1059. .soft_reset = sdma_v2_4_soft_reset,
  1060. .set_clockgating_state = sdma_v2_4_set_clockgating_state,
  1061. .set_powergating_state = sdma_v2_4_set_powergating_state,
  1062. };
  1063. static const struct amdgpu_ring_funcs sdma_v2_4_ring_funcs = {
  1064. .type = AMDGPU_RING_TYPE_SDMA,
  1065. .align_mask = 0xf,
  1066. .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
  1067. .get_rptr = sdma_v2_4_ring_get_rptr,
  1068. .get_wptr = sdma_v2_4_ring_get_wptr,
  1069. .set_wptr = sdma_v2_4_ring_set_wptr,
  1070. .emit_frame_size =
  1071. 6 + /* sdma_v2_4_ring_emit_hdp_flush */
  1072. 3 + /* sdma_v2_4_ring_emit_hdp_invalidate */
  1073. 6 + /* sdma_v2_4_ring_emit_pipeline_sync */
  1074. 12 + /* sdma_v2_4_ring_emit_vm_flush */
  1075. 10 + 10 + 10, /* sdma_v2_4_ring_emit_fence x3 for user fence, vm fence */
  1076. .emit_ib_size = 7 + 6, /* sdma_v2_4_ring_emit_ib */
  1077. .emit_ib = sdma_v2_4_ring_emit_ib,
  1078. .emit_fence = sdma_v2_4_ring_emit_fence,
  1079. .emit_pipeline_sync = sdma_v2_4_ring_emit_pipeline_sync,
  1080. .emit_vm_flush = sdma_v2_4_ring_emit_vm_flush,
  1081. .emit_hdp_flush = sdma_v2_4_ring_emit_hdp_flush,
  1082. .emit_hdp_invalidate = sdma_v2_4_ring_emit_hdp_invalidate,
  1083. .test_ring = sdma_v2_4_ring_test_ring,
  1084. .test_ib = sdma_v2_4_ring_test_ib,
  1085. .insert_nop = sdma_v2_4_ring_insert_nop,
  1086. .pad_ib = sdma_v2_4_ring_pad_ib,
  1087. };
  1088. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev)
  1089. {
  1090. int i;
  1091. for (i = 0; i < adev->sdma.num_instances; i++)
  1092. adev->sdma.instance[i].ring.funcs = &sdma_v2_4_ring_funcs;
  1093. }
  1094. static const struct amdgpu_irq_src_funcs sdma_v2_4_trap_irq_funcs = {
  1095. .set = sdma_v2_4_set_trap_irq_state,
  1096. .process = sdma_v2_4_process_trap_irq,
  1097. };
  1098. static const struct amdgpu_irq_src_funcs sdma_v2_4_illegal_inst_irq_funcs = {
  1099. .process = sdma_v2_4_process_illegal_inst_irq,
  1100. };
  1101. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev)
  1102. {
  1103. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1104. adev->sdma.trap_irq.funcs = &sdma_v2_4_trap_irq_funcs;
  1105. adev->sdma.illegal_inst_irq.funcs = &sdma_v2_4_illegal_inst_irq_funcs;
  1106. }
  1107. /**
  1108. * sdma_v2_4_emit_copy_buffer - copy buffer using the sDMA engine
  1109. *
  1110. * @ring: amdgpu_ring structure holding ring information
  1111. * @src_offset: src GPU address
  1112. * @dst_offset: dst GPU address
  1113. * @byte_count: number of bytes to xfer
  1114. *
  1115. * Copy GPU buffers using the DMA engine (VI).
  1116. * Used by the amdgpu ttm implementation to move pages if
  1117. * registered as the asic copy callback.
  1118. */
  1119. static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ib *ib,
  1120. uint64_t src_offset,
  1121. uint64_t dst_offset,
  1122. uint32_t byte_count)
  1123. {
  1124. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1125. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1126. ib->ptr[ib->length_dw++] = byte_count;
  1127. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1128. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1129. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1130. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1131. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1132. }
  1133. /**
  1134. * sdma_v2_4_emit_fill_buffer - fill buffer using the sDMA engine
  1135. *
  1136. * @ring: amdgpu_ring structure holding ring information
  1137. * @src_data: value to write to buffer
  1138. * @dst_offset: dst GPU address
  1139. * @byte_count: number of bytes to xfer
  1140. *
  1141. * Fill GPU buffers using the DMA engine (VI).
  1142. */
  1143. static void sdma_v2_4_emit_fill_buffer(struct amdgpu_ib *ib,
  1144. uint32_t src_data,
  1145. uint64_t dst_offset,
  1146. uint32_t byte_count)
  1147. {
  1148. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
  1149. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1150. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1151. ib->ptr[ib->length_dw++] = src_data;
  1152. ib->ptr[ib->length_dw++] = byte_count;
  1153. }
  1154. static const struct amdgpu_buffer_funcs sdma_v2_4_buffer_funcs = {
  1155. .copy_max_bytes = 0x1fffff,
  1156. .copy_num_dw = 7,
  1157. .emit_copy_buffer = sdma_v2_4_emit_copy_buffer,
  1158. .fill_max_bytes = 0x1fffff,
  1159. .fill_num_dw = 7,
  1160. .emit_fill_buffer = sdma_v2_4_emit_fill_buffer,
  1161. };
  1162. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev)
  1163. {
  1164. if (adev->mman.buffer_funcs == NULL) {
  1165. adev->mman.buffer_funcs = &sdma_v2_4_buffer_funcs;
  1166. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1167. }
  1168. }
  1169. static const struct amdgpu_vm_pte_funcs sdma_v2_4_vm_pte_funcs = {
  1170. .copy_pte = sdma_v2_4_vm_copy_pte,
  1171. .write_pte = sdma_v2_4_vm_write_pte,
  1172. .set_pte_pde = sdma_v2_4_vm_set_pte_pde,
  1173. };
  1174. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev)
  1175. {
  1176. unsigned i;
  1177. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1178. adev->vm_manager.vm_pte_funcs = &sdma_v2_4_vm_pte_funcs;
  1179. for (i = 0; i < adev->sdma.num_instances; i++)
  1180. adev->vm_manager.vm_pte_rings[i] =
  1181. &adev->sdma.instance[i].ring;
  1182. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1183. }
  1184. }
  1185. const struct amdgpu_ip_block_version sdma_v2_4_ip_block =
  1186. {
  1187. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1188. .major = 2,
  1189. .minor = 4,
  1190. .rev = 0,
  1191. .funcs = &sdma_v2_4_ip_funcs,
  1192. };