gmc_v7_0.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "cikd.h"
  27. #include "cik.h"
  28. #include "gmc_v7_0.h"
  29. #include "amdgpu_ucode.h"
  30. #include "bif/bif_4_1_d.h"
  31. #include "bif/bif_4_1_sh_mask.h"
  32. #include "gmc/gmc_7_1_d.h"
  33. #include "gmc/gmc_7_1_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static int gmc_v7_0_wait_for_idle(void *handle);
  39. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  40. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  41. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  42. static const u32 golden_settings_iceland_a11[] =
  43. {
  44. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  45. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  46. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  47. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  48. };
  49. static const u32 iceland_mgcg_cgcg_init[] =
  50. {
  51. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  52. };
  53. static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
  54. {
  55. switch (adev->asic_type) {
  56. case CHIP_TOPAZ:
  57. amdgpu_program_register_sequence(adev,
  58. iceland_mgcg_cgcg_init,
  59. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  60. amdgpu_program_register_sequence(adev,
  61. golden_settings_iceland_a11,
  62. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  63. break;
  64. default:
  65. break;
  66. }
  67. }
  68. static void gmc_v7_0_mc_stop(struct amdgpu_device *adev,
  69. struct amdgpu_mode_mc_save *save)
  70. {
  71. u32 blackout;
  72. if (adev->mode_info.num_crtc)
  73. amdgpu_display_stop_mc_access(adev, save);
  74. gmc_v7_0_wait_for_idle((void *)adev);
  75. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  76. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  77. /* Block CPU access */
  78. WREG32(mmBIF_FB_EN, 0);
  79. /* blackout the MC */
  80. blackout = REG_SET_FIELD(blackout,
  81. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  82. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  83. }
  84. /* wait for the MC to settle */
  85. udelay(100);
  86. }
  87. static void gmc_v7_0_mc_resume(struct amdgpu_device *adev,
  88. struct amdgpu_mode_mc_save *save)
  89. {
  90. u32 tmp;
  91. /* unblackout the MC */
  92. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  93. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  94. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  95. /* allow CPU access */
  96. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  97. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  98. WREG32(mmBIF_FB_EN, tmp);
  99. if (adev->mode_info.num_crtc)
  100. amdgpu_display_resume_mc_access(adev, save);
  101. }
  102. /**
  103. * gmc_v7_0_init_microcode - load ucode images from disk
  104. *
  105. * @adev: amdgpu_device pointer
  106. *
  107. * Use the firmware interface to load the ucode images into
  108. * the driver (not loaded into hw).
  109. * Returns 0 on success, error on failure.
  110. */
  111. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  112. {
  113. const char *chip_name;
  114. char fw_name[30];
  115. int err;
  116. DRM_DEBUG("\n");
  117. switch (adev->asic_type) {
  118. case CHIP_BONAIRE:
  119. chip_name = "bonaire";
  120. break;
  121. case CHIP_HAWAII:
  122. chip_name = "hawaii";
  123. break;
  124. case CHIP_TOPAZ:
  125. chip_name = "topaz";
  126. break;
  127. case CHIP_KAVERI:
  128. case CHIP_KABINI:
  129. case CHIP_MULLINS:
  130. return 0;
  131. default: BUG();
  132. }
  133. if (adev->asic_type == CHIP_TOPAZ)
  134. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  135. else
  136. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  137. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  138. if (err)
  139. goto out;
  140. err = amdgpu_ucode_validate(adev->mc.fw);
  141. out:
  142. if (err) {
  143. printk(KERN_ERR
  144. "cik_mc: Failed to load firmware \"%s\"\n",
  145. fw_name);
  146. release_firmware(adev->mc.fw);
  147. adev->mc.fw = NULL;
  148. }
  149. return err;
  150. }
  151. /**
  152. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  153. *
  154. * @adev: amdgpu_device pointer
  155. *
  156. * Load the GDDR MC ucode into the hw (CIK).
  157. * Returns 0 on success, error on failure.
  158. */
  159. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  160. {
  161. const struct mc_firmware_header_v1_0 *hdr;
  162. const __le32 *fw_data = NULL;
  163. const __le32 *io_mc_regs = NULL;
  164. u32 running;
  165. int i, ucode_size, regs_size;
  166. if (!adev->mc.fw)
  167. return -EINVAL;
  168. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  169. amdgpu_ucode_print_mc_hdr(&hdr->header);
  170. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  171. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  172. io_mc_regs = (const __le32 *)
  173. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  174. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  175. fw_data = (const __le32 *)
  176. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  177. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  178. if (running == 0) {
  179. /* reset the engine and set to writable */
  180. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  181. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  182. /* load mc io regs */
  183. for (i = 0; i < regs_size; i++) {
  184. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  185. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  186. }
  187. /* load the MC ucode */
  188. for (i = 0; i < ucode_size; i++)
  189. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  190. /* put the engine back into the active state */
  191. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  192. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  193. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  194. /* wait for training to complete */
  195. for (i = 0; i < adev->usec_timeout; i++) {
  196. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  197. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  198. break;
  199. udelay(1);
  200. }
  201. for (i = 0; i < adev->usec_timeout; i++) {
  202. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  203. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  204. break;
  205. udelay(1);
  206. }
  207. }
  208. return 0;
  209. }
  210. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  211. struct amdgpu_mc *mc)
  212. {
  213. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  214. /* leave room for at least 1024M GTT */
  215. dev_warn(adev->dev, "limiting VRAM\n");
  216. mc->real_vram_size = 0xFFC0000000ULL;
  217. mc->mc_vram_size = 0xFFC0000000ULL;
  218. }
  219. amdgpu_vram_location(adev, &adev->mc, 0);
  220. adev->mc.gtt_base_align = 0;
  221. amdgpu_gtt_location(adev, mc);
  222. }
  223. /**
  224. * gmc_v7_0_mc_program - program the GPU memory controller
  225. *
  226. * @adev: amdgpu_device pointer
  227. *
  228. * Set the location of vram, gart, and AGP in the GPU's
  229. * physical address space (CIK).
  230. */
  231. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  232. {
  233. struct amdgpu_mode_mc_save save;
  234. u32 tmp;
  235. int i, j;
  236. /* Initialize HDP */
  237. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  238. WREG32((0xb05 + j), 0x00000000);
  239. WREG32((0xb06 + j), 0x00000000);
  240. WREG32((0xb07 + j), 0x00000000);
  241. WREG32((0xb08 + j), 0x00000000);
  242. WREG32((0xb09 + j), 0x00000000);
  243. }
  244. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  245. if (adev->mode_info.num_crtc)
  246. amdgpu_display_set_vga_render_state(adev, false);
  247. gmc_v7_0_mc_stop(adev, &save);
  248. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  249. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  250. }
  251. /* Update configuration */
  252. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  253. adev->mc.vram_start >> 12);
  254. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  255. adev->mc.vram_end >> 12);
  256. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  257. adev->vram_scratch.gpu_addr >> 12);
  258. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  259. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  260. WREG32(mmMC_VM_FB_LOCATION, tmp);
  261. /* XXX double check these! */
  262. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  263. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  264. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  265. WREG32(mmMC_VM_AGP_BASE, 0);
  266. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  267. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  268. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  269. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  270. }
  271. gmc_v7_0_mc_resume(adev, &save);
  272. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  273. tmp = RREG32(mmHDP_MISC_CNTL);
  274. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  275. WREG32(mmHDP_MISC_CNTL, tmp);
  276. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  277. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  278. }
  279. /**
  280. * gmc_v7_0_mc_init - initialize the memory controller driver params
  281. *
  282. * @adev: amdgpu_device pointer
  283. *
  284. * Look up the amount of vram, vram width, and decide how to place
  285. * vram and gart within the GPU's physical address space (CIK).
  286. * Returns 0 for success.
  287. */
  288. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  289. {
  290. u32 tmp;
  291. int chansize, numchan;
  292. /* Get VRAM informations */
  293. tmp = RREG32(mmMC_ARB_RAMCFG);
  294. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  295. chansize = 64;
  296. } else {
  297. chansize = 32;
  298. }
  299. tmp = RREG32(mmMC_SHARED_CHMAP);
  300. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  301. case 0:
  302. default:
  303. numchan = 1;
  304. break;
  305. case 1:
  306. numchan = 2;
  307. break;
  308. case 2:
  309. numchan = 4;
  310. break;
  311. case 3:
  312. numchan = 8;
  313. break;
  314. case 4:
  315. numchan = 3;
  316. break;
  317. case 5:
  318. numchan = 6;
  319. break;
  320. case 6:
  321. numchan = 10;
  322. break;
  323. case 7:
  324. numchan = 12;
  325. break;
  326. case 8:
  327. numchan = 16;
  328. break;
  329. }
  330. adev->mc.vram_width = numchan * chansize;
  331. /* Could aper size report 0 ? */
  332. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  333. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  334. /* size in MB on si */
  335. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  336. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  337. adev->mc.visible_vram_size = adev->mc.aper_size;
  338. /* In case the PCI BAR is larger than the actual amount of vram */
  339. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  340. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  341. /* unless the user had overridden it, set the gart
  342. * size equal to the 1024 or vram, whichever is larger.
  343. */
  344. if (amdgpu_gart_size == -1)
  345. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  346. else
  347. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  348. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  349. return 0;
  350. }
  351. /*
  352. * GART
  353. * VMID 0 is the physical GPU addresses as used by the kernel.
  354. * VMIDs 1-15 are used for userspace clients and are handled
  355. * by the amdgpu vm/hsa code.
  356. */
  357. /**
  358. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  359. *
  360. * @adev: amdgpu_device pointer
  361. * @vmid: vm instance to flush
  362. *
  363. * Flush the TLB for the requested page table (CIK).
  364. */
  365. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  366. uint32_t vmid)
  367. {
  368. /* flush hdp cache */
  369. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  370. /* bits 0-15 are the VM contexts0-15 */
  371. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  372. }
  373. /**
  374. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  375. *
  376. * @adev: amdgpu_device pointer
  377. * @cpu_pt_addr: cpu address of the page table
  378. * @gpu_page_idx: entry in the page table to update
  379. * @addr: dst addr to write into pte/pde
  380. * @flags: access flags
  381. *
  382. * Update the page tables using the CPU.
  383. */
  384. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  385. void *cpu_pt_addr,
  386. uint32_t gpu_page_idx,
  387. uint64_t addr,
  388. uint32_t flags)
  389. {
  390. void __iomem *ptr = (void *)cpu_pt_addr;
  391. uint64_t value;
  392. value = addr & 0xFFFFFFFFFFFFF000ULL;
  393. value |= flags;
  394. writeq(value, ptr + (gpu_page_idx * 8));
  395. return 0;
  396. }
  397. /**
  398. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  399. *
  400. * @adev: amdgpu_device pointer
  401. * @value: true redirects VM faults to the default page
  402. */
  403. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  404. bool value)
  405. {
  406. u32 tmp;
  407. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  408. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  409. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  410. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  411. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  412. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  413. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  414. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  415. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  416. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  417. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  418. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  419. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  420. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  421. }
  422. /**
  423. * gmc_v7_0_gart_enable - gart enable
  424. *
  425. * @adev: amdgpu_device pointer
  426. *
  427. * This sets up the TLBs, programs the page tables for VMID0,
  428. * sets up the hw for VMIDs 1-15 which are allocated on
  429. * demand, and sets up the global locations for the LDS, GDS,
  430. * and GPUVM for FSA64 clients (CIK).
  431. * Returns 0 for success, errors for failure.
  432. */
  433. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  434. {
  435. int r, i;
  436. u32 tmp;
  437. if (adev->gart.robj == NULL) {
  438. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  439. return -EINVAL;
  440. }
  441. r = amdgpu_gart_table_vram_pin(adev);
  442. if (r)
  443. return r;
  444. /* Setup TLB control */
  445. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  446. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  447. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  448. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  449. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  450. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  451. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  452. /* Setup L2 cache */
  453. tmp = RREG32(mmVM_L2_CNTL);
  454. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  455. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  456. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  457. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  458. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  459. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  460. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  461. WREG32(mmVM_L2_CNTL, tmp);
  462. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  463. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  464. WREG32(mmVM_L2_CNTL2, tmp);
  465. tmp = RREG32(mmVM_L2_CNTL3);
  466. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  467. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  468. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  469. WREG32(mmVM_L2_CNTL3, tmp);
  470. /* setup context0 */
  471. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  472. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  473. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  474. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  475. (u32)(adev->dummy_page.addr >> 12));
  476. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  477. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  478. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  479. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  480. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  481. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  482. WREG32(0x575, 0);
  483. WREG32(0x576, 0);
  484. WREG32(0x577, 0);
  485. /* empty context1-15 */
  486. /* FIXME start with 4G, once using 2 level pt switch to full
  487. * vm size space
  488. */
  489. /* set vm size, must be a multiple of 4 */
  490. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  491. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  492. for (i = 1; i < 16; i++) {
  493. if (i < 8)
  494. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  495. adev->gart.table_addr >> 12);
  496. else
  497. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  498. adev->gart.table_addr >> 12);
  499. }
  500. /* enable context1-15 */
  501. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  502. (u32)(adev->dummy_page.addr >> 12));
  503. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  504. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  505. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  506. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  507. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  508. amdgpu_vm_block_size - 9);
  509. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  510. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  511. gmc_v7_0_set_fault_enable_default(adev, false);
  512. else
  513. gmc_v7_0_set_fault_enable_default(adev, true);
  514. if (adev->asic_type == CHIP_KAVERI) {
  515. tmp = RREG32(mmCHUB_CONTROL);
  516. tmp &= ~BYPASS_VM;
  517. WREG32(mmCHUB_CONTROL, tmp);
  518. }
  519. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  520. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  521. (unsigned)(adev->mc.gtt_size >> 20),
  522. (unsigned long long)adev->gart.table_addr);
  523. adev->gart.ready = true;
  524. return 0;
  525. }
  526. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  527. {
  528. int r;
  529. if (adev->gart.robj) {
  530. WARN(1, "R600 PCIE GART already initialized\n");
  531. return 0;
  532. }
  533. /* Initialize common gart structure */
  534. r = amdgpu_gart_init(adev);
  535. if (r)
  536. return r;
  537. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  538. return amdgpu_gart_table_vram_alloc(adev);
  539. }
  540. /**
  541. * gmc_v7_0_gart_disable - gart disable
  542. *
  543. * @adev: amdgpu_device pointer
  544. *
  545. * This disables all VM page table (CIK).
  546. */
  547. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  548. {
  549. u32 tmp;
  550. /* Disable all tables */
  551. WREG32(mmVM_CONTEXT0_CNTL, 0);
  552. WREG32(mmVM_CONTEXT1_CNTL, 0);
  553. /* Setup TLB control */
  554. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  555. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  556. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  557. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  558. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  559. /* Setup L2 cache */
  560. tmp = RREG32(mmVM_L2_CNTL);
  561. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  562. WREG32(mmVM_L2_CNTL, tmp);
  563. WREG32(mmVM_L2_CNTL2, 0);
  564. amdgpu_gart_table_vram_unpin(adev);
  565. }
  566. /**
  567. * gmc_v7_0_gart_fini - vm fini callback
  568. *
  569. * @adev: amdgpu_device pointer
  570. *
  571. * Tears down the driver GART/VM setup (CIK).
  572. */
  573. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  574. {
  575. amdgpu_gart_table_vram_free(adev);
  576. amdgpu_gart_fini(adev);
  577. }
  578. /*
  579. * vm
  580. * VMID 0 is the physical GPU addresses as used by the kernel.
  581. * VMIDs 1-15 are used for userspace clients and are handled
  582. * by the amdgpu vm/hsa code.
  583. */
  584. /**
  585. * gmc_v7_0_vm_init - cik vm init callback
  586. *
  587. * @adev: amdgpu_device pointer
  588. *
  589. * Inits cik specific vm parameters (number of VMs, base of vram for
  590. * VMIDs 1-15) (CIK).
  591. * Returns 0 for success.
  592. */
  593. static int gmc_v7_0_vm_init(struct amdgpu_device *adev)
  594. {
  595. /*
  596. * number of VMs
  597. * VMID 0 is reserved for System
  598. * amdgpu graphics/compute will use VMIDs 1-7
  599. * amdkfd will use VMIDs 8-15
  600. */
  601. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  602. amdgpu_vm_manager_init(adev);
  603. /* base offset of vram pages */
  604. if (adev->flags & AMD_IS_APU) {
  605. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  606. tmp <<= 22;
  607. adev->vm_manager.vram_base_offset = tmp;
  608. } else
  609. adev->vm_manager.vram_base_offset = 0;
  610. return 0;
  611. }
  612. /**
  613. * gmc_v7_0_vm_fini - cik vm fini callback
  614. *
  615. * @adev: amdgpu_device pointer
  616. *
  617. * Tear down any asic specific VM setup (CIK).
  618. */
  619. static void gmc_v7_0_vm_fini(struct amdgpu_device *adev)
  620. {
  621. }
  622. /**
  623. * gmc_v7_0_vm_decode_fault - print human readable fault info
  624. *
  625. * @adev: amdgpu_device pointer
  626. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  627. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  628. *
  629. * Print human readable fault information (CIK).
  630. */
  631. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  632. u32 status, u32 addr, u32 mc_client)
  633. {
  634. u32 mc_id;
  635. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  636. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  637. PROTECTIONS);
  638. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  639. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  640. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  641. MEMORY_CLIENT_ID);
  642. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  643. protections, vmid, addr,
  644. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  645. MEMORY_CLIENT_RW) ?
  646. "write" : "read", block, mc_client, mc_id);
  647. }
  648. static const u32 mc_cg_registers[] = {
  649. mmMC_HUB_MISC_HUB_CG,
  650. mmMC_HUB_MISC_SIP_CG,
  651. mmMC_HUB_MISC_VM_CG,
  652. mmMC_XPB_CLK_GAT,
  653. mmATC_MISC_CG,
  654. mmMC_CITF_MISC_WR_CG,
  655. mmMC_CITF_MISC_RD_CG,
  656. mmMC_CITF_MISC_VM_CG,
  657. mmVM_L2_CG,
  658. };
  659. static const u32 mc_cg_ls_en[] = {
  660. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  661. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  662. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  663. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  664. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  665. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  666. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  667. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  668. VM_L2_CG__MEM_LS_ENABLE_MASK,
  669. };
  670. static const u32 mc_cg_en[] = {
  671. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  672. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  673. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  674. MC_XPB_CLK_GAT__ENABLE_MASK,
  675. ATC_MISC_CG__ENABLE_MASK,
  676. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  677. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  678. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  679. VM_L2_CG__ENABLE_MASK,
  680. };
  681. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  682. bool enable)
  683. {
  684. int i;
  685. u32 orig, data;
  686. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  687. orig = data = RREG32(mc_cg_registers[i]);
  688. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  689. data |= mc_cg_ls_en[i];
  690. else
  691. data &= ~mc_cg_ls_en[i];
  692. if (data != orig)
  693. WREG32(mc_cg_registers[i], data);
  694. }
  695. }
  696. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  697. bool enable)
  698. {
  699. int i;
  700. u32 orig, data;
  701. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  702. orig = data = RREG32(mc_cg_registers[i]);
  703. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  704. data |= mc_cg_en[i];
  705. else
  706. data &= ~mc_cg_en[i];
  707. if (data != orig)
  708. WREG32(mc_cg_registers[i], data);
  709. }
  710. }
  711. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  712. bool enable)
  713. {
  714. u32 orig, data;
  715. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  716. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  717. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  718. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  719. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  720. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  721. } else {
  722. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  723. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  724. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  725. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  726. }
  727. if (orig != data)
  728. WREG32_PCIE(ixPCIE_CNTL2, data);
  729. }
  730. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  731. bool enable)
  732. {
  733. u32 orig, data;
  734. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  735. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  736. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  737. else
  738. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  739. if (orig != data)
  740. WREG32(mmHDP_HOST_PATH_CNTL, data);
  741. }
  742. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  743. bool enable)
  744. {
  745. u32 orig, data;
  746. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  747. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  748. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  749. else
  750. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  751. if (orig != data)
  752. WREG32(mmHDP_MEM_POWER_LS, data);
  753. }
  754. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  755. {
  756. switch (mc_seq_vram_type) {
  757. case MC_SEQ_MISC0__MT__GDDR1:
  758. return AMDGPU_VRAM_TYPE_GDDR1;
  759. case MC_SEQ_MISC0__MT__DDR2:
  760. return AMDGPU_VRAM_TYPE_DDR2;
  761. case MC_SEQ_MISC0__MT__GDDR3:
  762. return AMDGPU_VRAM_TYPE_GDDR3;
  763. case MC_SEQ_MISC0__MT__GDDR4:
  764. return AMDGPU_VRAM_TYPE_GDDR4;
  765. case MC_SEQ_MISC0__MT__GDDR5:
  766. return AMDGPU_VRAM_TYPE_GDDR5;
  767. case MC_SEQ_MISC0__MT__HBM:
  768. return AMDGPU_VRAM_TYPE_HBM;
  769. case MC_SEQ_MISC0__MT__DDR3:
  770. return AMDGPU_VRAM_TYPE_DDR3;
  771. default:
  772. return AMDGPU_VRAM_TYPE_UNKNOWN;
  773. }
  774. }
  775. static int gmc_v7_0_early_init(void *handle)
  776. {
  777. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  778. gmc_v7_0_set_gart_funcs(adev);
  779. gmc_v7_0_set_irq_funcs(adev);
  780. return 0;
  781. }
  782. static int gmc_v7_0_late_init(void *handle)
  783. {
  784. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  785. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  786. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  787. else
  788. return 0;
  789. }
  790. static int gmc_v7_0_sw_init(void *handle)
  791. {
  792. int r;
  793. int dma_bits;
  794. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  795. if (adev->flags & AMD_IS_APU) {
  796. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  797. } else {
  798. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  799. tmp &= MC_SEQ_MISC0__MT__MASK;
  800. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  801. }
  802. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  803. if (r)
  804. return r;
  805. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  806. if (r)
  807. return r;
  808. /* Adjust VM size here.
  809. * Currently set to 4GB ((1 << 20) 4k pages).
  810. * Max GPUVM size for cayman and SI is 40 bits.
  811. */
  812. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  813. /* Set the internal MC address mask
  814. * This is the max address of the GPU's
  815. * internal address space.
  816. */
  817. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  818. /* set DMA mask + need_dma32 flags.
  819. * PCIE - can handle 40-bits.
  820. * IGP - can handle 40-bits
  821. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  822. */
  823. adev->need_dma32 = false;
  824. dma_bits = adev->need_dma32 ? 32 : 40;
  825. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  826. if (r) {
  827. adev->need_dma32 = true;
  828. dma_bits = 32;
  829. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  830. }
  831. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  832. if (r) {
  833. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  834. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  835. }
  836. r = gmc_v7_0_init_microcode(adev);
  837. if (r) {
  838. DRM_ERROR("Failed to load mc firmware!\n");
  839. return r;
  840. }
  841. r = gmc_v7_0_mc_init(adev);
  842. if (r)
  843. return r;
  844. /* Memory manager */
  845. r = amdgpu_bo_init(adev);
  846. if (r)
  847. return r;
  848. r = gmc_v7_0_gart_init(adev);
  849. if (r)
  850. return r;
  851. if (!adev->vm_manager.enabled) {
  852. r = gmc_v7_0_vm_init(adev);
  853. if (r) {
  854. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  855. return r;
  856. }
  857. adev->vm_manager.enabled = true;
  858. }
  859. return r;
  860. }
  861. static int gmc_v7_0_sw_fini(void *handle)
  862. {
  863. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  864. if (adev->vm_manager.enabled) {
  865. amdgpu_vm_manager_fini(adev);
  866. gmc_v7_0_vm_fini(adev);
  867. adev->vm_manager.enabled = false;
  868. }
  869. gmc_v7_0_gart_fini(adev);
  870. amdgpu_gem_force_release(adev);
  871. amdgpu_bo_fini(adev);
  872. return 0;
  873. }
  874. static int gmc_v7_0_hw_init(void *handle)
  875. {
  876. int r;
  877. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  878. gmc_v7_0_init_golden_registers(adev);
  879. gmc_v7_0_mc_program(adev);
  880. if (!(adev->flags & AMD_IS_APU)) {
  881. r = gmc_v7_0_mc_load_microcode(adev);
  882. if (r) {
  883. DRM_ERROR("Failed to load MC firmware!\n");
  884. return r;
  885. }
  886. }
  887. r = gmc_v7_0_gart_enable(adev);
  888. if (r)
  889. return r;
  890. return r;
  891. }
  892. static int gmc_v7_0_hw_fini(void *handle)
  893. {
  894. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  895. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  896. gmc_v7_0_gart_disable(adev);
  897. return 0;
  898. }
  899. static int gmc_v7_0_suspend(void *handle)
  900. {
  901. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  902. if (adev->vm_manager.enabled) {
  903. gmc_v7_0_vm_fini(adev);
  904. adev->vm_manager.enabled = false;
  905. }
  906. gmc_v7_0_hw_fini(adev);
  907. return 0;
  908. }
  909. static int gmc_v7_0_resume(void *handle)
  910. {
  911. int r;
  912. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  913. r = gmc_v7_0_hw_init(adev);
  914. if (r)
  915. return r;
  916. if (!adev->vm_manager.enabled) {
  917. r = gmc_v7_0_vm_init(adev);
  918. if (r) {
  919. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  920. return r;
  921. }
  922. adev->vm_manager.enabled = true;
  923. }
  924. return r;
  925. }
  926. static bool gmc_v7_0_is_idle(void *handle)
  927. {
  928. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  929. u32 tmp = RREG32(mmSRBM_STATUS);
  930. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  931. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  932. return false;
  933. return true;
  934. }
  935. static int gmc_v7_0_wait_for_idle(void *handle)
  936. {
  937. unsigned i;
  938. u32 tmp;
  939. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  940. for (i = 0; i < adev->usec_timeout; i++) {
  941. /* read MC_STATUS */
  942. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  943. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  944. SRBM_STATUS__MCC_BUSY_MASK |
  945. SRBM_STATUS__MCD_BUSY_MASK |
  946. SRBM_STATUS__VMC_BUSY_MASK);
  947. if (!tmp)
  948. return 0;
  949. udelay(1);
  950. }
  951. return -ETIMEDOUT;
  952. }
  953. static int gmc_v7_0_soft_reset(void *handle)
  954. {
  955. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  956. struct amdgpu_mode_mc_save save;
  957. u32 srbm_soft_reset = 0;
  958. u32 tmp = RREG32(mmSRBM_STATUS);
  959. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  960. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  961. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  962. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  963. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  964. if (!(adev->flags & AMD_IS_APU))
  965. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  966. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  967. }
  968. if (srbm_soft_reset) {
  969. gmc_v7_0_mc_stop(adev, &save);
  970. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  971. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  972. }
  973. tmp = RREG32(mmSRBM_SOFT_RESET);
  974. tmp |= srbm_soft_reset;
  975. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  976. WREG32(mmSRBM_SOFT_RESET, tmp);
  977. tmp = RREG32(mmSRBM_SOFT_RESET);
  978. udelay(50);
  979. tmp &= ~srbm_soft_reset;
  980. WREG32(mmSRBM_SOFT_RESET, tmp);
  981. tmp = RREG32(mmSRBM_SOFT_RESET);
  982. /* Wait a little for things to settle down */
  983. udelay(50);
  984. gmc_v7_0_mc_resume(adev, &save);
  985. udelay(50);
  986. }
  987. return 0;
  988. }
  989. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  990. struct amdgpu_irq_src *src,
  991. unsigned type,
  992. enum amdgpu_interrupt_state state)
  993. {
  994. u32 tmp;
  995. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  996. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  997. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  998. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  999. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1000. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1001. switch (state) {
  1002. case AMDGPU_IRQ_STATE_DISABLE:
  1003. /* system context */
  1004. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1005. tmp &= ~bits;
  1006. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1007. /* VMs */
  1008. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1009. tmp &= ~bits;
  1010. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1011. break;
  1012. case AMDGPU_IRQ_STATE_ENABLE:
  1013. /* system context */
  1014. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1015. tmp |= bits;
  1016. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1017. /* VMs */
  1018. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1019. tmp |= bits;
  1020. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1021. break;
  1022. default:
  1023. break;
  1024. }
  1025. return 0;
  1026. }
  1027. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1028. struct amdgpu_irq_src *source,
  1029. struct amdgpu_iv_entry *entry)
  1030. {
  1031. u32 addr, status, mc_client;
  1032. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1033. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1034. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1035. /* reset addr and status */
  1036. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1037. if (!addr && !status)
  1038. return 0;
  1039. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1040. gmc_v7_0_set_fault_enable_default(adev, false);
  1041. if (printk_ratelimit()) {
  1042. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1043. entry->src_id, entry->src_data);
  1044. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1045. addr);
  1046. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1047. status);
  1048. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1049. }
  1050. return 0;
  1051. }
  1052. static int gmc_v7_0_set_clockgating_state(void *handle,
  1053. enum amd_clockgating_state state)
  1054. {
  1055. bool gate = false;
  1056. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1057. if (state == AMD_CG_STATE_GATE)
  1058. gate = true;
  1059. if (!(adev->flags & AMD_IS_APU)) {
  1060. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1061. gmc_v7_0_enable_mc_ls(adev, gate);
  1062. }
  1063. gmc_v7_0_enable_bif_mgls(adev, gate);
  1064. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1065. gmc_v7_0_enable_hdp_ls(adev, gate);
  1066. return 0;
  1067. }
  1068. static int gmc_v7_0_set_powergating_state(void *handle,
  1069. enum amd_powergating_state state)
  1070. {
  1071. return 0;
  1072. }
  1073. static const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1074. .name = "gmc_v7_0",
  1075. .early_init = gmc_v7_0_early_init,
  1076. .late_init = gmc_v7_0_late_init,
  1077. .sw_init = gmc_v7_0_sw_init,
  1078. .sw_fini = gmc_v7_0_sw_fini,
  1079. .hw_init = gmc_v7_0_hw_init,
  1080. .hw_fini = gmc_v7_0_hw_fini,
  1081. .suspend = gmc_v7_0_suspend,
  1082. .resume = gmc_v7_0_resume,
  1083. .is_idle = gmc_v7_0_is_idle,
  1084. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1085. .soft_reset = gmc_v7_0_soft_reset,
  1086. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1087. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1088. };
  1089. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1090. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1091. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1092. };
  1093. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1094. .set = gmc_v7_0_vm_fault_interrupt_state,
  1095. .process = gmc_v7_0_process_interrupt,
  1096. };
  1097. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1098. {
  1099. if (adev->gart.gart_funcs == NULL)
  1100. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1101. }
  1102. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1103. {
  1104. adev->mc.vm_fault.num_types = 1;
  1105. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1106. }
  1107. const struct amdgpu_ip_block_version gmc_v7_0_ip_block =
  1108. {
  1109. .type = AMD_IP_BLOCK_TYPE_GMC,
  1110. .major = 7,
  1111. .minor = 0,
  1112. .rev = 0,
  1113. .funcs = &gmc_v7_0_ip_funcs,
  1114. };
  1115. const struct amdgpu_ip_block_version gmc_v7_4_ip_block =
  1116. {
  1117. .type = AMD_IP_BLOCK_TYPE_GMC,
  1118. .major = 7,
  1119. .minor = 4,
  1120. .rev = 0,
  1121. .funcs = &gmc_v7_0_ip_funcs,
  1122. };