gmc_v6_0.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v6_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "bif/bif_3_0_d.h"
  29. #include "bif/bif_3_0_sh_mask.h"
  30. #include "oss/oss_1_0_d.h"
  31. #include "oss/oss_1_0_sh_mask.h"
  32. #include "gmc/gmc_6_0_d.h"
  33. #include "gmc/gmc_6_0_sh_mask.h"
  34. #include "dce/dce_6_0_d.h"
  35. #include "dce/dce_6_0_sh_mask.h"
  36. #include "si_enums.h"
  37. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev);
  38. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int gmc_v6_0_wait_for_idle(void *handle);
  40. MODULE_FIRMWARE("radeon/tahiti_mc.bin");
  41. MODULE_FIRMWARE("radeon/pitcairn_mc.bin");
  42. MODULE_FIRMWARE("radeon/verde_mc.bin");
  43. MODULE_FIRMWARE("radeon/oland_mc.bin");
  44. MODULE_FIRMWARE("radeon/si58_mc.bin");
  45. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  46. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  47. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  48. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  49. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  50. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  51. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  52. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  53. static const u32 crtc_offsets[6] =
  54. {
  55. SI_CRTC0_REGISTER_OFFSET,
  56. SI_CRTC1_REGISTER_OFFSET,
  57. SI_CRTC2_REGISTER_OFFSET,
  58. SI_CRTC3_REGISTER_OFFSET,
  59. SI_CRTC4_REGISTER_OFFSET,
  60. SI_CRTC5_REGISTER_OFFSET
  61. };
  62. static void gmc_v6_0_mc_stop(struct amdgpu_device *adev,
  63. struct amdgpu_mode_mc_save *save)
  64. {
  65. u32 blackout;
  66. if (adev->mode_info.num_crtc)
  67. amdgpu_display_stop_mc_access(adev, save);
  68. gmc_v6_0_wait_for_idle((void *)adev);
  69. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  70. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  71. /* Block CPU access */
  72. WREG32(mmBIF_FB_EN, 0);
  73. /* blackout the MC */
  74. blackout = REG_SET_FIELD(blackout,
  75. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  76. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  77. }
  78. /* wait for the MC to settle */
  79. udelay(100);
  80. }
  81. static void gmc_v6_0_mc_resume(struct amdgpu_device *adev,
  82. struct amdgpu_mode_mc_save *save)
  83. {
  84. u32 tmp;
  85. /* unblackout the MC */
  86. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  87. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  88. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  89. /* allow CPU access */
  90. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  91. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  92. WREG32(mmBIF_FB_EN, tmp);
  93. if (adev->mode_info.num_crtc)
  94. amdgpu_display_resume_mc_access(adev, save);
  95. }
  96. static int gmc_v6_0_init_microcode(struct amdgpu_device *adev)
  97. {
  98. const char *chip_name;
  99. char fw_name[30];
  100. int err;
  101. bool is_58_fw = false;
  102. DRM_DEBUG("\n");
  103. switch (adev->asic_type) {
  104. case CHIP_TAHITI:
  105. chip_name = "tahiti";
  106. break;
  107. case CHIP_PITCAIRN:
  108. chip_name = "pitcairn";
  109. break;
  110. case CHIP_VERDE:
  111. chip_name = "verde";
  112. break;
  113. case CHIP_OLAND:
  114. chip_name = "oland";
  115. break;
  116. case CHIP_HAINAN:
  117. chip_name = "hainan";
  118. break;
  119. default: BUG();
  120. }
  121. /* this memory configuration requires special firmware */
  122. if (((RREG32(mmMC_SEQ_MISC0) & 0xff000000) >> 24) == 0x58)
  123. is_58_fw = true;
  124. if (is_58_fw)
  125. snprintf(fw_name, sizeof(fw_name), "radeon/si58_mc.bin");
  126. else
  127. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  128. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  129. if (err)
  130. goto out;
  131. err = amdgpu_ucode_validate(adev->mc.fw);
  132. out:
  133. if (err) {
  134. dev_err(adev->dev,
  135. "si_mc: Failed to load firmware \"%s\"\n",
  136. fw_name);
  137. release_firmware(adev->mc.fw);
  138. adev->mc.fw = NULL;
  139. }
  140. return err;
  141. }
  142. static int gmc_v6_0_mc_load_microcode(struct amdgpu_device *adev)
  143. {
  144. const __le32 *new_fw_data = NULL;
  145. u32 running;
  146. const __le32 *new_io_mc_regs = NULL;
  147. int i, regs_size, ucode_size;
  148. const struct mc_firmware_header_v1_0 *hdr;
  149. if (!adev->mc.fw)
  150. return -EINVAL;
  151. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  152. amdgpu_ucode_print_mc_hdr(&hdr->header);
  153. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  154. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  155. new_io_mc_regs = (const __le32 *)
  156. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  157. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  158. new_fw_data = (const __le32 *)
  159. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  160. running = RREG32(mmMC_SEQ_SUP_CNTL) & MC_SEQ_SUP_CNTL__RUN_MASK;
  161. if (running == 0) {
  162. /* reset the engine and set to writable */
  163. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  164. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  165. /* load mc io regs */
  166. for (i = 0; i < regs_size; i++) {
  167. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  168. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  169. }
  170. /* load the MC ucode */
  171. for (i = 0; i < ucode_size; i++) {
  172. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  173. }
  174. /* put the engine back into the active state */
  175. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  176. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  177. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  178. /* wait for training to complete */
  179. for (i = 0; i < adev->usec_timeout; i++) {
  180. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D0_MASK)
  181. break;
  182. udelay(1);
  183. }
  184. for (i = 0; i < adev->usec_timeout; i++) {
  185. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D1_MASK)
  186. break;
  187. udelay(1);
  188. }
  189. }
  190. return 0;
  191. }
  192. static void gmc_v6_0_vram_gtt_location(struct amdgpu_device *adev,
  193. struct amdgpu_mc *mc)
  194. {
  195. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  196. dev_warn(adev->dev, "limiting VRAM\n");
  197. mc->real_vram_size = 0xFFC0000000ULL;
  198. mc->mc_vram_size = 0xFFC0000000ULL;
  199. }
  200. amdgpu_vram_location(adev, &adev->mc, 0);
  201. adev->mc.gtt_base_align = 0;
  202. amdgpu_gtt_location(adev, mc);
  203. }
  204. static void gmc_v6_0_mc_program(struct amdgpu_device *adev)
  205. {
  206. struct amdgpu_mode_mc_save save;
  207. u32 tmp;
  208. int i, j;
  209. /* Initialize HDP */
  210. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  211. WREG32((0xb05 + j), 0x00000000);
  212. WREG32((0xb06 + j), 0x00000000);
  213. WREG32((0xb07 + j), 0x00000000);
  214. WREG32((0xb08 + j), 0x00000000);
  215. WREG32((0xb09 + j), 0x00000000);
  216. }
  217. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  218. gmc_v6_0_mc_stop(adev, &save);
  219. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  220. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  221. }
  222. WREG32(mmVGA_HDP_CONTROL, VGA_HDP_CONTROL__VGA_MEMORY_DISABLE_MASK);
  223. /* Update configuration */
  224. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  225. adev->mc.vram_start >> 12);
  226. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  227. adev->mc.vram_end >> 12);
  228. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  229. adev->vram_scratch.gpu_addr >> 12);
  230. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  231. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  232. WREG32(mmMC_VM_FB_LOCATION, tmp);
  233. /* XXX double check these! */
  234. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  235. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  236. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  237. WREG32(mmMC_VM_AGP_BASE, 0);
  238. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  239. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  240. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  241. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  242. }
  243. gmc_v6_0_mc_resume(adev, &save);
  244. amdgpu_display_set_vga_render_state(adev, false);
  245. }
  246. static int gmc_v6_0_mc_init(struct amdgpu_device *adev)
  247. {
  248. u32 tmp;
  249. int chansize, numchan;
  250. tmp = RREG32(mmMC_ARB_RAMCFG);
  251. if (tmp & (1 << 11)) {
  252. chansize = 16;
  253. } else if (tmp & MC_ARB_RAMCFG__CHANSIZE_MASK) {
  254. chansize = 64;
  255. } else {
  256. chansize = 32;
  257. }
  258. tmp = RREG32(mmMC_SHARED_CHMAP);
  259. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  260. case 0:
  261. default:
  262. numchan = 1;
  263. break;
  264. case 1:
  265. numchan = 2;
  266. break;
  267. case 2:
  268. numchan = 4;
  269. break;
  270. case 3:
  271. numchan = 8;
  272. break;
  273. case 4:
  274. numchan = 3;
  275. break;
  276. case 5:
  277. numchan = 6;
  278. break;
  279. case 6:
  280. numchan = 10;
  281. break;
  282. case 7:
  283. numchan = 12;
  284. break;
  285. case 8:
  286. numchan = 16;
  287. break;
  288. }
  289. adev->mc.vram_width = numchan * chansize;
  290. /* Could aper size report 0 ? */
  291. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  292. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  293. /* size in MB on si */
  294. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  295. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  296. adev->mc.visible_vram_size = adev->mc.aper_size;
  297. /* unless the user had overridden it, set the gart
  298. * size equal to the 1024 or vram, whichever is larger.
  299. */
  300. if (amdgpu_gart_size == -1)
  301. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  302. else
  303. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  304. gmc_v6_0_vram_gtt_location(adev, &adev->mc);
  305. return 0;
  306. }
  307. static void gmc_v6_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  308. uint32_t vmid)
  309. {
  310. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  311. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  312. }
  313. static int gmc_v6_0_gart_set_pte_pde(struct amdgpu_device *adev,
  314. void *cpu_pt_addr,
  315. uint32_t gpu_page_idx,
  316. uint64_t addr,
  317. uint32_t flags)
  318. {
  319. void __iomem *ptr = (void *)cpu_pt_addr;
  320. uint64_t value;
  321. value = addr & 0xFFFFFFFFFFFFF000ULL;
  322. value |= flags;
  323. writeq(value, ptr + (gpu_page_idx * 8));
  324. return 0;
  325. }
  326. static void gmc_v6_0_set_fault_enable_default(struct amdgpu_device *adev,
  327. bool value)
  328. {
  329. u32 tmp;
  330. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  331. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  332. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  333. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  334. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  335. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  336. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  337. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  338. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  339. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  340. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  341. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  342. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  343. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  344. }
  345. static int gmc_v6_0_gart_enable(struct amdgpu_device *adev)
  346. {
  347. int r, i;
  348. if (adev->gart.robj == NULL) {
  349. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  350. return -EINVAL;
  351. }
  352. r = amdgpu_gart_table_vram_pin(adev);
  353. if (r)
  354. return r;
  355. /* Setup TLB control */
  356. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  357. (0xA << 7) |
  358. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB_MASK |
  359. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_FRAGMENT_PROCESSING_MASK |
  360. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  361. MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL_MASK |
  362. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  363. /* Setup L2 cache */
  364. WREG32(mmVM_L2_CNTL,
  365. VM_L2_CNTL__ENABLE_L2_CACHE_MASK |
  366. VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING_MASK |
  367. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  368. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  369. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  370. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  371. WREG32(mmVM_L2_CNTL2,
  372. VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS_MASK |
  373. VM_L2_CNTL2__INVALIDATE_L2_CACHE_MASK);
  374. WREG32(mmVM_L2_CNTL3,
  375. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  376. (4UL << VM_L2_CNTL3__BANK_SELECT__SHIFT) |
  377. (4UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  378. /* setup context0 */
  379. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  380. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  381. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  382. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  383. (u32)(adev->dummy_page.addr >> 12));
  384. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  385. WREG32(mmVM_CONTEXT0_CNTL,
  386. VM_CONTEXT0_CNTL__ENABLE_CONTEXT_MASK |
  387. (0UL << VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  388. VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK);
  389. WREG32(0x575, 0);
  390. WREG32(0x576, 0);
  391. WREG32(0x577, 0);
  392. /* empty context1-15 */
  393. /* set vm size, must be a multiple of 4 */
  394. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  395. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  396. /* Assign the pt base to something valid for now; the pts used for
  397. * the VMs are determined by the application and setup and assigned
  398. * on the fly in the vm part of radeon_gart.c
  399. */
  400. for (i = 1; i < 16; i++) {
  401. if (i < 8)
  402. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  403. adev->gart.table_addr >> 12);
  404. else
  405. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  406. adev->gart.table_addr >> 12);
  407. }
  408. /* enable context1-15 */
  409. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  410. (u32)(adev->dummy_page.addr >> 12));
  411. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  412. WREG32(mmVM_CONTEXT1_CNTL,
  413. VM_CONTEXT1_CNTL__ENABLE_CONTEXT_MASK |
  414. (1UL << VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  415. ((amdgpu_vm_block_size - 9) << VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT));
  416. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  417. gmc_v6_0_set_fault_enable_default(adev, false);
  418. else
  419. gmc_v6_0_set_fault_enable_default(adev, true);
  420. gmc_v6_0_gart_flush_gpu_tlb(adev, 0);
  421. dev_info(adev->dev, "PCIE GART of %uM enabled (table at 0x%016llX).\n",
  422. (unsigned)(adev->mc.gtt_size >> 20),
  423. (unsigned long long)adev->gart.table_addr);
  424. adev->gart.ready = true;
  425. return 0;
  426. }
  427. static int gmc_v6_0_gart_init(struct amdgpu_device *adev)
  428. {
  429. int r;
  430. if (adev->gart.robj) {
  431. dev_warn(adev->dev, "gmc_v6_0 PCIE GART already initialized\n");
  432. return 0;
  433. }
  434. r = amdgpu_gart_init(adev);
  435. if (r)
  436. return r;
  437. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  438. return amdgpu_gart_table_vram_alloc(adev);
  439. }
  440. static void gmc_v6_0_gart_disable(struct amdgpu_device *adev)
  441. {
  442. /*unsigned i;
  443. for (i = 1; i < 16; ++i) {
  444. uint32_t reg;
  445. if (i < 8)
  446. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i ;
  447. else
  448. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (i - 8);
  449. adev->vm_manager.saved_table_addr[i] = RREG32(reg);
  450. }*/
  451. /* Disable all tables */
  452. WREG32(mmVM_CONTEXT0_CNTL, 0);
  453. WREG32(mmVM_CONTEXT1_CNTL, 0);
  454. /* Setup TLB control */
  455. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  456. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  457. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  458. /* Setup L2 cache */
  459. WREG32(mmVM_L2_CNTL,
  460. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  461. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  462. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  463. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  464. WREG32(mmVM_L2_CNTL2, 0);
  465. WREG32(mmVM_L2_CNTL3,
  466. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  467. (0UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  468. amdgpu_gart_table_vram_unpin(adev);
  469. }
  470. static void gmc_v6_0_gart_fini(struct amdgpu_device *adev)
  471. {
  472. amdgpu_gart_table_vram_free(adev);
  473. amdgpu_gart_fini(adev);
  474. }
  475. static int gmc_v6_0_vm_init(struct amdgpu_device *adev)
  476. {
  477. /*
  478. * number of VMs
  479. * VMID 0 is reserved for System
  480. * amdgpu graphics/compute will use VMIDs 1-7
  481. * amdkfd will use VMIDs 8-15
  482. */
  483. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  484. amdgpu_vm_manager_init(adev);
  485. /* base offset of vram pages */
  486. if (adev->flags & AMD_IS_APU) {
  487. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  488. tmp <<= 22;
  489. adev->vm_manager.vram_base_offset = tmp;
  490. } else
  491. adev->vm_manager.vram_base_offset = 0;
  492. return 0;
  493. }
  494. static void gmc_v6_0_vm_fini(struct amdgpu_device *adev)
  495. {
  496. }
  497. static void gmc_v6_0_vm_decode_fault(struct amdgpu_device *adev,
  498. u32 status, u32 addr, u32 mc_client)
  499. {
  500. u32 mc_id;
  501. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  502. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  503. PROTECTIONS);
  504. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  505. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  506. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  507. MEMORY_CLIENT_ID);
  508. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  509. protections, vmid, addr,
  510. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  511. MEMORY_CLIENT_RW) ?
  512. "write" : "read", block, mc_client, mc_id);
  513. }
  514. /*
  515. static const u32 mc_cg_registers[] = {
  516. MC_HUB_MISC_HUB_CG,
  517. MC_HUB_MISC_SIP_CG,
  518. MC_HUB_MISC_VM_CG,
  519. MC_XPB_CLK_GAT,
  520. ATC_MISC_CG,
  521. MC_CITF_MISC_WR_CG,
  522. MC_CITF_MISC_RD_CG,
  523. MC_CITF_MISC_VM_CG,
  524. VM_L2_CG,
  525. };
  526. static const u32 mc_cg_ls_en[] = {
  527. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  528. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  529. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  530. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  531. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  532. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  533. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  534. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  535. VM_L2_CG__MEM_LS_ENABLE_MASK,
  536. };
  537. static const u32 mc_cg_en[] = {
  538. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  539. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  540. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  541. MC_XPB_CLK_GAT__ENABLE_MASK,
  542. ATC_MISC_CG__ENABLE_MASK,
  543. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  544. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  545. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  546. VM_L2_CG__ENABLE_MASK,
  547. };
  548. static void gmc_v6_0_enable_mc_ls(struct amdgpu_device *adev,
  549. bool enable)
  550. {
  551. int i;
  552. u32 orig, data;
  553. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  554. orig = data = RREG32(mc_cg_registers[i]);
  555. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_LS))
  556. data |= mc_cg_ls_en[i];
  557. else
  558. data &= ~mc_cg_ls_en[i];
  559. if (data != orig)
  560. WREG32(mc_cg_registers[i], data);
  561. }
  562. }
  563. static void gmc_v6_0_enable_mc_mgcg(struct amdgpu_device *adev,
  564. bool enable)
  565. {
  566. int i;
  567. u32 orig, data;
  568. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  569. orig = data = RREG32(mc_cg_registers[i]);
  570. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_MGCG))
  571. data |= mc_cg_en[i];
  572. else
  573. data &= ~mc_cg_en[i];
  574. if (data != orig)
  575. WREG32(mc_cg_registers[i], data);
  576. }
  577. }
  578. static void gmc_v6_0_enable_bif_mgls(struct amdgpu_device *adev,
  579. bool enable)
  580. {
  581. u32 orig, data;
  582. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  583. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_BIF_LS)) {
  584. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  585. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  586. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  587. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  588. } else {
  589. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  590. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  591. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  592. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  593. }
  594. if (orig != data)
  595. WREG32_PCIE(ixPCIE_CNTL2, data);
  596. }
  597. static void gmc_v6_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  598. bool enable)
  599. {
  600. u32 orig, data;
  601. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  602. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_MGCG))
  603. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  604. else
  605. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  606. if (orig != data)
  607. WREG32(mmHDP_HOST_PATH_CNTL, data);
  608. }
  609. static void gmc_v6_0_enable_hdp_ls(struct amdgpu_device *adev,
  610. bool enable)
  611. {
  612. u32 orig, data;
  613. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  614. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_LS))
  615. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  616. else
  617. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  618. if (orig != data)
  619. WREG32(mmHDP_MEM_POWER_LS, data);
  620. }
  621. */
  622. static int gmc_v6_0_convert_vram_type(int mc_seq_vram_type)
  623. {
  624. switch (mc_seq_vram_type) {
  625. case MC_SEQ_MISC0__MT__GDDR1:
  626. return AMDGPU_VRAM_TYPE_GDDR1;
  627. case MC_SEQ_MISC0__MT__DDR2:
  628. return AMDGPU_VRAM_TYPE_DDR2;
  629. case MC_SEQ_MISC0__MT__GDDR3:
  630. return AMDGPU_VRAM_TYPE_GDDR3;
  631. case MC_SEQ_MISC0__MT__GDDR4:
  632. return AMDGPU_VRAM_TYPE_GDDR4;
  633. case MC_SEQ_MISC0__MT__GDDR5:
  634. return AMDGPU_VRAM_TYPE_GDDR5;
  635. case MC_SEQ_MISC0__MT__DDR3:
  636. return AMDGPU_VRAM_TYPE_DDR3;
  637. default:
  638. return AMDGPU_VRAM_TYPE_UNKNOWN;
  639. }
  640. }
  641. static int gmc_v6_0_early_init(void *handle)
  642. {
  643. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  644. gmc_v6_0_set_gart_funcs(adev);
  645. gmc_v6_0_set_irq_funcs(adev);
  646. if (adev->flags & AMD_IS_APU) {
  647. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  648. } else {
  649. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  650. tmp &= MC_SEQ_MISC0__MT__MASK;
  651. adev->mc.vram_type = gmc_v6_0_convert_vram_type(tmp);
  652. }
  653. return 0;
  654. }
  655. static int gmc_v6_0_late_init(void *handle)
  656. {
  657. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  658. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  659. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  660. else
  661. return 0;
  662. }
  663. static int gmc_v6_0_sw_init(void *handle)
  664. {
  665. int r;
  666. int dma_bits;
  667. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  668. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  669. if (r)
  670. return r;
  671. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  672. if (r)
  673. return r;
  674. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  675. adev->mc.mc_mask = 0xffffffffffULL;
  676. adev->need_dma32 = false;
  677. dma_bits = adev->need_dma32 ? 32 : 40;
  678. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  679. if (r) {
  680. adev->need_dma32 = true;
  681. dma_bits = 32;
  682. dev_warn(adev->dev, "amdgpu: No suitable DMA available.\n");
  683. }
  684. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  685. if (r) {
  686. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  687. dev_warn(adev->dev, "amdgpu: No coherent DMA available.\n");
  688. }
  689. r = gmc_v6_0_init_microcode(adev);
  690. if (r) {
  691. dev_err(adev->dev, "Failed to load mc firmware!\n");
  692. return r;
  693. }
  694. r = gmc_v6_0_mc_init(adev);
  695. if (r)
  696. return r;
  697. r = amdgpu_bo_init(adev);
  698. if (r)
  699. return r;
  700. r = gmc_v6_0_gart_init(adev);
  701. if (r)
  702. return r;
  703. if (!adev->vm_manager.enabled) {
  704. r = gmc_v6_0_vm_init(adev);
  705. if (r) {
  706. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  707. return r;
  708. }
  709. adev->vm_manager.enabled = true;
  710. }
  711. return r;
  712. }
  713. static int gmc_v6_0_sw_fini(void *handle)
  714. {
  715. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  716. if (adev->vm_manager.enabled) {
  717. gmc_v6_0_vm_fini(adev);
  718. adev->vm_manager.enabled = false;
  719. }
  720. gmc_v6_0_gart_fini(adev);
  721. amdgpu_gem_force_release(adev);
  722. amdgpu_bo_fini(adev);
  723. return 0;
  724. }
  725. static int gmc_v6_0_hw_init(void *handle)
  726. {
  727. int r;
  728. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  729. gmc_v6_0_mc_program(adev);
  730. if (!(adev->flags & AMD_IS_APU)) {
  731. r = gmc_v6_0_mc_load_microcode(adev);
  732. if (r) {
  733. dev_err(adev->dev, "Failed to load MC firmware!\n");
  734. return r;
  735. }
  736. }
  737. r = gmc_v6_0_gart_enable(adev);
  738. if (r)
  739. return r;
  740. return r;
  741. }
  742. static int gmc_v6_0_hw_fini(void *handle)
  743. {
  744. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  745. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  746. gmc_v6_0_gart_disable(adev);
  747. return 0;
  748. }
  749. static int gmc_v6_0_suspend(void *handle)
  750. {
  751. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  752. if (adev->vm_manager.enabled) {
  753. gmc_v6_0_vm_fini(adev);
  754. adev->vm_manager.enabled = false;
  755. }
  756. gmc_v6_0_hw_fini(adev);
  757. return 0;
  758. }
  759. static int gmc_v6_0_resume(void *handle)
  760. {
  761. int r;
  762. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  763. r = gmc_v6_0_hw_init(adev);
  764. if (r)
  765. return r;
  766. if (!adev->vm_manager.enabled) {
  767. r = gmc_v6_0_vm_init(adev);
  768. if (r) {
  769. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  770. return r;
  771. }
  772. adev->vm_manager.enabled = true;
  773. }
  774. return r;
  775. }
  776. static bool gmc_v6_0_is_idle(void *handle)
  777. {
  778. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  779. u32 tmp = RREG32(mmSRBM_STATUS);
  780. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  781. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  782. return false;
  783. return true;
  784. }
  785. static int gmc_v6_0_wait_for_idle(void *handle)
  786. {
  787. unsigned i;
  788. u32 tmp;
  789. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  790. for (i = 0; i < adev->usec_timeout; i++) {
  791. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  792. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  793. SRBM_STATUS__MCC_BUSY_MASK |
  794. SRBM_STATUS__MCD_BUSY_MASK |
  795. SRBM_STATUS__VMC_BUSY_MASK);
  796. if (!tmp)
  797. return 0;
  798. udelay(1);
  799. }
  800. return -ETIMEDOUT;
  801. }
  802. static int gmc_v6_0_soft_reset(void *handle)
  803. {
  804. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  805. struct amdgpu_mode_mc_save save;
  806. u32 srbm_soft_reset = 0;
  807. u32 tmp = RREG32(mmSRBM_STATUS);
  808. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  809. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  810. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  811. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  812. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  813. if (!(adev->flags & AMD_IS_APU))
  814. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  815. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  816. }
  817. if (srbm_soft_reset) {
  818. gmc_v6_0_mc_stop(adev, &save);
  819. if (gmc_v6_0_wait_for_idle(adev)) {
  820. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  821. }
  822. tmp = RREG32(mmSRBM_SOFT_RESET);
  823. tmp |= srbm_soft_reset;
  824. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  825. WREG32(mmSRBM_SOFT_RESET, tmp);
  826. tmp = RREG32(mmSRBM_SOFT_RESET);
  827. udelay(50);
  828. tmp &= ~srbm_soft_reset;
  829. WREG32(mmSRBM_SOFT_RESET, tmp);
  830. tmp = RREG32(mmSRBM_SOFT_RESET);
  831. udelay(50);
  832. gmc_v6_0_mc_resume(adev, &save);
  833. udelay(50);
  834. }
  835. return 0;
  836. }
  837. static int gmc_v6_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  838. struct amdgpu_irq_src *src,
  839. unsigned type,
  840. enum amdgpu_interrupt_state state)
  841. {
  842. u32 tmp;
  843. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  844. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  845. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  846. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  847. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  848. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  849. switch (state) {
  850. case AMDGPU_IRQ_STATE_DISABLE:
  851. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  852. tmp &= ~bits;
  853. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  854. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  855. tmp &= ~bits;
  856. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  857. break;
  858. case AMDGPU_IRQ_STATE_ENABLE:
  859. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  860. tmp |= bits;
  861. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  862. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  863. tmp |= bits;
  864. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  865. break;
  866. default:
  867. break;
  868. }
  869. return 0;
  870. }
  871. static int gmc_v6_0_process_interrupt(struct amdgpu_device *adev,
  872. struct amdgpu_irq_src *source,
  873. struct amdgpu_iv_entry *entry)
  874. {
  875. u32 addr, status;
  876. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  877. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  878. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  879. if (!addr && !status)
  880. return 0;
  881. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  882. gmc_v6_0_set_fault_enable_default(adev, false);
  883. if (printk_ratelimit()) {
  884. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  885. entry->src_id, entry->src_data);
  886. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  887. addr);
  888. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  889. status);
  890. gmc_v6_0_vm_decode_fault(adev, status, addr, 0);
  891. }
  892. return 0;
  893. }
  894. static int gmc_v6_0_set_clockgating_state(void *handle,
  895. enum amd_clockgating_state state)
  896. {
  897. return 0;
  898. }
  899. static int gmc_v6_0_set_powergating_state(void *handle,
  900. enum amd_powergating_state state)
  901. {
  902. return 0;
  903. }
  904. static const struct amd_ip_funcs gmc_v6_0_ip_funcs = {
  905. .name = "gmc_v6_0",
  906. .early_init = gmc_v6_0_early_init,
  907. .late_init = gmc_v6_0_late_init,
  908. .sw_init = gmc_v6_0_sw_init,
  909. .sw_fini = gmc_v6_0_sw_fini,
  910. .hw_init = gmc_v6_0_hw_init,
  911. .hw_fini = gmc_v6_0_hw_fini,
  912. .suspend = gmc_v6_0_suspend,
  913. .resume = gmc_v6_0_resume,
  914. .is_idle = gmc_v6_0_is_idle,
  915. .wait_for_idle = gmc_v6_0_wait_for_idle,
  916. .soft_reset = gmc_v6_0_soft_reset,
  917. .set_clockgating_state = gmc_v6_0_set_clockgating_state,
  918. .set_powergating_state = gmc_v6_0_set_powergating_state,
  919. };
  920. static const struct amdgpu_gart_funcs gmc_v6_0_gart_funcs = {
  921. .flush_gpu_tlb = gmc_v6_0_gart_flush_gpu_tlb,
  922. .set_pte_pde = gmc_v6_0_gart_set_pte_pde,
  923. };
  924. static const struct amdgpu_irq_src_funcs gmc_v6_0_irq_funcs = {
  925. .set = gmc_v6_0_vm_fault_interrupt_state,
  926. .process = gmc_v6_0_process_interrupt,
  927. };
  928. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev)
  929. {
  930. if (adev->gart.gart_funcs == NULL)
  931. adev->gart.gart_funcs = &gmc_v6_0_gart_funcs;
  932. }
  933. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  934. {
  935. adev->mc.vm_fault.num_types = 1;
  936. adev->mc.vm_fault.funcs = &gmc_v6_0_irq_funcs;
  937. }
  938. const struct amdgpu_ip_block_version gmc_v6_0_ip_block =
  939. {
  940. .type = AMD_IP_BLOCK_TYPE_GMC,
  941. .major = 6,
  942. .minor = 0,
  943. .rev = 0,
  944. .funcs = &gmc_v6_0_ip_funcs,
  945. };