gfx_v7_0.c 159 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_ih.h"
  27. #include "amdgpu_gfx.h"
  28. #include "cikd.h"
  29. #include "cik.h"
  30. #include "atom.h"
  31. #include "amdgpu_ucode.h"
  32. #include "clearstate_ci.h"
  33. #include "dce/dce_8_0_d.h"
  34. #include "dce/dce_8_0_sh_mask.h"
  35. #include "bif/bif_4_1_d.h"
  36. #include "bif/bif_4_1_sh_mask.h"
  37. #include "gca/gfx_7_0_d.h"
  38. #include "gca/gfx_7_2_enum.h"
  39. #include "gca/gfx_7_2_sh_mask.h"
  40. #include "gmc/gmc_7_0_d.h"
  41. #include "gmc/gmc_7_0_sh_mask.h"
  42. #include "oss/oss_2_0_d.h"
  43. #include "oss/oss_2_0_sh_mask.h"
  44. #define GFX7_NUM_GFX_RINGS 1
  45. #define GFX7_NUM_COMPUTE_RINGS 8
  46. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  47. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  48. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  53. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  54. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  55. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  56. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  57. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  58. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  59. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  60. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  61. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  62. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  63. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  64. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  65. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  66. MODULE_FIRMWARE("radeon/kabini_me.bin");
  67. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  68. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  69. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  70. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  71. MODULE_FIRMWARE("radeon/mullins_me.bin");
  72. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  73. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  74. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  75. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  76. {
  77. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  78. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  79. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  80. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  81. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  82. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  83. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  84. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  85. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  86. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  87. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  88. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  89. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  90. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  91. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  92. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  93. };
  94. static const u32 spectre_rlc_save_restore_register_list[] =
  95. {
  96. (0x0e00 << 16) | (0xc12c >> 2),
  97. 0x00000000,
  98. (0x0e00 << 16) | (0xc140 >> 2),
  99. 0x00000000,
  100. (0x0e00 << 16) | (0xc150 >> 2),
  101. 0x00000000,
  102. (0x0e00 << 16) | (0xc15c >> 2),
  103. 0x00000000,
  104. (0x0e00 << 16) | (0xc168 >> 2),
  105. 0x00000000,
  106. (0x0e00 << 16) | (0xc170 >> 2),
  107. 0x00000000,
  108. (0x0e00 << 16) | (0xc178 >> 2),
  109. 0x00000000,
  110. (0x0e00 << 16) | (0xc204 >> 2),
  111. 0x00000000,
  112. (0x0e00 << 16) | (0xc2b4 >> 2),
  113. 0x00000000,
  114. (0x0e00 << 16) | (0xc2b8 >> 2),
  115. 0x00000000,
  116. (0x0e00 << 16) | (0xc2bc >> 2),
  117. 0x00000000,
  118. (0x0e00 << 16) | (0xc2c0 >> 2),
  119. 0x00000000,
  120. (0x0e00 << 16) | (0x8228 >> 2),
  121. 0x00000000,
  122. (0x0e00 << 16) | (0x829c >> 2),
  123. 0x00000000,
  124. (0x0e00 << 16) | (0x869c >> 2),
  125. 0x00000000,
  126. (0x0600 << 16) | (0x98f4 >> 2),
  127. 0x00000000,
  128. (0x0e00 << 16) | (0x98f8 >> 2),
  129. 0x00000000,
  130. (0x0e00 << 16) | (0x9900 >> 2),
  131. 0x00000000,
  132. (0x0e00 << 16) | (0xc260 >> 2),
  133. 0x00000000,
  134. (0x0e00 << 16) | (0x90e8 >> 2),
  135. 0x00000000,
  136. (0x0e00 << 16) | (0x3c000 >> 2),
  137. 0x00000000,
  138. (0x0e00 << 16) | (0x3c00c >> 2),
  139. 0x00000000,
  140. (0x0e00 << 16) | (0x8c1c >> 2),
  141. 0x00000000,
  142. (0x0e00 << 16) | (0x9700 >> 2),
  143. 0x00000000,
  144. (0x0e00 << 16) | (0xcd20 >> 2),
  145. 0x00000000,
  146. (0x4e00 << 16) | (0xcd20 >> 2),
  147. 0x00000000,
  148. (0x5e00 << 16) | (0xcd20 >> 2),
  149. 0x00000000,
  150. (0x6e00 << 16) | (0xcd20 >> 2),
  151. 0x00000000,
  152. (0x7e00 << 16) | (0xcd20 >> 2),
  153. 0x00000000,
  154. (0x8e00 << 16) | (0xcd20 >> 2),
  155. 0x00000000,
  156. (0x9e00 << 16) | (0xcd20 >> 2),
  157. 0x00000000,
  158. (0xae00 << 16) | (0xcd20 >> 2),
  159. 0x00000000,
  160. (0xbe00 << 16) | (0xcd20 >> 2),
  161. 0x00000000,
  162. (0x0e00 << 16) | (0x89bc >> 2),
  163. 0x00000000,
  164. (0x0e00 << 16) | (0x8900 >> 2),
  165. 0x00000000,
  166. 0x3,
  167. (0x0e00 << 16) | (0xc130 >> 2),
  168. 0x00000000,
  169. (0x0e00 << 16) | (0xc134 >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0xc1fc >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0xc208 >> 2),
  174. 0x00000000,
  175. (0x0e00 << 16) | (0xc264 >> 2),
  176. 0x00000000,
  177. (0x0e00 << 16) | (0xc268 >> 2),
  178. 0x00000000,
  179. (0x0e00 << 16) | (0xc26c >> 2),
  180. 0x00000000,
  181. (0x0e00 << 16) | (0xc270 >> 2),
  182. 0x00000000,
  183. (0x0e00 << 16) | (0xc274 >> 2),
  184. 0x00000000,
  185. (0x0e00 << 16) | (0xc278 >> 2),
  186. 0x00000000,
  187. (0x0e00 << 16) | (0xc27c >> 2),
  188. 0x00000000,
  189. (0x0e00 << 16) | (0xc280 >> 2),
  190. 0x00000000,
  191. (0x0e00 << 16) | (0xc284 >> 2),
  192. 0x00000000,
  193. (0x0e00 << 16) | (0xc288 >> 2),
  194. 0x00000000,
  195. (0x0e00 << 16) | (0xc28c >> 2),
  196. 0x00000000,
  197. (0x0e00 << 16) | (0xc290 >> 2),
  198. 0x00000000,
  199. (0x0e00 << 16) | (0xc294 >> 2),
  200. 0x00000000,
  201. (0x0e00 << 16) | (0xc298 >> 2),
  202. 0x00000000,
  203. (0x0e00 << 16) | (0xc29c >> 2),
  204. 0x00000000,
  205. (0x0e00 << 16) | (0xc2a0 >> 2),
  206. 0x00000000,
  207. (0x0e00 << 16) | (0xc2a4 >> 2),
  208. 0x00000000,
  209. (0x0e00 << 16) | (0xc2a8 >> 2),
  210. 0x00000000,
  211. (0x0e00 << 16) | (0xc2ac >> 2),
  212. 0x00000000,
  213. (0x0e00 << 16) | (0xc2b0 >> 2),
  214. 0x00000000,
  215. (0x0e00 << 16) | (0x301d0 >> 2),
  216. 0x00000000,
  217. (0x0e00 << 16) | (0x30238 >> 2),
  218. 0x00000000,
  219. (0x0e00 << 16) | (0x30250 >> 2),
  220. 0x00000000,
  221. (0x0e00 << 16) | (0x30254 >> 2),
  222. 0x00000000,
  223. (0x0e00 << 16) | (0x30258 >> 2),
  224. 0x00000000,
  225. (0x0e00 << 16) | (0x3025c >> 2),
  226. 0x00000000,
  227. (0x4e00 << 16) | (0xc900 >> 2),
  228. 0x00000000,
  229. (0x5e00 << 16) | (0xc900 >> 2),
  230. 0x00000000,
  231. (0x6e00 << 16) | (0xc900 >> 2),
  232. 0x00000000,
  233. (0x7e00 << 16) | (0xc900 >> 2),
  234. 0x00000000,
  235. (0x8e00 << 16) | (0xc900 >> 2),
  236. 0x00000000,
  237. (0x9e00 << 16) | (0xc900 >> 2),
  238. 0x00000000,
  239. (0xae00 << 16) | (0xc900 >> 2),
  240. 0x00000000,
  241. (0xbe00 << 16) | (0xc900 >> 2),
  242. 0x00000000,
  243. (0x4e00 << 16) | (0xc904 >> 2),
  244. 0x00000000,
  245. (0x5e00 << 16) | (0xc904 >> 2),
  246. 0x00000000,
  247. (0x6e00 << 16) | (0xc904 >> 2),
  248. 0x00000000,
  249. (0x7e00 << 16) | (0xc904 >> 2),
  250. 0x00000000,
  251. (0x8e00 << 16) | (0xc904 >> 2),
  252. 0x00000000,
  253. (0x9e00 << 16) | (0xc904 >> 2),
  254. 0x00000000,
  255. (0xae00 << 16) | (0xc904 >> 2),
  256. 0x00000000,
  257. (0xbe00 << 16) | (0xc904 >> 2),
  258. 0x00000000,
  259. (0x4e00 << 16) | (0xc908 >> 2),
  260. 0x00000000,
  261. (0x5e00 << 16) | (0xc908 >> 2),
  262. 0x00000000,
  263. (0x6e00 << 16) | (0xc908 >> 2),
  264. 0x00000000,
  265. (0x7e00 << 16) | (0xc908 >> 2),
  266. 0x00000000,
  267. (0x8e00 << 16) | (0xc908 >> 2),
  268. 0x00000000,
  269. (0x9e00 << 16) | (0xc908 >> 2),
  270. 0x00000000,
  271. (0xae00 << 16) | (0xc908 >> 2),
  272. 0x00000000,
  273. (0xbe00 << 16) | (0xc908 >> 2),
  274. 0x00000000,
  275. (0x4e00 << 16) | (0xc90c >> 2),
  276. 0x00000000,
  277. (0x5e00 << 16) | (0xc90c >> 2),
  278. 0x00000000,
  279. (0x6e00 << 16) | (0xc90c >> 2),
  280. 0x00000000,
  281. (0x7e00 << 16) | (0xc90c >> 2),
  282. 0x00000000,
  283. (0x8e00 << 16) | (0xc90c >> 2),
  284. 0x00000000,
  285. (0x9e00 << 16) | (0xc90c >> 2),
  286. 0x00000000,
  287. (0xae00 << 16) | (0xc90c >> 2),
  288. 0x00000000,
  289. (0xbe00 << 16) | (0xc90c >> 2),
  290. 0x00000000,
  291. (0x4e00 << 16) | (0xc910 >> 2),
  292. 0x00000000,
  293. (0x5e00 << 16) | (0xc910 >> 2),
  294. 0x00000000,
  295. (0x6e00 << 16) | (0xc910 >> 2),
  296. 0x00000000,
  297. (0x7e00 << 16) | (0xc910 >> 2),
  298. 0x00000000,
  299. (0x8e00 << 16) | (0xc910 >> 2),
  300. 0x00000000,
  301. (0x9e00 << 16) | (0xc910 >> 2),
  302. 0x00000000,
  303. (0xae00 << 16) | (0xc910 >> 2),
  304. 0x00000000,
  305. (0xbe00 << 16) | (0xc910 >> 2),
  306. 0x00000000,
  307. (0x0e00 << 16) | (0xc99c >> 2),
  308. 0x00000000,
  309. (0x0e00 << 16) | (0x9834 >> 2),
  310. 0x00000000,
  311. (0x0000 << 16) | (0x30f00 >> 2),
  312. 0x00000000,
  313. (0x0001 << 16) | (0x30f00 >> 2),
  314. 0x00000000,
  315. (0x0000 << 16) | (0x30f04 >> 2),
  316. 0x00000000,
  317. (0x0001 << 16) | (0x30f04 >> 2),
  318. 0x00000000,
  319. (0x0000 << 16) | (0x30f08 >> 2),
  320. 0x00000000,
  321. (0x0001 << 16) | (0x30f08 >> 2),
  322. 0x00000000,
  323. (0x0000 << 16) | (0x30f0c >> 2),
  324. 0x00000000,
  325. (0x0001 << 16) | (0x30f0c >> 2),
  326. 0x00000000,
  327. (0x0600 << 16) | (0x9b7c >> 2),
  328. 0x00000000,
  329. (0x0e00 << 16) | (0x8a14 >> 2),
  330. 0x00000000,
  331. (0x0e00 << 16) | (0x8a18 >> 2),
  332. 0x00000000,
  333. (0x0600 << 16) | (0x30a00 >> 2),
  334. 0x00000000,
  335. (0x0e00 << 16) | (0x8bf0 >> 2),
  336. 0x00000000,
  337. (0x0e00 << 16) | (0x8bcc >> 2),
  338. 0x00000000,
  339. (0x0e00 << 16) | (0x8b24 >> 2),
  340. 0x00000000,
  341. (0x0e00 << 16) | (0x30a04 >> 2),
  342. 0x00000000,
  343. (0x0600 << 16) | (0x30a10 >> 2),
  344. 0x00000000,
  345. (0x0600 << 16) | (0x30a14 >> 2),
  346. 0x00000000,
  347. (0x0600 << 16) | (0x30a18 >> 2),
  348. 0x00000000,
  349. (0x0600 << 16) | (0x30a2c >> 2),
  350. 0x00000000,
  351. (0x0e00 << 16) | (0xc700 >> 2),
  352. 0x00000000,
  353. (0x0e00 << 16) | (0xc704 >> 2),
  354. 0x00000000,
  355. (0x0e00 << 16) | (0xc708 >> 2),
  356. 0x00000000,
  357. (0x0e00 << 16) | (0xc768 >> 2),
  358. 0x00000000,
  359. (0x0400 << 16) | (0xc770 >> 2),
  360. 0x00000000,
  361. (0x0400 << 16) | (0xc774 >> 2),
  362. 0x00000000,
  363. (0x0400 << 16) | (0xc778 >> 2),
  364. 0x00000000,
  365. (0x0400 << 16) | (0xc77c >> 2),
  366. 0x00000000,
  367. (0x0400 << 16) | (0xc780 >> 2),
  368. 0x00000000,
  369. (0x0400 << 16) | (0xc784 >> 2),
  370. 0x00000000,
  371. (0x0400 << 16) | (0xc788 >> 2),
  372. 0x00000000,
  373. (0x0400 << 16) | (0xc78c >> 2),
  374. 0x00000000,
  375. (0x0400 << 16) | (0xc798 >> 2),
  376. 0x00000000,
  377. (0x0400 << 16) | (0xc79c >> 2),
  378. 0x00000000,
  379. (0x0400 << 16) | (0xc7a0 >> 2),
  380. 0x00000000,
  381. (0x0400 << 16) | (0xc7a4 >> 2),
  382. 0x00000000,
  383. (0x0400 << 16) | (0xc7a8 >> 2),
  384. 0x00000000,
  385. (0x0400 << 16) | (0xc7ac >> 2),
  386. 0x00000000,
  387. (0x0400 << 16) | (0xc7b0 >> 2),
  388. 0x00000000,
  389. (0x0400 << 16) | (0xc7b4 >> 2),
  390. 0x00000000,
  391. (0x0e00 << 16) | (0x9100 >> 2),
  392. 0x00000000,
  393. (0x0e00 << 16) | (0x3c010 >> 2),
  394. 0x00000000,
  395. (0x0e00 << 16) | (0x92a8 >> 2),
  396. 0x00000000,
  397. (0x0e00 << 16) | (0x92ac >> 2),
  398. 0x00000000,
  399. (0x0e00 << 16) | (0x92b4 >> 2),
  400. 0x00000000,
  401. (0x0e00 << 16) | (0x92b8 >> 2),
  402. 0x00000000,
  403. (0x0e00 << 16) | (0x92bc >> 2),
  404. 0x00000000,
  405. (0x0e00 << 16) | (0x92c0 >> 2),
  406. 0x00000000,
  407. (0x0e00 << 16) | (0x92c4 >> 2),
  408. 0x00000000,
  409. (0x0e00 << 16) | (0x92c8 >> 2),
  410. 0x00000000,
  411. (0x0e00 << 16) | (0x92cc >> 2),
  412. 0x00000000,
  413. (0x0e00 << 16) | (0x92d0 >> 2),
  414. 0x00000000,
  415. (0x0e00 << 16) | (0x8c00 >> 2),
  416. 0x00000000,
  417. (0x0e00 << 16) | (0x8c04 >> 2),
  418. 0x00000000,
  419. (0x0e00 << 16) | (0x8c20 >> 2),
  420. 0x00000000,
  421. (0x0e00 << 16) | (0x8c38 >> 2),
  422. 0x00000000,
  423. (0x0e00 << 16) | (0x8c3c >> 2),
  424. 0x00000000,
  425. (0x0e00 << 16) | (0xae00 >> 2),
  426. 0x00000000,
  427. (0x0e00 << 16) | (0x9604 >> 2),
  428. 0x00000000,
  429. (0x0e00 << 16) | (0xac08 >> 2),
  430. 0x00000000,
  431. (0x0e00 << 16) | (0xac0c >> 2),
  432. 0x00000000,
  433. (0x0e00 << 16) | (0xac10 >> 2),
  434. 0x00000000,
  435. (0x0e00 << 16) | (0xac14 >> 2),
  436. 0x00000000,
  437. (0x0e00 << 16) | (0xac58 >> 2),
  438. 0x00000000,
  439. (0x0e00 << 16) | (0xac68 >> 2),
  440. 0x00000000,
  441. (0x0e00 << 16) | (0xac6c >> 2),
  442. 0x00000000,
  443. (0x0e00 << 16) | (0xac70 >> 2),
  444. 0x00000000,
  445. (0x0e00 << 16) | (0xac74 >> 2),
  446. 0x00000000,
  447. (0x0e00 << 16) | (0xac78 >> 2),
  448. 0x00000000,
  449. (0x0e00 << 16) | (0xac7c >> 2),
  450. 0x00000000,
  451. (0x0e00 << 16) | (0xac80 >> 2),
  452. 0x00000000,
  453. (0x0e00 << 16) | (0xac84 >> 2),
  454. 0x00000000,
  455. (0x0e00 << 16) | (0xac88 >> 2),
  456. 0x00000000,
  457. (0x0e00 << 16) | (0xac8c >> 2),
  458. 0x00000000,
  459. (0x0e00 << 16) | (0x970c >> 2),
  460. 0x00000000,
  461. (0x0e00 << 16) | (0x9714 >> 2),
  462. 0x00000000,
  463. (0x0e00 << 16) | (0x9718 >> 2),
  464. 0x00000000,
  465. (0x0e00 << 16) | (0x971c >> 2),
  466. 0x00000000,
  467. (0x0e00 << 16) | (0x31068 >> 2),
  468. 0x00000000,
  469. (0x4e00 << 16) | (0x31068 >> 2),
  470. 0x00000000,
  471. (0x5e00 << 16) | (0x31068 >> 2),
  472. 0x00000000,
  473. (0x6e00 << 16) | (0x31068 >> 2),
  474. 0x00000000,
  475. (0x7e00 << 16) | (0x31068 >> 2),
  476. 0x00000000,
  477. (0x8e00 << 16) | (0x31068 >> 2),
  478. 0x00000000,
  479. (0x9e00 << 16) | (0x31068 >> 2),
  480. 0x00000000,
  481. (0xae00 << 16) | (0x31068 >> 2),
  482. 0x00000000,
  483. (0xbe00 << 16) | (0x31068 >> 2),
  484. 0x00000000,
  485. (0x0e00 << 16) | (0xcd10 >> 2),
  486. 0x00000000,
  487. (0x0e00 << 16) | (0xcd14 >> 2),
  488. 0x00000000,
  489. (0x0e00 << 16) | (0x88b0 >> 2),
  490. 0x00000000,
  491. (0x0e00 << 16) | (0x88b4 >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0x88b8 >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0x88bc >> 2),
  496. 0x00000000,
  497. (0x0400 << 16) | (0x89c0 >> 2),
  498. 0x00000000,
  499. (0x0e00 << 16) | (0x88c4 >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0x88c8 >> 2),
  502. 0x00000000,
  503. (0x0e00 << 16) | (0x88d0 >> 2),
  504. 0x00000000,
  505. (0x0e00 << 16) | (0x88d4 >> 2),
  506. 0x00000000,
  507. (0x0e00 << 16) | (0x88d8 >> 2),
  508. 0x00000000,
  509. (0x0e00 << 16) | (0x8980 >> 2),
  510. 0x00000000,
  511. (0x0e00 << 16) | (0x30938 >> 2),
  512. 0x00000000,
  513. (0x0e00 << 16) | (0x3093c >> 2),
  514. 0x00000000,
  515. (0x0e00 << 16) | (0x30940 >> 2),
  516. 0x00000000,
  517. (0x0e00 << 16) | (0x89a0 >> 2),
  518. 0x00000000,
  519. (0x0e00 << 16) | (0x30900 >> 2),
  520. 0x00000000,
  521. (0x0e00 << 16) | (0x30904 >> 2),
  522. 0x00000000,
  523. (0x0e00 << 16) | (0x89b4 >> 2),
  524. 0x00000000,
  525. (0x0e00 << 16) | (0x3c210 >> 2),
  526. 0x00000000,
  527. (0x0e00 << 16) | (0x3c214 >> 2),
  528. 0x00000000,
  529. (0x0e00 << 16) | (0x3c218 >> 2),
  530. 0x00000000,
  531. (0x0e00 << 16) | (0x8904 >> 2),
  532. 0x00000000,
  533. 0x5,
  534. (0x0e00 << 16) | (0x8c28 >> 2),
  535. (0x0e00 << 16) | (0x8c2c >> 2),
  536. (0x0e00 << 16) | (0x8c30 >> 2),
  537. (0x0e00 << 16) | (0x8c34 >> 2),
  538. (0x0e00 << 16) | (0x9600 >> 2),
  539. };
  540. static const u32 kalindi_rlc_save_restore_register_list[] =
  541. {
  542. (0x0e00 << 16) | (0xc12c >> 2),
  543. 0x00000000,
  544. (0x0e00 << 16) | (0xc140 >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0xc150 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0xc15c >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0xc168 >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0xc170 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0xc204 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0xc2b4 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0xc2b8 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0xc2bc >> 2),
  561. 0x00000000,
  562. (0x0e00 << 16) | (0xc2c0 >> 2),
  563. 0x00000000,
  564. (0x0e00 << 16) | (0x8228 >> 2),
  565. 0x00000000,
  566. (0x0e00 << 16) | (0x829c >> 2),
  567. 0x00000000,
  568. (0x0e00 << 16) | (0x869c >> 2),
  569. 0x00000000,
  570. (0x0600 << 16) | (0x98f4 >> 2),
  571. 0x00000000,
  572. (0x0e00 << 16) | (0x98f8 >> 2),
  573. 0x00000000,
  574. (0x0e00 << 16) | (0x9900 >> 2),
  575. 0x00000000,
  576. (0x0e00 << 16) | (0xc260 >> 2),
  577. 0x00000000,
  578. (0x0e00 << 16) | (0x90e8 >> 2),
  579. 0x00000000,
  580. (0x0e00 << 16) | (0x3c000 >> 2),
  581. 0x00000000,
  582. (0x0e00 << 16) | (0x3c00c >> 2),
  583. 0x00000000,
  584. (0x0e00 << 16) | (0x8c1c >> 2),
  585. 0x00000000,
  586. (0x0e00 << 16) | (0x9700 >> 2),
  587. 0x00000000,
  588. (0x0e00 << 16) | (0xcd20 >> 2),
  589. 0x00000000,
  590. (0x4e00 << 16) | (0xcd20 >> 2),
  591. 0x00000000,
  592. (0x5e00 << 16) | (0xcd20 >> 2),
  593. 0x00000000,
  594. (0x6e00 << 16) | (0xcd20 >> 2),
  595. 0x00000000,
  596. (0x7e00 << 16) | (0xcd20 >> 2),
  597. 0x00000000,
  598. (0x0e00 << 16) | (0x89bc >> 2),
  599. 0x00000000,
  600. (0x0e00 << 16) | (0x8900 >> 2),
  601. 0x00000000,
  602. 0x3,
  603. (0x0e00 << 16) | (0xc130 >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0xc134 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0xc1fc >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0xc208 >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0xc264 >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0xc268 >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0xc26c >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0xc270 >> 2),
  618. 0x00000000,
  619. (0x0e00 << 16) | (0xc274 >> 2),
  620. 0x00000000,
  621. (0x0e00 << 16) | (0xc28c >> 2),
  622. 0x00000000,
  623. (0x0e00 << 16) | (0xc290 >> 2),
  624. 0x00000000,
  625. (0x0e00 << 16) | (0xc294 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0xc298 >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0xc2a0 >> 2),
  630. 0x00000000,
  631. (0x0e00 << 16) | (0xc2a4 >> 2),
  632. 0x00000000,
  633. (0x0e00 << 16) | (0xc2a8 >> 2),
  634. 0x00000000,
  635. (0x0e00 << 16) | (0xc2ac >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0x301d0 >> 2),
  638. 0x00000000,
  639. (0x0e00 << 16) | (0x30238 >> 2),
  640. 0x00000000,
  641. (0x0e00 << 16) | (0x30250 >> 2),
  642. 0x00000000,
  643. (0x0e00 << 16) | (0x30254 >> 2),
  644. 0x00000000,
  645. (0x0e00 << 16) | (0x30258 >> 2),
  646. 0x00000000,
  647. (0x0e00 << 16) | (0x3025c >> 2),
  648. 0x00000000,
  649. (0x4e00 << 16) | (0xc900 >> 2),
  650. 0x00000000,
  651. (0x5e00 << 16) | (0xc900 >> 2),
  652. 0x00000000,
  653. (0x6e00 << 16) | (0xc900 >> 2),
  654. 0x00000000,
  655. (0x7e00 << 16) | (0xc900 >> 2),
  656. 0x00000000,
  657. (0x4e00 << 16) | (0xc904 >> 2),
  658. 0x00000000,
  659. (0x5e00 << 16) | (0xc904 >> 2),
  660. 0x00000000,
  661. (0x6e00 << 16) | (0xc904 >> 2),
  662. 0x00000000,
  663. (0x7e00 << 16) | (0xc904 >> 2),
  664. 0x00000000,
  665. (0x4e00 << 16) | (0xc908 >> 2),
  666. 0x00000000,
  667. (0x5e00 << 16) | (0xc908 >> 2),
  668. 0x00000000,
  669. (0x6e00 << 16) | (0xc908 >> 2),
  670. 0x00000000,
  671. (0x7e00 << 16) | (0xc908 >> 2),
  672. 0x00000000,
  673. (0x4e00 << 16) | (0xc90c >> 2),
  674. 0x00000000,
  675. (0x5e00 << 16) | (0xc90c >> 2),
  676. 0x00000000,
  677. (0x6e00 << 16) | (0xc90c >> 2),
  678. 0x00000000,
  679. (0x7e00 << 16) | (0xc90c >> 2),
  680. 0x00000000,
  681. (0x4e00 << 16) | (0xc910 >> 2),
  682. 0x00000000,
  683. (0x5e00 << 16) | (0xc910 >> 2),
  684. 0x00000000,
  685. (0x6e00 << 16) | (0xc910 >> 2),
  686. 0x00000000,
  687. (0x7e00 << 16) | (0xc910 >> 2),
  688. 0x00000000,
  689. (0x0e00 << 16) | (0xc99c >> 2),
  690. 0x00000000,
  691. (0x0e00 << 16) | (0x9834 >> 2),
  692. 0x00000000,
  693. (0x0000 << 16) | (0x30f00 >> 2),
  694. 0x00000000,
  695. (0x0000 << 16) | (0x30f04 >> 2),
  696. 0x00000000,
  697. (0x0000 << 16) | (0x30f08 >> 2),
  698. 0x00000000,
  699. (0x0000 << 16) | (0x30f0c >> 2),
  700. 0x00000000,
  701. (0x0600 << 16) | (0x9b7c >> 2),
  702. 0x00000000,
  703. (0x0e00 << 16) | (0x8a14 >> 2),
  704. 0x00000000,
  705. (0x0e00 << 16) | (0x8a18 >> 2),
  706. 0x00000000,
  707. (0x0600 << 16) | (0x30a00 >> 2),
  708. 0x00000000,
  709. (0x0e00 << 16) | (0x8bf0 >> 2),
  710. 0x00000000,
  711. (0x0e00 << 16) | (0x8bcc >> 2),
  712. 0x00000000,
  713. (0x0e00 << 16) | (0x8b24 >> 2),
  714. 0x00000000,
  715. (0x0e00 << 16) | (0x30a04 >> 2),
  716. 0x00000000,
  717. (0x0600 << 16) | (0x30a10 >> 2),
  718. 0x00000000,
  719. (0x0600 << 16) | (0x30a14 >> 2),
  720. 0x00000000,
  721. (0x0600 << 16) | (0x30a18 >> 2),
  722. 0x00000000,
  723. (0x0600 << 16) | (0x30a2c >> 2),
  724. 0x00000000,
  725. (0x0e00 << 16) | (0xc700 >> 2),
  726. 0x00000000,
  727. (0x0e00 << 16) | (0xc704 >> 2),
  728. 0x00000000,
  729. (0x0e00 << 16) | (0xc708 >> 2),
  730. 0x00000000,
  731. (0x0e00 << 16) | (0xc768 >> 2),
  732. 0x00000000,
  733. (0x0400 << 16) | (0xc770 >> 2),
  734. 0x00000000,
  735. (0x0400 << 16) | (0xc774 >> 2),
  736. 0x00000000,
  737. (0x0400 << 16) | (0xc798 >> 2),
  738. 0x00000000,
  739. (0x0400 << 16) | (0xc79c >> 2),
  740. 0x00000000,
  741. (0x0e00 << 16) | (0x9100 >> 2),
  742. 0x00000000,
  743. (0x0e00 << 16) | (0x3c010 >> 2),
  744. 0x00000000,
  745. (0x0e00 << 16) | (0x8c00 >> 2),
  746. 0x00000000,
  747. (0x0e00 << 16) | (0x8c04 >> 2),
  748. 0x00000000,
  749. (0x0e00 << 16) | (0x8c20 >> 2),
  750. 0x00000000,
  751. (0x0e00 << 16) | (0x8c38 >> 2),
  752. 0x00000000,
  753. (0x0e00 << 16) | (0x8c3c >> 2),
  754. 0x00000000,
  755. (0x0e00 << 16) | (0xae00 >> 2),
  756. 0x00000000,
  757. (0x0e00 << 16) | (0x9604 >> 2),
  758. 0x00000000,
  759. (0x0e00 << 16) | (0xac08 >> 2),
  760. 0x00000000,
  761. (0x0e00 << 16) | (0xac0c >> 2),
  762. 0x00000000,
  763. (0x0e00 << 16) | (0xac10 >> 2),
  764. 0x00000000,
  765. (0x0e00 << 16) | (0xac14 >> 2),
  766. 0x00000000,
  767. (0x0e00 << 16) | (0xac58 >> 2),
  768. 0x00000000,
  769. (0x0e00 << 16) | (0xac68 >> 2),
  770. 0x00000000,
  771. (0x0e00 << 16) | (0xac6c >> 2),
  772. 0x00000000,
  773. (0x0e00 << 16) | (0xac70 >> 2),
  774. 0x00000000,
  775. (0x0e00 << 16) | (0xac74 >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0xac78 >> 2),
  778. 0x00000000,
  779. (0x0e00 << 16) | (0xac7c >> 2),
  780. 0x00000000,
  781. (0x0e00 << 16) | (0xac80 >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0xac84 >> 2),
  784. 0x00000000,
  785. (0x0e00 << 16) | (0xac88 >> 2),
  786. 0x00000000,
  787. (0x0e00 << 16) | (0xac8c >> 2),
  788. 0x00000000,
  789. (0x0e00 << 16) | (0x970c >> 2),
  790. 0x00000000,
  791. (0x0e00 << 16) | (0x9714 >> 2),
  792. 0x00000000,
  793. (0x0e00 << 16) | (0x9718 >> 2),
  794. 0x00000000,
  795. (0x0e00 << 16) | (0x971c >> 2),
  796. 0x00000000,
  797. (0x0e00 << 16) | (0x31068 >> 2),
  798. 0x00000000,
  799. (0x4e00 << 16) | (0x31068 >> 2),
  800. 0x00000000,
  801. (0x5e00 << 16) | (0x31068 >> 2),
  802. 0x00000000,
  803. (0x6e00 << 16) | (0x31068 >> 2),
  804. 0x00000000,
  805. (0x7e00 << 16) | (0x31068 >> 2),
  806. 0x00000000,
  807. (0x0e00 << 16) | (0xcd10 >> 2),
  808. 0x00000000,
  809. (0x0e00 << 16) | (0xcd14 >> 2),
  810. 0x00000000,
  811. (0x0e00 << 16) | (0x88b0 >> 2),
  812. 0x00000000,
  813. (0x0e00 << 16) | (0x88b4 >> 2),
  814. 0x00000000,
  815. (0x0e00 << 16) | (0x88b8 >> 2),
  816. 0x00000000,
  817. (0x0e00 << 16) | (0x88bc >> 2),
  818. 0x00000000,
  819. (0x0400 << 16) | (0x89c0 >> 2),
  820. 0x00000000,
  821. (0x0e00 << 16) | (0x88c4 >> 2),
  822. 0x00000000,
  823. (0x0e00 << 16) | (0x88c8 >> 2),
  824. 0x00000000,
  825. (0x0e00 << 16) | (0x88d0 >> 2),
  826. 0x00000000,
  827. (0x0e00 << 16) | (0x88d4 >> 2),
  828. 0x00000000,
  829. (0x0e00 << 16) | (0x88d8 >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0x8980 >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0x30938 >> 2),
  834. 0x00000000,
  835. (0x0e00 << 16) | (0x3093c >> 2),
  836. 0x00000000,
  837. (0x0e00 << 16) | (0x30940 >> 2),
  838. 0x00000000,
  839. (0x0e00 << 16) | (0x89a0 >> 2),
  840. 0x00000000,
  841. (0x0e00 << 16) | (0x30900 >> 2),
  842. 0x00000000,
  843. (0x0e00 << 16) | (0x30904 >> 2),
  844. 0x00000000,
  845. (0x0e00 << 16) | (0x89b4 >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0x3e1fc >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0x3c210 >> 2),
  850. 0x00000000,
  851. (0x0e00 << 16) | (0x3c214 >> 2),
  852. 0x00000000,
  853. (0x0e00 << 16) | (0x3c218 >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0x8904 >> 2),
  856. 0x00000000,
  857. 0x5,
  858. (0x0e00 << 16) | (0x8c28 >> 2),
  859. (0x0e00 << 16) | (0x8c2c >> 2),
  860. (0x0e00 << 16) | (0x8c30 >> 2),
  861. (0x0e00 << 16) | (0x8c34 >> 2),
  862. (0x0e00 << 16) | (0x9600 >> 2),
  863. };
  864. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev);
  865. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  866. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev);
  867. static void gfx_v7_0_init_pg(struct amdgpu_device *adev);
  868. static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev);
  869. /*
  870. * Core functions
  871. */
  872. /**
  873. * gfx_v7_0_init_microcode - load ucode images from disk
  874. *
  875. * @adev: amdgpu_device pointer
  876. *
  877. * Use the firmware interface to load the ucode images into
  878. * the driver (not loaded into hw).
  879. * Returns 0 on success, error on failure.
  880. */
  881. static int gfx_v7_0_init_microcode(struct amdgpu_device *adev)
  882. {
  883. const char *chip_name;
  884. char fw_name[30];
  885. int err;
  886. DRM_DEBUG("\n");
  887. switch (adev->asic_type) {
  888. case CHIP_BONAIRE:
  889. chip_name = "bonaire";
  890. break;
  891. case CHIP_HAWAII:
  892. chip_name = "hawaii";
  893. break;
  894. case CHIP_KAVERI:
  895. chip_name = "kaveri";
  896. break;
  897. case CHIP_KABINI:
  898. chip_name = "kabini";
  899. break;
  900. case CHIP_MULLINS:
  901. chip_name = "mullins";
  902. break;
  903. default: BUG();
  904. }
  905. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  906. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  907. if (err)
  908. goto out;
  909. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  910. if (err)
  911. goto out;
  912. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  913. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  914. if (err)
  915. goto out;
  916. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  917. if (err)
  918. goto out;
  919. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  920. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  921. if (err)
  922. goto out;
  923. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  924. if (err)
  925. goto out;
  926. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  927. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  928. if (err)
  929. goto out;
  930. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  931. if (err)
  932. goto out;
  933. if (adev->asic_type == CHIP_KAVERI) {
  934. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", chip_name);
  935. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  936. if (err)
  937. goto out;
  938. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  939. if (err)
  940. goto out;
  941. }
  942. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  943. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  944. if (err)
  945. goto out;
  946. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  947. out:
  948. if (err) {
  949. printk(KERN_ERR
  950. "gfx7: Failed to load firmware \"%s\"\n",
  951. fw_name);
  952. release_firmware(adev->gfx.pfp_fw);
  953. adev->gfx.pfp_fw = NULL;
  954. release_firmware(adev->gfx.me_fw);
  955. adev->gfx.me_fw = NULL;
  956. release_firmware(adev->gfx.ce_fw);
  957. adev->gfx.ce_fw = NULL;
  958. release_firmware(adev->gfx.mec_fw);
  959. adev->gfx.mec_fw = NULL;
  960. release_firmware(adev->gfx.mec2_fw);
  961. adev->gfx.mec2_fw = NULL;
  962. release_firmware(adev->gfx.rlc_fw);
  963. adev->gfx.rlc_fw = NULL;
  964. }
  965. return err;
  966. }
  967. static void gfx_v7_0_free_microcode(struct amdgpu_device *adev)
  968. {
  969. release_firmware(adev->gfx.pfp_fw);
  970. adev->gfx.pfp_fw = NULL;
  971. release_firmware(adev->gfx.me_fw);
  972. adev->gfx.me_fw = NULL;
  973. release_firmware(adev->gfx.ce_fw);
  974. adev->gfx.ce_fw = NULL;
  975. release_firmware(adev->gfx.mec_fw);
  976. adev->gfx.mec_fw = NULL;
  977. release_firmware(adev->gfx.mec2_fw);
  978. adev->gfx.mec2_fw = NULL;
  979. release_firmware(adev->gfx.rlc_fw);
  980. adev->gfx.rlc_fw = NULL;
  981. }
  982. /**
  983. * gfx_v7_0_tiling_mode_table_init - init the hw tiling table
  984. *
  985. * @adev: amdgpu_device pointer
  986. *
  987. * Starting with SI, the tiling setup is done globally in a
  988. * set of 32 tiling modes. Rather than selecting each set of
  989. * parameters per surface as on older asics, we just select
  990. * which index in the tiling table we want to use, and the
  991. * surface uses those parameters (CIK).
  992. */
  993. static void gfx_v7_0_tiling_mode_table_init(struct amdgpu_device *adev)
  994. {
  995. const u32 num_tile_mode_states =
  996. ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  997. const u32 num_secondary_tile_mode_states =
  998. ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  999. u32 reg_offset, split_equal_to_row_size;
  1000. uint32_t *tile, *macrotile;
  1001. tile = adev->gfx.config.tile_mode_array;
  1002. macrotile = adev->gfx.config.macrotile_mode_array;
  1003. switch (adev->gfx.config.mem_row_size_in_kb) {
  1004. case 1:
  1005. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1006. break;
  1007. case 2:
  1008. default:
  1009. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1010. break;
  1011. case 4:
  1012. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1013. break;
  1014. }
  1015. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1016. tile[reg_offset] = 0;
  1017. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1018. macrotile[reg_offset] = 0;
  1019. switch (adev->asic_type) {
  1020. case CHIP_BONAIRE:
  1021. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1022. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1023. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1024. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1025. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1026. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1027. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1028. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1029. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1030. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1031. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1032. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1033. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1034. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1036. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1037. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1038. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1040. TILE_SPLIT(split_equal_to_row_size));
  1041. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1042. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1043. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1044. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1045. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1046. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1047. TILE_SPLIT(split_equal_to_row_size));
  1048. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1049. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1050. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1051. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1052. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1053. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1054. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1055. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1056. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1058. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1059. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1060. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1062. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1063. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1064. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1065. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1066. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1067. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1068. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1070. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1071. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1072. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1074. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1075. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1078. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1079. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1080. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1083. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1084. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1085. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1086. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1087. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1088. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1090. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1091. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1092. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1094. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1095. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1096. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1098. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1099. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1100. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1101. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1103. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1104. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1105. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1107. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1108. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1109. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1111. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1112. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1113. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1114. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1115. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1116. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1118. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1119. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1120. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1122. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1123. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1124. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1125. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1126. NUM_BANKS(ADDR_SURF_16_BANK));
  1127. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1128. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1129. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1130. NUM_BANKS(ADDR_SURF_16_BANK));
  1131. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1134. NUM_BANKS(ADDR_SURF_16_BANK));
  1135. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1138. NUM_BANKS(ADDR_SURF_16_BANK));
  1139. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1142. NUM_BANKS(ADDR_SURF_16_BANK));
  1143. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1146. NUM_BANKS(ADDR_SURF_8_BANK));
  1147. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1150. NUM_BANKS(ADDR_SURF_4_BANK));
  1151. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1154. NUM_BANKS(ADDR_SURF_16_BANK));
  1155. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1158. NUM_BANKS(ADDR_SURF_16_BANK));
  1159. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1162. NUM_BANKS(ADDR_SURF_16_BANK));
  1163. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1166. NUM_BANKS(ADDR_SURF_16_BANK));
  1167. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1170. NUM_BANKS(ADDR_SURF_16_BANK));
  1171. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1174. NUM_BANKS(ADDR_SURF_8_BANK));
  1175. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1178. NUM_BANKS(ADDR_SURF_4_BANK));
  1179. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1180. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1181. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1182. if (reg_offset != 7)
  1183. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1184. break;
  1185. case CHIP_HAWAII:
  1186. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1187. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1188. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1189. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1190. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1191. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1192. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1193. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1194. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1195. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1196. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1197. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1198. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1199. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1200. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1201. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1202. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1203. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1204. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1205. TILE_SPLIT(split_equal_to_row_size));
  1206. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1207. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1208. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1209. TILE_SPLIT(split_equal_to_row_size));
  1210. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1211. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1212. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1213. TILE_SPLIT(split_equal_to_row_size));
  1214. tile[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1215. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1216. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1217. TILE_SPLIT(split_equal_to_row_size));
  1218. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1219. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1220. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1222. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1223. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1225. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1227. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1229. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1231. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1232. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1233. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1235. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1236. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1237. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1238. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1239. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1240. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1241. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1242. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1243. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1244. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1246. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1247. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1248. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1250. tile[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1251. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1252. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1254. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1255. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1256. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1258. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1259. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1260. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1261. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1262. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1263. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1265. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1266. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1267. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1269. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1270. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1271. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1273. tile[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1274. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1275. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1277. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1278. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1279. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1281. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1282. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1283. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1285. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1286. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1287. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1289. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1290. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1291. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1292. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1293. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1294. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1295. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1296. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1297. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1298. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1299. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1300. tile[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1301. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1302. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1303. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1304. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1305. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1306. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1307. NUM_BANKS(ADDR_SURF_16_BANK));
  1308. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1309. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1310. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1311. NUM_BANKS(ADDR_SURF_16_BANK));
  1312. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1313. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1314. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1315. NUM_BANKS(ADDR_SURF_16_BANK));
  1316. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1317. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1318. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1319. NUM_BANKS(ADDR_SURF_16_BANK));
  1320. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1321. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1322. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1323. NUM_BANKS(ADDR_SURF_8_BANK));
  1324. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1325. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1326. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1327. NUM_BANKS(ADDR_SURF_4_BANK));
  1328. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1329. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1330. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1331. NUM_BANKS(ADDR_SURF_4_BANK));
  1332. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1333. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1334. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1335. NUM_BANKS(ADDR_SURF_16_BANK));
  1336. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1337. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1338. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1339. NUM_BANKS(ADDR_SURF_16_BANK));
  1340. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1341. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1342. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1343. NUM_BANKS(ADDR_SURF_16_BANK));
  1344. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1345. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1346. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1347. NUM_BANKS(ADDR_SURF_8_BANK));
  1348. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1351. NUM_BANKS(ADDR_SURF_16_BANK));
  1352. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1353. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1354. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1355. NUM_BANKS(ADDR_SURF_8_BANK));
  1356. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1357. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1358. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1359. NUM_BANKS(ADDR_SURF_4_BANK));
  1360. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1361. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1362. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1363. if (reg_offset != 7)
  1364. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1365. break;
  1366. case CHIP_KABINI:
  1367. case CHIP_KAVERI:
  1368. case CHIP_MULLINS:
  1369. default:
  1370. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1371. PIPE_CONFIG(ADDR_SURF_P2) |
  1372. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1373. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1374. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1375. PIPE_CONFIG(ADDR_SURF_P2) |
  1376. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1377. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1378. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1379. PIPE_CONFIG(ADDR_SURF_P2) |
  1380. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1381. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1382. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1383. PIPE_CONFIG(ADDR_SURF_P2) |
  1384. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1385. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1386. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1387. PIPE_CONFIG(ADDR_SURF_P2) |
  1388. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1389. TILE_SPLIT(split_equal_to_row_size));
  1390. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1391. PIPE_CONFIG(ADDR_SURF_P2) |
  1392. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1393. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1394. PIPE_CONFIG(ADDR_SURF_P2) |
  1395. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1396. TILE_SPLIT(split_equal_to_row_size));
  1397. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1398. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1399. PIPE_CONFIG(ADDR_SURF_P2));
  1400. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1401. PIPE_CONFIG(ADDR_SURF_P2) |
  1402. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1403. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1404. PIPE_CONFIG(ADDR_SURF_P2) |
  1405. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1406. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1407. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1408. PIPE_CONFIG(ADDR_SURF_P2) |
  1409. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1410. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1411. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1412. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1413. PIPE_CONFIG(ADDR_SURF_P2) |
  1414. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1415. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1416. PIPE_CONFIG(ADDR_SURF_P2) |
  1417. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1418. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1419. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1420. PIPE_CONFIG(ADDR_SURF_P2) |
  1421. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1422. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1423. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1424. PIPE_CONFIG(ADDR_SURF_P2) |
  1425. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1426. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1427. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1428. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1429. PIPE_CONFIG(ADDR_SURF_P2) |
  1430. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1432. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1433. PIPE_CONFIG(ADDR_SURF_P2) |
  1434. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1435. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1436. PIPE_CONFIG(ADDR_SURF_P2) |
  1437. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1438. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1439. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1440. PIPE_CONFIG(ADDR_SURF_P2) |
  1441. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1442. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1443. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1444. PIPE_CONFIG(ADDR_SURF_P2) |
  1445. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1446. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1447. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1448. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1449. PIPE_CONFIG(ADDR_SURF_P2) |
  1450. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1451. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1452. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1453. PIPE_CONFIG(ADDR_SURF_P2) |
  1454. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1456. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1457. PIPE_CONFIG(ADDR_SURF_P2) |
  1458. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1459. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1460. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1461. PIPE_CONFIG(ADDR_SURF_P2) |
  1462. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1463. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1464. PIPE_CONFIG(ADDR_SURF_P2) |
  1465. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1466. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1467. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1468. PIPE_CONFIG(ADDR_SURF_P2) |
  1469. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1470. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1471. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1472. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1475. NUM_BANKS(ADDR_SURF_8_BANK));
  1476. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1477. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1478. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1479. NUM_BANKS(ADDR_SURF_8_BANK));
  1480. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1481. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1482. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1483. NUM_BANKS(ADDR_SURF_8_BANK));
  1484. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1485. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1486. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1487. NUM_BANKS(ADDR_SURF_8_BANK));
  1488. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1489. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1490. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1491. NUM_BANKS(ADDR_SURF_8_BANK));
  1492. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1493. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1494. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1495. NUM_BANKS(ADDR_SURF_8_BANK));
  1496. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1497. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1498. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1499. NUM_BANKS(ADDR_SURF_8_BANK));
  1500. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1501. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1502. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1503. NUM_BANKS(ADDR_SURF_16_BANK));
  1504. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1505. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1506. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1507. NUM_BANKS(ADDR_SURF_16_BANK));
  1508. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1509. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1510. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1511. NUM_BANKS(ADDR_SURF_16_BANK));
  1512. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1515. NUM_BANKS(ADDR_SURF_16_BANK));
  1516. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1517. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1518. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1519. NUM_BANKS(ADDR_SURF_16_BANK));
  1520. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1521. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1522. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1523. NUM_BANKS(ADDR_SURF_16_BANK));
  1524. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1525. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1526. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1527. NUM_BANKS(ADDR_SURF_8_BANK));
  1528. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1529. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1530. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1531. if (reg_offset != 7)
  1532. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1533. break;
  1534. }
  1535. }
  1536. /**
  1537. * gfx_v7_0_select_se_sh - select which SE, SH to address
  1538. *
  1539. * @adev: amdgpu_device pointer
  1540. * @se_num: shader engine to address
  1541. * @sh_num: sh block to address
  1542. *
  1543. * Select which SE, SH combinations to address. Certain
  1544. * registers are instanced per SE or SH. 0xffffffff means
  1545. * broadcast to all SEs or SHs (CIK).
  1546. */
  1547. static void gfx_v7_0_select_se_sh(struct amdgpu_device *adev,
  1548. u32 se_num, u32 sh_num, u32 instance)
  1549. {
  1550. u32 data;
  1551. if (instance == 0xffffffff)
  1552. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1553. else
  1554. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1555. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1556. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1557. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1558. else if (se_num == 0xffffffff)
  1559. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1560. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1561. else if (sh_num == 0xffffffff)
  1562. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1563. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1564. else
  1565. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1566. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1567. WREG32(mmGRBM_GFX_INDEX, data);
  1568. }
  1569. /**
  1570. * gfx_v7_0_create_bitmask - create a bitmask
  1571. *
  1572. * @bit_width: length of the mask
  1573. *
  1574. * create a variable length bit mask (CIK).
  1575. * Returns the bitmask.
  1576. */
  1577. static u32 gfx_v7_0_create_bitmask(u32 bit_width)
  1578. {
  1579. return (u32)((1ULL << bit_width) - 1);
  1580. }
  1581. /**
  1582. * gfx_v7_0_get_rb_active_bitmap - computes the mask of enabled RBs
  1583. *
  1584. * @adev: amdgpu_device pointer
  1585. *
  1586. * Calculates the bitmask of enabled RBs (CIK).
  1587. * Returns the enabled RB bitmask.
  1588. */
  1589. static u32 gfx_v7_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1590. {
  1591. u32 data, mask;
  1592. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1593. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1594. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1595. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1596. mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1597. adev->gfx.config.max_sh_per_se);
  1598. return (~data) & mask;
  1599. }
  1600. static void
  1601. gfx_v7_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  1602. {
  1603. switch (adev->asic_type) {
  1604. case CHIP_BONAIRE:
  1605. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  1606. SE_XSEL(1) | SE_YSEL(1);
  1607. *rconf1 |= 0x0;
  1608. break;
  1609. case CHIP_HAWAII:
  1610. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  1611. RB_XSEL2(1) | PKR_MAP(2) | PKR_XSEL(1) |
  1612. PKR_YSEL(1) | SE_MAP(2) | SE_XSEL(2) |
  1613. SE_YSEL(3);
  1614. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  1615. SE_PAIR_YSEL(2);
  1616. break;
  1617. case CHIP_KAVERI:
  1618. *rconf |= RB_MAP_PKR0(2);
  1619. *rconf1 |= 0x0;
  1620. break;
  1621. case CHIP_KABINI:
  1622. case CHIP_MULLINS:
  1623. *rconf |= 0x0;
  1624. *rconf1 |= 0x0;
  1625. break;
  1626. default:
  1627. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1628. break;
  1629. }
  1630. }
  1631. static void
  1632. gfx_v7_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  1633. u32 raster_config, u32 raster_config_1,
  1634. unsigned rb_mask, unsigned num_rb)
  1635. {
  1636. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  1637. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  1638. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  1639. unsigned rb_per_se = num_rb / num_se;
  1640. unsigned se_mask[4];
  1641. unsigned se;
  1642. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  1643. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  1644. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  1645. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  1646. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  1647. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  1648. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  1649. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  1650. (!se_mask[2] && !se_mask[3]))) {
  1651. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  1652. if (!se_mask[0] && !se_mask[1]) {
  1653. raster_config_1 |=
  1654. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  1655. } else {
  1656. raster_config_1 |=
  1657. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  1658. }
  1659. }
  1660. for (se = 0; se < num_se; se++) {
  1661. unsigned raster_config_se = raster_config;
  1662. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  1663. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  1664. int idx = (se / 2) * 2;
  1665. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  1666. raster_config_se &= ~SE_MAP_MASK;
  1667. if (!se_mask[idx]) {
  1668. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  1669. } else {
  1670. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  1671. }
  1672. }
  1673. pkr0_mask &= rb_mask;
  1674. pkr1_mask &= rb_mask;
  1675. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  1676. raster_config_se &= ~PKR_MAP_MASK;
  1677. if (!pkr0_mask) {
  1678. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  1679. } else {
  1680. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  1681. }
  1682. }
  1683. if (rb_per_se >= 2) {
  1684. unsigned rb0_mask = 1 << (se * rb_per_se);
  1685. unsigned rb1_mask = rb0_mask << 1;
  1686. rb0_mask &= rb_mask;
  1687. rb1_mask &= rb_mask;
  1688. if (!rb0_mask || !rb1_mask) {
  1689. raster_config_se &= ~RB_MAP_PKR0_MASK;
  1690. if (!rb0_mask) {
  1691. raster_config_se |=
  1692. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  1693. } else {
  1694. raster_config_se |=
  1695. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  1696. }
  1697. }
  1698. if (rb_per_se > 2) {
  1699. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  1700. rb1_mask = rb0_mask << 1;
  1701. rb0_mask &= rb_mask;
  1702. rb1_mask &= rb_mask;
  1703. if (!rb0_mask || !rb1_mask) {
  1704. raster_config_se &= ~RB_MAP_PKR1_MASK;
  1705. if (!rb0_mask) {
  1706. raster_config_se |=
  1707. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  1708. } else {
  1709. raster_config_se |=
  1710. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  1711. }
  1712. }
  1713. }
  1714. }
  1715. /* GRBM_GFX_INDEX has a different offset on CI+ */
  1716. gfx_v7_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  1717. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  1718. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  1719. }
  1720. /* GRBM_GFX_INDEX has a different offset on CI+ */
  1721. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1722. }
  1723. /**
  1724. * gfx_v7_0_setup_rb - setup the RBs on the asic
  1725. *
  1726. * @adev: amdgpu_device pointer
  1727. * @se_num: number of SEs (shader engines) for the asic
  1728. * @sh_per_se: number of SH blocks per SE for the asic
  1729. *
  1730. * Configures per-SE/SH RB registers (CIK).
  1731. */
  1732. static void gfx_v7_0_setup_rb(struct amdgpu_device *adev)
  1733. {
  1734. int i, j;
  1735. u32 data;
  1736. u32 raster_config = 0, raster_config_1 = 0;
  1737. u32 active_rbs = 0;
  1738. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1739. adev->gfx.config.max_sh_per_se;
  1740. unsigned num_rb_pipes;
  1741. mutex_lock(&adev->grbm_idx_mutex);
  1742. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1743. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1744. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  1745. data = gfx_v7_0_get_rb_active_bitmap(adev);
  1746. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1747. rb_bitmap_width_per_sh);
  1748. }
  1749. }
  1750. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1751. adev->gfx.config.backend_enable_mask = active_rbs;
  1752. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1753. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1754. adev->gfx.config.max_shader_engines, 16);
  1755. gfx_v7_0_raster_config(adev, &raster_config, &raster_config_1);
  1756. if (!adev->gfx.config.backend_enable_mask ||
  1757. adev->gfx.config.num_rbs >= num_rb_pipes) {
  1758. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  1759. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  1760. } else {
  1761. gfx_v7_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  1762. adev->gfx.config.backend_enable_mask,
  1763. num_rb_pipes);
  1764. }
  1765. mutex_unlock(&adev->grbm_idx_mutex);
  1766. }
  1767. /**
  1768. * gmc_v7_0_init_compute_vmid - gart enable
  1769. *
  1770. * @rdev: amdgpu_device pointer
  1771. *
  1772. * Initialize compute vmid sh_mem registers
  1773. *
  1774. */
  1775. #define DEFAULT_SH_MEM_BASES (0x6000)
  1776. #define FIRST_COMPUTE_VMID (8)
  1777. #define LAST_COMPUTE_VMID (16)
  1778. static void gmc_v7_0_init_compute_vmid(struct amdgpu_device *adev)
  1779. {
  1780. int i;
  1781. uint32_t sh_mem_config;
  1782. uint32_t sh_mem_bases;
  1783. /*
  1784. * Configure apertures:
  1785. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1786. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1787. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1788. */
  1789. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1790. sh_mem_config = SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1791. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1792. sh_mem_config |= MTYPE_NONCACHED << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT;
  1793. mutex_lock(&adev->srbm_mutex);
  1794. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1795. cik_srbm_select(adev, 0, 0, 0, i);
  1796. /* CP and shaders */
  1797. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1798. WREG32(mmSH_MEM_APE1_BASE, 1);
  1799. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1800. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1801. }
  1802. cik_srbm_select(adev, 0, 0, 0, 0);
  1803. mutex_unlock(&adev->srbm_mutex);
  1804. }
  1805. /**
  1806. * gfx_v7_0_gpu_init - setup the 3D engine
  1807. *
  1808. * @adev: amdgpu_device pointer
  1809. *
  1810. * Configures the 3D engine and tiling configuration
  1811. * registers so that the 3D engine is usable.
  1812. */
  1813. static void gfx_v7_0_gpu_init(struct amdgpu_device *adev)
  1814. {
  1815. u32 tmp, sh_mem_cfg;
  1816. int i;
  1817. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1818. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1819. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1820. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  1821. gfx_v7_0_tiling_mode_table_init(adev);
  1822. gfx_v7_0_setup_rb(adev);
  1823. gfx_v7_0_get_cu_info(adev);
  1824. /* set HW defaults for 3D engine */
  1825. WREG32(mmCP_MEQ_THRESHOLDS,
  1826. (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1827. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1828. mutex_lock(&adev->grbm_idx_mutex);
  1829. /*
  1830. * making sure that the following register writes will be broadcasted
  1831. * to all the shaders
  1832. */
  1833. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1834. /* XXX SH_MEM regs */
  1835. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1836. sh_mem_cfg = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1837. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1838. mutex_lock(&adev->srbm_mutex);
  1839. for (i = 0; i < 16; i++) {
  1840. cik_srbm_select(adev, 0, 0, 0, i);
  1841. /* CP and shaders */
  1842. WREG32(mmSH_MEM_CONFIG, sh_mem_cfg);
  1843. WREG32(mmSH_MEM_APE1_BASE, 1);
  1844. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1845. WREG32(mmSH_MEM_BASES, 0);
  1846. }
  1847. cik_srbm_select(adev, 0, 0, 0, 0);
  1848. mutex_unlock(&adev->srbm_mutex);
  1849. gmc_v7_0_init_compute_vmid(adev);
  1850. WREG32(mmSX_DEBUG_1, 0x20);
  1851. WREG32(mmTA_CNTL_AUX, 0x00010000);
  1852. tmp = RREG32(mmSPI_CONFIG_CNTL);
  1853. tmp |= 0x03000000;
  1854. WREG32(mmSPI_CONFIG_CNTL, tmp);
  1855. WREG32(mmSQ_CONFIG, 1);
  1856. WREG32(mmDB_DEBUG, 0);
  1857. tmp = RREG32(mmDB_DEBUG2) & ~0xf00fffff;
  1858. tmp |= 0x00000400;
  1859. WREG32(mmDB_DEBUG2, tmp);
  1860. tmp = RREG32(mmDB_DEBUG3) & ~0x0002021c;
  1861. tmp |= 0x00020200;
  1862. WREG32(mmDB_DEBUG3, tmp);
  1863. tmp = RREG32(mmCB_HW_CONTROL) & ~0x00010000;
  1864. tmp |= 0x00018208;
  1865. WREG32(mmCB_HW_CONTROL, tmp);
  1866. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1867. WREG32(mmPA_SC_FIFO_SIZE,
  1868. ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1869. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1870. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1871. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1872. WREG32(mmVGT_NUM_INSTANCES, 1);
  1873. WREG32(mmCP_PERFMON_CNTL, 0);
  1874. WREG32(mmSQ_CONFIG, 0);
  1875. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS,
  1876. ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1877. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1878. WREG32(mmVGT_CACHE_INVALIDATION,
  1879. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1880. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1881. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1882. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1883. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1884. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1885. WREG32(mmPA_SC_ENHANCE, PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK);
  1886. mutex_unlock(&adev->grbm_idx_mutex);
  1887. udelay(50);
  1888. }
  1889. /*
  1890. * GPU scratch registers helpers function.
  1891. */
  1892. /**
  1893. * gfx_v7_0_scratch_init - setup driver info for CP scratch regs
  1894. *
  1895. * @adev: amdgpu_device pointer
  1896. *
  1897. * Set up the number and offset of the CP scratch registers.
  1898. * NOTE: use of CP scratch registers is a legacy inferface and
  1899. * is not used by default on newer asics (r6xx+). On newer asics,
  1900. * memory buffers are used for fences rather than scratch regs.
  1901. */
  1902. static void gfx_v7_0_scratch_init(struct amdgpu_device *adev)
  1903. {
  1904. adev->gfx.scratch.num_reg = 7;
  1905. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1906. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  1907. }
  1908. /**
  1909. * gfx_v7_0_ring_test_ring - basic gfx ring test
  1910. *
  1911. * @adev: amdgpu_device pointer
  1912. * @ring: amdgpu_ring structure holding ring information
  1913. *
  1914. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1915. * Provides a basic gfx ring test to verify that the ring is working.
  1916. * Used by gfx_v7_0_cp_gfx_resume();
  1917. * Returns 0 on success, error on failure.
  1918. */
  1919. static int gfx_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1920. {
  1921. struct amdgpu_device *adev = ring->adev;
  1922. uint32_t scratch;
  1923. uint32_t tmp = 0;
  1924. unsigned i;
  1925. int r;
  1926. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1927. if (r) {
  1928. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1929. return r;
  1930. }
  1931. WREG32(scratch, 0xCAFEDEAD);
  1932. r = amdgpu_ring_alloc(ring, 3);
  1933. if (r) {
  1934. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1935. amdgpu_gfx_scratch_free(adev, scratch);
  1936. return r;
  1937. }
  1938. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1939. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  1940. amdgpu_ring_write(ring, 0xDEADBEEF);
  1941. amdgpu_ring_commit(ring);
  1942. for (i = 0; i < adev->usec_timeout; i++) {
  1943. tmp = RREG32(scratch);
  1944. if (tmp == 0xDEADBEEF)
  1945. break;
  1946. DRM_UDELAY(1);
  1947. }
  1948. if (i < adev->usec_timeout) {
  1949. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1950. } else {
  1951. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1952. ring->idx, scratch, tmp);
  1953. r = -EINVAL;
  1954. }
  1955. amdgpu_gfx_scratch_free(adev, scratch);
  1956. return r;
  1957. }
  1958. /**
  1959. * gfx_v7_0_ring_emit_hdp - emit an hdp flush on the cp
  1960. *
  1961. * @adev: amdgpu_device pointer
  1962. * @ridx: amdgpu ring index
  1963. *
  1964. * Emits an hdp flush on the cp.
  1965. */
  1966. static void gfx_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1967. {
  1968. u32 ref_and_mask;
  1969. int usepfp = ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE ? 0 : 1;
  1970. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  1971. switch (ring->me) {
  1972. case 1:
  1973. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  1974. break;
  1975. case 2:
  1976. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  1977. break;
  1978. default:
  1979. return;
  1980. }
  1981. } else {
  1982. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  1983. }
  1984. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1985. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  1986. WAIT_REG_MEM_FUNCTION(3) | /* == */
  1987. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  1988. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  1989. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  1990. amdgpu_ring_write(ring, ref_and_mask);
  1991. amdgpu_ring_write(ring, ref_and_mask);
  1992. amdgpu_ring_write(ring, 0x20); /* poll interval */
  1993. }
  1994. static void gfx_v7_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  1995. {
  1996. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  1997. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  1998. EVENT_INDEX(4));
  1999. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2000. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  2001. EVENT_INDEX(0));
  2002. }
  2003. /**
  2004. * gfx_v7_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  2005. *
  2006. * @adev: amdgpu_device pointer
  2007. * @ridx: amdgpu ring index
  2008. *
  2009. * Emits an hdp invalidate on the cp.
  2010. */
  2011. static void gfx_v7_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2012. {
  2013. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2014. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2015. WRITE_DATA_DST_SEL(0) |
  2016. WR_CONFIRM));
  2017. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  2018. amdgpu_ring_write(ring, 0);
  2019. amdgpu_ring_write(ring, 1);
  2020. }
  2021. /**
  2022. * gfx_v7_0_ring_emit_fence_gfx - emit a fence on the gfx ring
  2023. *
  2024. * @adev: amdgpu_device pointer
  2025. * @fence: amdgpu fence object
  2026. *
  2027. * Emits a fence sequnce number on the gfx ring and flushes
  2028. * GPU caches.
  2029. */
  2030. static void gfx_v7_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  2031. u64 seq, unsigned flags)
  2032. {
  2033. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2034. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2035. /* Workaround for cache flush problems. First send a dummy EOP
  2036. * event down the pipe with seq one below.
  2037. */
  2038. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2039. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2040. EOP_TC_ACTION_EN |
  2041. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2042. EVENT_INDEX(5)));
  2043. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2044. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  2045. DATA_SEL(1) | INT_SEL(0));
  2046. amdgpu_ring_write(ring, lower_32_bits(seq - 1));
  2047. amdgpu_ring_write(ring, upper_32_bits(seq - 1));
  2048. /* Then send the real EOP event down the pipe. */
  2049. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2050. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2051. EOP_TC_ACTION_EN |
  2052. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2053. EVENT_INDEX(5)));
  2054. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2055. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  2056. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2057. amdgpu_ring_write(ring, lower_32_bits(seq));
  2058. amdgpu_ring_write(ring, upper_32_bits(seq));
  2059. }
  2060. /**
  2061. * gfx_v7_0_ring_emit_fence_compute - emit a fence on the compute ring
  2062. *
  2063. * @adev: amdgpu_device pointer
  2064. * @fence: amdgpu fence object
  2065. *
  2066. * Emits a fence sequnce number on the compute ring and flushes
  2067. * GPU caches.
  2068. */
  2069. static void gfx_v7_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  2070. u64 addr, u64 seq,
  2071. unsigned flags)
  2072. {
  2073. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2074. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2075. /* RELEASE_MEM - flush caches, send int */
  2076. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2077. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2078. EOP_TC_ACTION_EN |
  2079. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2080. EVENT_INDEX(5)));
  2081. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2082. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2083. amdgpu_ring_write(ring, upper_32_bits(addr));
  2084. amdgpu_ring_write(ring, lower_32_bits(seq));
  2085. amdgpu_ring_write(ring, upper_32_bits(seq));
  2086. }
  2087. /*
  2088. * IB stuff
  2089. */
  2090. /**
  2091. * gfx_v7_0_ring_emit_ib - emit an IB (Indirect Buffer) on the ring
  2092. *
  2093. * @ring: amdgpu_ring structure holding ring information
  2094. * @ib: amdgpu indirect buffer object
  2095. *
  2096. * Emits an DE (drawing engine) or CE (constant engine) IB
  2097. * on the gfx ring. IBs are usually generated by userspace
  2098. * acceleration drivers and submitted to the kernel for
  2099. * sheduling on the ring. This function schedules the IB
  2100. * on the gfx ring for execution by the GPU.
  2101. */
  2102. static void gfx_v7_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2103. struct amdgpu_ib *ib,
  2104. unsigned vm_id, bool ctx_switch)
  2105. {
  2106. u32 header, control = 0;
  2107. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  2108. if (ctx_switch) {
  2109. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2110. amdgpu_ring_write(ring, 0);
  2111. }
  2112. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2113. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2114. else
  2115. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2116. control |= ib->length_dw | (vm_id << 24);
  2117. amdgpu_ring_write(ring, header);
  2118. amdgpu_ring_write(ring,
  2119. #ifdef __BIG_ENDIAN
  2120. (2 << 0) |
  2121. #endif
  2122. (ib->gpu_addr & 0xFFFFFFFC));
  2123. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2124. amdgpu_ring_write(ring, control);
  2125. }
  2126. static void gfx_v7_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2127. struct amdgpu_ib *ib,
  2128. unsigned vm_id, bool ctx_switch)
  2129. {
  2130. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  2131. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2132. amdgpu_ring_write(ring,
  2133. #ifdef __BIG_ENDIAN
  2134. (2 << 0) |
  2135. #endif
  2136. (ib->gpu_addr & 0xFFFFFFFC));
  2137. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2138. amdgpu_ring_write(ring, control);
  2139. }
  2140. static void gfx_v7_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2141. {
  2142. uint32_t dw2 = 0;
  2143. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  2144. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  2145. gfx_v7_0_ring_emit_vgt_flush(ring);
  2146. /* set load_global_config & load_global_uconfig */
  2147. dw2 |= 0x8001;
  2148. /* set load_cs_sh_regs */
  2149. dw2 |= 0x01000000;
  2150. /* set load_per_context_state & load_gfx_sh_regs */
  2151. dw2 |= 0x10002;
  2152. }
  2153. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2154. amdgpu_ring_write(ring, dw2);
  2155. amdgpu_ring_write(ring, 0);
  2156. }
  2157. /**
  2158. * gfx_v7_0_ring_test_ib - basic ring IB test
  2159. *
  2160. * @ring: amdgpu_ring structure holding ring information
  2161. *
  2162. * Allocate an IB and execute it on the gfx ring (CIK).
  2163. * Provides a basic gfx ring test to verify that IBs are working.
  2164. * Returns 0 on success, error on failure.
  2165. */
  2166. static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  2167. {
  2168. struct amdgpu_device *adev = ring->adev;
  2169. struct amdgpu_ib ib;
  2170. struct dma_fence *f = NULL;
  2171. uint32_t scratch;
  2172. uint32_t tmp = 0;
  2173. long r;
  2174. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2175. if (r) {
  2176. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  2177. return r;
  2178. }
  2179. WREG32(scratch, 0xCAFEDEAD);
  2180. memset(&ib, 0, sizeof(ib));
  2181. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  2182. if (r) {
  2183. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  2184. goto err1;
  2185. }
  2186. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  2187. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  2188. ib.ptr[2] = 0xDEADBEEF;
  2189. ib.length_dw = 3;
  2190. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  2191. if (r)
  2192. goto err2;
  2193. r = dma_fence_wait_timeout(f, false, timeout);
  2194. if (r == 0) {
  2195. DRM_ERROR("amdgpu: IB test timed out\n");
  2196. r = -ETIMEDOUT;
  2197. goto err2;
  2198. } else if (r < 0) {
  2199. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  2200. goto err2;
  2201. }
  2202. tmp = RREG32(scratch);
  2203. if (tmp == 0xDEADBEEF) {
  2204. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  2205. r = 0;
  2206. } else {
  2207. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2208. scratch, tmp);
  2209. r = -EINVAL;
  2210. }
  2211. err2:
  2212. amdgpu_ib_free(adev, &ib, NULL);
  2213. dma_fence_put(f);
  2214. err1:
  2215. amdgpu_gfx_scratch_free(adev, scratch);
  2216. return r;
  2217. }
  2218. /*
  2219. * CP.
  2220. * On CIK, gfx and compute now have independant command processors.
  2221. *
  2222. * GFX
  2223. * Gfx consists of a single ring and can process both gfx jobs and
  2224. * compute jobs. The gfx CP consists of three microengines (ME):
  2225. * PFP - Pre-Fetch Parser
  2226. * ME - Micro Engine
  2227. * CE - Constant Engine
  2228. * The PFP and ME make up what is considered the Drawing Engine (DE).
  2229. * The CE is an asynchronous engine used for updating buffer desciptors
  2230. * used by the DE so that they can be loaded into cache in parallel
  2231. * while the DE is processing state update packets.
  2232. *
  2233. * Compute
  2234. * The compute CP consists of two microengines (ME):
  2235. * MEC1 - Compute MicroEngine 1
  2236. * MEC2 - Compute MicroEngine 2
  2237. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  2238. * The queues are exposed to userspace and are programmed directly
  2239. * by the compute runtime.
  2240. */
  2241. /**
  2242. * gfx_v7_0_cp_gfx_enable - enable/disable the gfx CP MEs
  2243. *
  2244. * @adev: amdgpu_device pointer
  2245. * @enable: enable or disable the MEs
  2246. *
  2247. * Halts or unhalts the gfx MEs.
  2248. */
  2249. static void gfx_v7_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2250. {
  2251. int i;
  2252. if (enable) {
  2253. WREG32(mmCP_ME_CNTL, 0);
  2254. } else {
  2255. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK));
  2256. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2257. adev->gfx.gfx_ring[i].ready = false;
  2258. }
  2259. udelay(50);
  2260. }
  2261. /**
  2262. * gfx_v7_0_cp_gfx_load_microcode - load the gfx CP ME ucode
  2263. *
  2264. * @adev: amdgpu_device pointer
  2265. *
  2266. * Loads the gfx PFP, ME, and CE ucode.
  2267. * Returns 0 for success, -EINVAL if the ucode is not available.
  2268. */
  2269. static int gfx_v7_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2270. {
  2271. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2272. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2273. const struct gfx_firmware_header_v1_0 *me_hdr;
  2274. const __le32 *fw_data;
  2275. unsigned i, fw_size;
  2276. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2277. return -EINVAL;
  2278. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2279. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2280. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2281. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2282. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2283. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2284. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2285. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2286. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2287. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2288. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2289. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2290. gfx_v7_0_cp_gfx_enable(adev, false);
  2291. /* PFP */
  2292. fw_data = (const __le32 *)
  2293. (adev->gfx.pfp_fw->data +
  2294. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2295. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2296. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2297. for (i = 0; i < fw_size; i++)
  2298. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2299. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2300. /* CE */
  2301. fw_data = (const __le32 *)
  2302. (adev->gfx.ce_fw->data +
  2303. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2304. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2305. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2306. for (i = 0; i < fw_size; i++)
  2307. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2308. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2309. /* ME */
  2310. fw_data = (const __le32 *)
  2311. (adev->gfx.me_fw->data +
  2312. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2313. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2314. WREG32(mmCP_ME_RAM_WADDR, 0);
  2315. for (i = 0; i < fw_size; i++)
  2316. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2317. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2318. return 0;
  2319. }
  2320. /**
  2321. * gfx_v7_0_cp_gfx_start - start the gfx ring
  2322. *
  2323. * @adev: amdgpu_device pointer
  2324. *
  2325. * Enables the ring and loads the clear state context and other
  2326. * packets required to init the ring.
  2327. * Returns 0 for success, error for failure.
  2328. */
  2329. static int gfx_v7_0_cp_gfx_start(struct amdgpu_device *adev)
  2330. {
  2331. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2332. const struct cs_section_def *sect = NULL;
  2333. const struct cs_extent_def *ext = NULL;
  2334. int r, i;
  2335. /* init the CP */
  2336. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2337. WREG32(mmCP_ENDIAN_SWAP, 0);
  2338. WREG32(mmCP_DEVICE_ID, 1);
  2339. gfx_v7_0_cp_gfx_enable(adev, true);
  2340. r = amdgpu_ring_alloc(ring, gfx_v7_0_get_csb_size(adev) + 8);
  2341. if (r) {
  2342. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2343. return r;
  2344. }
  2345. /* init the CE partitions. CE only used for gfx on CIK */
  2346. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2347. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2348. amdgpu_ring_write(ring, 0x8000);
  2349. amdgpu_ring_write(ring, 0x8000);
  2350. /* clear state buffer */
  2351. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2352. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2353. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2354. amdgpu_ring_write(ring, 0x80000000);
  2355. amdgpu_ring_write(ring, 0x80000000);
  2356. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2357. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2358. if (sect->id == SECT_CONTEXT) {
  2359. amdgpu_ring_write(ring,
  2360. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2361. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2362. for (i = 0; i < ext->reg_count; i++)
  2363. amdgpu_ring_write(ring, ext->extent[i]);
  2364. }
  2365. }
  2366. }
  2367. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2368. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2369. switch (adev->asic_type) {
  2370. case CHIP_BONAIRE:
  2371. amdgpu_ring_write(ring, 0x16000012);
  2372. amdgpu_ring_write(ring, 0x00000000);
  2373. break;
  2374. case CHIP_KAVERI:
  2375. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2376. amdgpu_ring_write(ring, 0x00000000);
  2377. break;
  2378. case CHIP_KABINI:
  2379. case CHIP_MULLINS:
  2380. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2381. amdgpu_ring_write(ring, 0x00000000);
  2382. break;
  2383. case CHIP_HAWAII:
  2384. amdgpu_ring_write(ring, 0x3a00161a);
  2385. amdgpu_ring_write(ring, 0x0000002e);
  2386. break;
  2387. default:
  2388. amdgpu_ring_write(ring, 0x00000000);
  2389. amdgpu_ring_write(ring, 0x00000000);
  2390. break;
  2391. }
  2392. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2393. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2394. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2395. amdgpu_ring_write(ring, 0);
  2396. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2397. amdgpu_ring_write(ring, 0x00000316);
  2398. amdgpu_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  2399. amdgpu_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  2400. amdgpu_ring_commit(ring);
  2401. return 0;
  2402. }
  2403. /**
  2404. * gfx_v7_0_cp_gfx_resume - setup the gfx ring buffer registers
  2405. *
  2406. * @adev: amdgpu_device pointer
  2407. *
  2408. * Program the location and size of the gfx ring buffer
  2409. * and test it to make sure it's working.
  2410. * Returns 0 for success, error for failure.
  2411. */
  2412. static int gfx_v7_0_cp_gfx_resume(struct amdgpu_device *adev)
  2413. {
  2414. struct amdgpu_ring *ring;
  2415. u32 tmp;
  2416. u32 rb_bufsz;
  2417. u64 rb_addr, rptr_addr;
  2418. int r;
  2419. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  2420. if (adev->asic_type != CHIP_HAWAII)
  2421. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2422. /* Set the write pointer delay */
  2423. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2424. /* set the RB to use vmid 0 */
  2425. WREG32(mmCP_RB_VMID, 0);
  2426. WREG32(mmSCRATCH_ADDR, 0);
  2427. /* ring 0 - compute and gfx */
  2428. /* Set ring buffer size */
  2429. ring = &adev->gfx.gfx_ring[0];
  2430. rb_bufsz = order_base_2(ring->ring_size / 8);
  2431. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2432. #ifdef __BIG_ENDIAN
  2433. tmp |= 2 << CP_RB0_CNTL__BUF_SWAP__SHIFT;
  2434. #endif
  2435. WREG32(mmCP_RB0_CNTL, tmp);
  2436. /* Initialize the ring buffer's read and write pointers */
  2437. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2438. ring->wptr = 0;
  2439. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2440. /* set the wb address wether it's enabled or not */
  2441. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2442. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2443. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2444. /* scratch register shadowing is no longer supported */
  2445. WREG32(mmSCRATCH_UMSK, 0);
  2446. mdelay(1);
  2447. WREG32(mmCP_RB0_CNTL, tmp);
  2448. rb_addr = ring->gpu_addr >> 8;
  2449. WREG32(mmCP_RB0_BASE, rb_addr);
  2450. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2451. /* start the ring */
  2452. gfx_v7_0_cp_gfx_start(adev);
  2453. ring->ready = true;
  2454. r = amdgpu_ring_test_ring(ring);
  2455. if (r) {
  2456. ring->ready = false;
  2457. return r;
  2458. }
  2459. return 0;
  2460. }
  2461. static u32 gfx_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
  2462. {
  2463. return ring->adev->wb.wb[ring->rptr_offs];
  2464. }
  2465. static u32 gfx_v7_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2466. {
  2467. struct amdgpu_device *adev = ring->adev;
  2468. return RREG32(mmCP_RB0_WPTR);
  2469. }
  2470. static void gfx_v7_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2471. {
  2472. struct amdgpu_device *adev = ring->adev;
  2473. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2474. (void)RREG32(mmCP_RB0_WPTR);
  2475. }
  2476. static u32 gfx_v7_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2477. {
  2478. /* XXX check if swapping is necessary on BE */
  2479. return ring->adev->wb.wb[ring->wptr_offs];
  2480. }
  2481. static void gfx_v7_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2482. {
  2483. struct amdgpu_device *adev = ring->adev;
  2484. /* XXX check if swapping is necessary on BE */
  2485. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  2486. WDOORBELL32(ring->doorbell_index, ring->wptr);
  2487. }
  2488. /**
  2489. * gfx_v7_0_cp_compute_enable - enable/disable the compute CP MEs
  2490. *
  2491. * @adev: amdgpu_device pointer
  2492. * @enable: enable or disable the MEs
  2493. *
  2494. * Halts or unhalts the compute MEs.
  2495. */
  2496. static void gfx_v7_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2497. {
  2498. int i;
  2499. if (enable) {
  2500. WREG32(mmCP_MEC_CNTL, 0);
  2501. } else {
  2502. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2503. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2504. adev->gfx.compute_ring[i].ready = false;
  2505. }
  2506. udelay(50);
  2507. }
  2508. /**
  2509. * gfx_v7_0_cp_compute_load_microcode - load the compute CP ME ucode
  2510. *
  2511. * @adev: amdgpu_device pointer
  2512. *
  2513. * Loads the compute MEC1&2 ucode.
  2514. * Returns 0 for success, -EINVAL if the ucode is not available.
  2515. */
  2516. static int gfx_v7_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2517. {
  2518. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2519. const __le32 *fw_data;
  2520. unsigned i, fw_size;
  2521. if (!adev->gfx.mec_fw)
  2522. return -EINVAL;
  2523. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2524. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2525. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2526. adev->gfx.mec_feature_version = le32_to_cpu(
  2527. mec_hdr->ucode_feature_version);
  2528. gfx_v7_0_cp_compute_enable(adev, false);
  2529. /* MEC1 */
  2530. fw_data = (const __le32 *)
  2531. (adev->gfx.mec_fw->data +
  2532. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2533. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2534. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2535. for (i = 0; i < fw_size; i++)
  2536. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  2537. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2538. if (adev->asic_type == CHIP_KAVERI) {
  2539. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2540. if (!adev->gfx.mec2_fw)
  2541. return -EINVAL;
  2542. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2543. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2544. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2545. adev->gfx.mec2_feature_version = le32_to_cpu(
  2546. mec2_hdr->ucode_feature_version);
  2547. /* MEC2 */
  2548. fw_data = (const __le32 *)
  2549. (adev->gfx.mec2_fw->data +
  2550. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2551. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2552. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2553. for (i = 0; i < fw_size; i++)
  2554. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  2555. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2556. }
  2557. return 0;
  2558. }
  2559. /**
  2560. * gfx_v7_0_cp_compute_fini - stop the compute queues
  2561. *
  2562. * @adev: amdgpu_device pointer
  2563. *
  2564. * Stop the compute queues and tear down the driver queue
  2565. * info.
  2566. */
  2567. static void gfx_v7_0_cp_compute_fini(struct amdgpu_device *adev)
  2568. {
  2569. int i, r;
  2570. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2571. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2572. if (ring->mqd_obj) {
  2573. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2574. if (unlikely(r != 0))
  2575. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2576. amdgpu_bo_unpin(ring->mqd_obj);
  2577. amdgpu_bo_unreserve(ring->mqd_obj);
  2578. amdgpu_bo_unref(&ring->mqd_obj);
  2579. ring->mqd_obj = NULL;
  2580. }
  2581. }
  2582. }
  2583. static void gfx_v7_0_mec_fini(struct amdgpu_device *adev)
  2584. {
  2585. int r;
  2586. if (adev->gfx.mec.hpd_eop_obj) {
  2587. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2588. if (unlikely(r != 0))
  2589. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  2590. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  2591. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2592. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  2593. adev->gfx.mec.hpd_eop_obj = NULL;
  2594. }
  2595. }
  2596. #define MEC_HPD_SIZE 2048
  2597. static int gfx_v7_0_mec_init(struct amdgpu_device *adev)
  2598. {
  2599. int r;
  2600. u32 *hpd;
  2601. /*
  2602. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  2603. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  2604. * Nonetheless, we assign only 1 pipe because all other pipes will
  2605. * be handled by KFD
  2606. */
  2607. adev->gfx.mec.num_mec = 1;
  2608. adev->gfx.mec.num_pipe = 1;
  2609. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  2610. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  2611. r = amdgpu_bo_create(adev,
  2612. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  2613. PAGE_SIZE, true,
  2614. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2615. &adev->gfx.mec.hpd_eop_obj);
  2616. if (r) {
  2617. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  2618. return r;
  2619. }
  2620. }
  2621. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2622. if (unlikely(r != 0)) {
  2623. gfx_v7_0_mec_fini(adev);
  2624. return r;
  2625. }
  2626. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  2627. &adev->gfx.mec.hpd_eop_gpu_addr);
  2628. if (r) {
  2629. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  2630. gfx_v7_0_mec_fini(adev);
  2631. return r;
  2632. }
  2633. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  2634. if (r) {
  2635. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  2636. gfx_v7_0_mec_fini(adev);
  2637. return r;
  2638. }
  2639. /* clear memory. Not sure if this is required or not */
  2640. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  2641. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  2642. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2643. return 0;
  2644. }
  2645. struct hqd_registers
  2646. {
  2647. u32 cp_mqd_base_addr;
  2648. u32 cp_mqd_base_addr_hi;
  2649. u32 cp_hqd_active;
  2650. u32 cp_hqd_vmid;
  2651. u32 cp_hqd_persistent_state;
  2652. u32 cp_hqd_pipe_priority;
  2653. u32 cp_hqd_queue_priority;
  2654. u32 cp_hqd_quantum;
  2655. u32 cp_hqd_pq_base;
  2656. u32 cp_hqd_pq_base_hi;
  2657. u32 cp_hqd_pq_rptr;
  2658. u32 cp_hqd_pq_rptr_report_addr;
  2659. u32 cp_hqd_pq_rptr_report_addr_hi;
  2660. u32 cp_hqd_pq_wptr_poll_addr;
  2661. u32 cp_hqd_pq_wptr_poll_addr_hi;
  2662. u32 cp_hqd_pq_doorbell_control;
  2663. u32 cp_hqd_pq_wptr;
  2664. u32 cp_hqd_pq_control;
  2665. u32 cp_hqd_ib_base_addr;
  2666. u32 cp_hqd_ib_base_addr_hi;
  2667. u32 cp_hqd_ib_rptr;
  2668. u32 cp_hqd_ib_control;
  2669. u32 cp_hqd_iq_timer;
  2670. u32 cp_hqd_iq_rptr;
  2671. u32 cp_hqd_dequeue_request;
  2672. u32 cp_hqd_dma_offload;
  2673. u32 cp_hqd_sema_cmd;
  2674. u32 cp_hqd_msg_type;
  2675. u32 cp_hqd_atomic0_preop_lo;
  2676. u32 cp_hqd_atomic0_preop_hi;
  2677. u32 cp_hqd_atomic1_preop_lo;
  2678. u32 cp_hqd_atomic1_preop_hi;
  2679. u32 cp_hqd_hq_scheduler0;
  2680. u32 cp_hqd_hq_scheduler1;
  2681. u32 cp_mqd_control;
  2682. };
  2683. struct bonaire_mqd
  2684. {
  2685. u32 header;
  2686. u32 dispatch_initiator;
  2687. u32 dimensions[3];
  2688. u32 start_idx[3];
  2689. u32 num_threads[3];
  2690. u32 pipeline_stat_enable;
  2691. u32 perf_counter_enable;
  2692. u32 pgm[2];
  2693. u32 tba[2];
  2694. u32 tma[2];
  2695. u32 pgm_rsrc[2];
  2696. u32 vmid;
  2697. u32 resource_limits;
  2698. u32 static_thread_mgmt01[2];
  2699. u32 tmp_ring_size;
  2700. u32 static_thread_mgmt23[2];
  2701. u32 restart[3];
  2702. u32 thread_trace_enable;
  2703. u32 reserved1;
  2704. u32 user_data[16];
  2705. u32 vgtcs_invoke_count[2];
  2706. struct hqd_registers queue_state;
  2707. u32 dequeue_cntr;
  2708. u32 interrupt_queue[64];
  2709. };
  2710. /**
  2711. * gfx_v7_0_cp_compute_resume - setup the compute queue registers
  2712. *
  2713. * @adev: amdgpu_device pointer
  2714. *
  2715. * Program the compute queues and test them to make sure they
  2716. * are working.
  2717. * Returns 0 for success, error for failure.
  2718. */
  2719. static int gfx_v7_0_cp_compute_resume(struct amdgpu_device *adev)
  2720. {
  2721. int r, i, j;
  2722. u32 tmp;
  2723. bool use_doorbell = true;
  2724. u64 hqd_gpu_addr;
  2725. u64 mqd_gpu_addr;
  2726. u64 eop_gpu_addr;
  2727. u64 wb_gpu_addr;
  2728. u32 *buf;
  2729. struct bonaire_mqd *mqd;
  2730. struct amdgpu_ring *ring;
  2731. /* fix up chicken bits */
  2732. tmp = RREG32(mmCP_CPF_DEBUG);
  2733. tmp |= (1 << 23);
  2734. WREG32(mmCP_CPF_DEBUG, tmp);
  2735. /* init the pipes */
  2736. mutex_lock(&adev->srbm_mutex);
  2737. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2738. int me = (i < 4) ? 1 : 2;
  2739. int pipe = (i < 4) ? i : (i - 4);
  2740. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  2741. cik_srbm_select(adev, me, pipe, 0, 0);
  2742. /* write the EOP addr */
  2743. WREG32(mmCP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  2744. WREG32(mmCP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  2745. /* set the VMID assigned */
  2746. WREG32(mmCP_HPD_EOP_VMID, 0);
  2747. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2748. tmp = RREG32(mmCP_HPD_EOP_CONTROL);
  2749. tmp &= ~CP_HPD_EOP_CONTROL__EOP_SIZE_MASK;
  2750. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  2751. WREG32(mmCP_HPD_EOP_CONTROL, tmp);
  2752. }
  2753. cik_srbm_select(adev, 0, 0, 0, 0);
  2754. mutex_unlock(&adev->srbm_mutex);
  2755. /* init the queues. Just two for now. */
  2756. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2757. ring = &adev->gfx.compute_ring[i];
  2758. if (ring->mqd_obj == NULL) {
  2759. r = amdgpu_bo_create(adev,
  2760. sizeof(struct bonaire_mqd),
  2761. PAGE_SIZE, true,
  2762. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2763. &ring->mqd_obj);
  2764. if (r) {
  2765. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2766. return r;
  2767. }
  2768. }
  2769. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2770. if (unlikely(r != 0)) {
  2771. gfx_v7_0_cp_compute_fini(adev);
  2772. return r;
  2773. }
  2774. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2775. &mqd_gpu_addr);
  2776. if (r) {
  2777. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2778. gfx_v7_0_cp_compute_fini(adev);
  2779. return r;
  2780. }
  2781. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2782. if (r) {
  2783. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2784. gfx_v7_0_cp_compute_fini(adev);
  2785. return r;
  2786. }
  2787. /* init the mqd struct */
  2788. memset(buf, 0, sizeof(struct bonaire_mqd));
  2789. mqd = (struct bonaire_mqd *)buf;
  2790. mqd->header = 0xC0310800;
  2791. mqd->static_thread_mgmt01[0] = 0xffffffff;
  2792. mqd->static_thread_mgmt01[1] = 0xffffffff;
  2793. mqd->static_thread_mgmt23[0] = 0xffffffff;
  2794. mqd->static_thread_mgmt23[1] = 0xffffffff;
  2795. mutex_lock(&adev->srbm_mutex);
  2796. cik_srbm_select(adev, ring->me,
  2797. ring->pipe,
  2798. ring->queue, 0);
  2799. /* disable wptr polling */
  2800. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2801. tmp &= ~CP_PQ_WPTR_POLL_CNTL__EN_MASK;
  2802. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2803. /* enable doorbell? */
  2804. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2805. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2806. if (use_doorbell)
  2807. mqd->queue_state.cp_hqd_pq_doorbell_control |= CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2808. else
  2809. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2810. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2811. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2812. /* disable the queue if it's active */
  2813. mqd->queue_state.cp_hqd_dequeue_request = 0;
  2814. mqd->queue_state.cp_hqd_pq_rptr = 0;
  2815. mqd->queue_state.cp_hqd_pq_wptr= 0;
  2816. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2817. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2818. for (j = 0; j < adev->usec_timeout; j++) {
  2819. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2820. break;
  2821. udelay(1);
  2822. }
  2823. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  2824. WREG32(mmCP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  2825. WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2826. }
  2827. /* set the pointer to the MQD */
  2828. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  2829. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2830. WREG32(mmCP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  2831. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  2832. /* set MQD vmid to 0 */
  2833. mqd->queue_state.cp_mqd_control = RREG32(mmCP_MQD_CONTROL);
  2834. mqd->queue_state.cp_mqd_control &= ~CP_MQD_CONTROL__VMID_MASK;
  2835. WREG32(mmCP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  2836. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2837. hqd_gpu_addr = ring->gpu_addr >> 8;
  2838. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  2839. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2840. WREG32(mmCP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  2841. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  2842. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2843. mqd->queue_state.cp_hqd_pq_control = RREG32(mmCP_HQD_PQ_CONTROL);
  2844. mqd->queue_state.cp_hqd_pq_control &=
  2845. ~(CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK |
  2846. CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK);
  2847. mqd->queue_state.cp_hqd_pq_control |=
  2848. order_base_2(ring->ring_size / 8);
  2849. mqd->queue_state.cp_hqd_pq_control |=
  2850. (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8);
  2851. #ifdef __BIG_ENDIAN
  2852. mqd->queue_state.cp_hqd_pq_control |=
  2853. 2 << CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT;
  2854. #endif
  2855. mqd->queue_state.cp_hqd_pq_control &=
  2856. ~(CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK |
  2857. CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK |
  2858. CP_HQD_PQ_CONTROL__PQ_VOLATILE_MASK);
  2859. mqd->queue_state.cp_hqd_pq_control |=
  2860. CP_HQD_PQ_CONTROL__PRIV_STATE_MASK |
  2861. CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK; /* assuming kernel queue control */
  2862. WREG32(mmCP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  2863. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2864. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2865. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2866. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2867. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  2868. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2869. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  2870. /* set the wb address wether it's enabled or not */
  2871. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2872. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  2873. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  2874. upper_32_bits(wb_gpu_addr) & 0xffff;
  2875. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2876. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  2877. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2878. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  2879. /* enable the doorbell if requested */
  2880. if (use_doorbell) {
  2881. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2882. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2883. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2884. ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK;
  2885. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2886. (ring->doorbell_index <<
  2887. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT);
  2888. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2889. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2890. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2891. ~(CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK |
  2892. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK);
  2893. } else {
  2894. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  2895. }
  2896. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2897. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2898. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2899. ring->wptr = 0;
  2900. mqd->queue_state.cp_hqd_pq_wptr = ring->wptr;
  2901. WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2902. mqd->queue_state.cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2903. /* set the vmid for the queue */
  2904. mqd->queue_state.cp_hqd_vmid = 0;
  2905. WREG32(mmCP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  2906. /* activate the queue */
  2907. mqd->queue_state.cp_hqd_active = 1;
  2908. WREG32(mmCP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  2909. cik_srbm_select(adev, 0, 0, 0, 0);
  2910. mutex_unlock(&adev->srbm_mutex);
  2911. amdgpu_bo_kunmap(ring->mqd_obj);
  2912. amdgpu_bo_unreserve(ring->mqd_obj);
  2913. ring->ready = true;
  2914. }
  2915. gfx_v7_0_cp_compute_enable(adev, true);
  2916. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2917. ring = &adev->gfx.compute_ring[i];
  2918. r = amdgpu_ring_test_ring(ring);
  2919. if (r)
  2920. ring->ready = false;
  2921. }
  2922. return 0;
  2923. }
  2924. static void gfx_v7_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2925. {
  2926. gfx_v7_0_cp_gfx_enable(adev, enable);
  2927. gfx_v7_0_cp_compute_enable(adev, enable);
  2928. }
  2929. static int gfx_v7_0_cp_load_microcode(struct amdgpu_device *adev)
  2930. {
  2931. int r;
  2932. r = gfx_v7_0_cp_gfx_load_microcode(adev);
  2933. if (r)
  2934. return r;
  2935. r = gfx_v7_0_cp_compute_load_microcode(adev);
  2936. if (r)
  2937. return r;
  2938. return 0;
  2939. }
  2940. static void gfx_v7_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2941. bool enable)
  2942. {
  2943. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2944. if (enable)
  2945. tmp |= (CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2946. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2947. else
  2948. tmp &= ~(CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2949. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2950. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2951. }
  2952. static int gfx_v7_0_cp_resume(struct amdgpu_device *adev)
  2953. {
  2954. int r;
  2955. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  2956. r = gfx_v7_0_cp_load_microcode(adev);
  2957. if (r)
  2958. return r;
  2959. r = gfx_v7_0_cp_gfx_resume(adev);
  2960. if (r)
  2961. return r;
  2962. r = gfx_v7_0_cp_compute_resume(adev);
  2963. if (r)
  2964. return r;
  2965. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  2966. return 0;
  2967. }
  2968. /**
  2969. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  2970. *
  2971. * @ring: the ring to emmit the commands to
  2972. *
  2973. * Sync the command pipeline with the PFP. E.g. wait for everything
  2974. * to be completed.
  2975. */
  2976. static void gfx_v7_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2977. {
  2978. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2979. uint32_t seq = ring->fence_drv.sync_seq;
  2980. uint64_t addr = ring->fence_drv.gpu_addr;
  2981. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2982. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  2983. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  2984. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  2985. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2986. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2987. amdgpu_ring_write(ring, seq);
  2988. amdgpu_ring_write(ring, 0xffffffff);
  2989. amdgpu_ring_write(ring, 4); /* poll interval */
  2990. if (usepfp) {
  2991. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2992. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2993. amdgpu_ring_write(ring, 0);
  2994. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2995. amdgpu_ring_write(ring, 0);
  2996. }
  2997. }
  2998. /*
  2999. * vm
  3000. * VMID 0 is the physical GPU addresses as used by the kernel.
  3001. * VMIDs 1-15 are used for userspace clients and are handled
  3002. * by the amdgpu vm/hsa code.
  3003. */
  3004. /**
  3005. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  3006. *
  3007. * @adev: amdgpu_device pointer
  3008. *
  3009. * Update the page table base and flush the VM TLB
  3010. * using the CP (CIK).
  3011. */
  3012. static void gfx_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3013. unsigned vm_id, uint64_t pd_addr)
  3014. {
  3015. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3016. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3017. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3018. WRITE_DATA_DST_SEL(0)));
  3019. if (vm_id < 8) {
  3020. amdgpu_ring_write(ring,
  3021. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3022. } else {
  3023. amdgpu_ring_write(ring,
  3024. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3025. }
  3026. amdgpu_ring_write(ring, 0);
  3027. amdgpu_ring_write(ring, pd_addr >> 12);
  3028. /* bits 0-15 are the VM contexts0-15 */
  3029. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3030. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3031. WRITE_DATA_DST_SEL(0)));
  3032. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3033. amdgpu_ring_write(ring, 0);
  3034. amdgpu_ring_write(ring, 1 << vm_id);
  3035. /* wait for the invalidate to complete */
  3036. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3037. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3038. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3039. WAIT_REG_MEM_ENGINE(0))); /* me */
  3040. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3041. amdgpu_ring_write(ring, 0);
  3042. amdgpu_ring_write(ring, 0); /* ref */
  3043. amdgpu_ring_write(ring, 0); /* mask */
  3044. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3045. /* compute doesn't have PFP */
  3046. if (usepfp) {
  3047. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3048. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3049. amdgpu_ring_write(ring, 0x0);
  3050. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3051. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3052. amdgpu_ring_write(ring, 0);
  3053. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3054. amdgpu_ring_write(ring, 0);
  3055. }
  3056. }
  3057. /*
  3058. * RLC
  3059. * The RLC is a multi-purpose microengine that handles a
  3060. * variety of functions.
  3061. */
  3062. static void gfx_v7_0_rlc_fini(struct amdgpu_device *adev)
  3063. {
  3064. int r;
  3065. /* save restore block */
  3066. if (adev->gfx.rlc.save_restore_obj) {
  3067. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  3068. if (unlikely(r != 0))
  3069. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  3070. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  3071. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3072. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  3073. adev->gfx.rlc.save_restore_obj = NULL;
  3074. }
  3075. /* clear state block */
  3076. if (adev->gfx.rlc.clear_state_obj) {
  3077. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  3078. if (unlikely(r != 0))
  3079. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  3080. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  3081. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3082. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  3083. adev->gfx.rlc.clear_state_obj = NULL;
  3084. }
  3085. /* clear state block */
  3086. if (adev->gfx.rlc.cp_table_obj) {
  3087. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  3088. if (unlikely(r != 0))
  3089. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  3090. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  3091. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3092. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  3093. adev->gfx.rlc.cp_table_obj = NULL;
  3094. }
  3095. }
  3096. static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)
  3097. {
  3098. const u32 *src_ptr;
  3099. volatile u32 *dst_ptr;
  3100. u32 dws, i;
  3101. const struct cs_section_def *cs_data;
  3102. int r;
  3103. /* allocate rlc buffers */
  3104. if (adev->flags & AMD_IS_APU) {
  3105. if (adev->asic_type == CHIP_KAVERI) {
  3106. adev->gfx.rlc.reg_list = spectre_rlc_save_restore_register_list;
  3107. adev->gfx.rlc.reg_list_size =
  3108. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  3109. } else {
  3110. adev->gfx.rlc.reg_list = kalindi_rlc_save_restore_register_list;
  3111. adev->gfx.rlc.reg_list_size =
  3112. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  3113. }
  3114. }
  3115. adev->gfx.rlc.cs_data = ci_cs_data;
  3116. adev->gfx.rlc.cp_table_size = ALIGN(CP_ME_TABLE_SIZE * 5 * 4, 2048); /* CP JT */
  3117. adev->gfx.rlc.cp_table_size += 64 * 1024; /* GDS */
  3118. src_ptr = adev->gfx.rlc.reg_list;
  3119. dws = adev->gfx.rlc.reg_list_size;
  3120. dws += (5 * 16) + 48 + 48 + 64;
  3121. cs_data = adev->gfx.rlc.cs_data;
  3122. if (src_ptr) {
  3123. /* save restore block */
  3124. if (adev->gfx.rlc.save_restore_obj == NULL) {
  3125. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  3126. AMDGPU_GEM_DOMAIN_VRAM,
  3127. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  3128. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  3129. NULL, NULL,
  3130. &adev->gfx.rlc.save_restore_obj);
  3131. if (r) {
  3132. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  3133. return r;
  3134. }
  3135. }
  3136. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  3137. if (unlikely(r != 0)) {
  3138. gfx_v7_0_rlc_fini(adev);
  3139. return r;
  3140. }
  3141. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3142. &adev->gfx.rlc.save_restore_gpu_addr);
  3143. if (r) {
  3144. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3145. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  3146. gfx_v7_0_rlc_fini(adev);
  3147. return r;
  3148. }
  3149. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  3150. if (r) {
  3151. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  3152. gfx_v7_0_rlc_fini(adev);
  3153. return r;
  3154. }
  3155. /* write the sr buffer */
  3156. dst_ptr = adev->gfx.rlc.sr_ptr;
  3157. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3158. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  3159. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  3160. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3161. }
  3162. if (cs_data) {
  3163. /* clear state block */
  3164. adev->gfx.rlc.clear_state_size = dws = gfx_v7_0_get_csb_size(adev);
  3165. if (adev->gfx.rlc.clear_state_obj == NULL) {
  3166. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  3167. AMDGPU_GEM_DOMAIN_VRAM,
  3168. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  3169. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  3170. NULL, NULL,
  3171. &adev->gfx.rlc.clear_state_obj);
  3172. if (r) {
  3173. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  3174. gfx_v7_0_rlc_fini(adev);
  3175. return r;
  3176. }
  3177. }
  3178. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  3179. if (unlikely(r != 0)) {
  3180. gfx_v7_0_rlc_fini(adev);
  3181. return r;
  3182. }
  3183. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3184. &adev->gfx.rlc.clear_state_gpu_addr);
  3185. if (r) {
  3186. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3187. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  3188. gfx_v7_0_rlc_fini(adev);
  3189. return r;
  3190. }
  3191. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  3192. if (r) {
  3193. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  3194. gfx_v7_0_rlc_fini(adev);
  3195. return r;
  3196. }
  3197. /* set up the cs buffer */
  3198. dst_ptr = adev->gfx.rlc.cs_ptr;
  3199. gfx_v7_0_get_csb_buffer(adev, dst_ptr);
  3200. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  3201. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3202. }
  3203. if (adev->gfx.rlc.cp_table_size) {
  3204. if (adev->gfx.rlc.cp_table_obj == NULL) {
  3205. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  3206. AMDGPU_GEM_DOMAIN_VRAM,
  3207. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  3208. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  3209. NULL, NULL,
  3210. &adev->gfx.rlc.cp_table_obj);
  3211. if (r) {
  3212. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  3213. gfx_v7_0_rlc_fini(adev);
  3214. return r;
  3215. }
  3216. }
  3217. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  3218. if (unlikely(r != 0)) {
  3219. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  3220. gfx_v7_0_rlc_fini(adev);
  3221. return r;
  3222. }
  3223. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3224. &adev->gfx.rlc.cp_table_gpu_addr);
  3225. if (r) {
  3226. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3227. dev_warn(adev->dev, "(%d) pin RLC cp_table bo failed\n", r);
  3228. gfx_v7_0_rlc_fini(adev);
  3229. return r;
  3230. }
  3231. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  3232. if (r) {
  3233. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  3234. gfx_v7_0_rlc_fini(adev);
  3235. return r;
  3236. }
  3237. gfx_v7_0_init_cp_pg_table(adev);
  3238. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  3239. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3240. }
  3241. return 0;
  3242. }
  3243. static void gfx_v7_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  3244. {
  3245. u32 tmp;
  3246. tmp = RREG32(mmRLC_LB_CNTL);
  3247. if (enable)
  3248. tmp |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3249. else
  3250. tmp &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3251. WREG32(mmRLC_LB_CNTL, tmp);
  3252. }
  3253. static void gfx_v7_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3254. {
  3255. u32 i, j, k;
  3256. u32 mask;
  3257. mutex_lock(&adev->grbm_idx_mutex);
  3258. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3259. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3260. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  3261. for (k = 0; k < adev->usec_timeout; k++) {
  3262. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3263. break;
  3264. udelay(1);
  3265. }
  3266. }
  3267. }
  3268. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3269. mutex_unlock(&adev->grbm_idx_mutex);
  3270. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3271. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3272. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3273. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3274. for (k = 0; k < adev->usec_timeout; k++) {
  3275. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3276. break;
  3277. udelay(1);
  3278. }
  3279. }
  3280. static void gfx_v7_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  3281. {
  3282. u32 tmp;
  3283. tmp = RREG32(mmRLC_CNTL);
  3284. if (tmp != rlc)
  3285. WREG32(mmRLC_CNTL, rlc);
  3286. }
  3287. static u32 gfx_v7_0_halt_rlc(struct amdgpu_device *adev)
  3288. {
  3289. u32 data, orig;
  3290. orig = data = RREG32(mmRLC_CNTL);
  3291. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  3292. u32 i;
  3293. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  3294. WREG32(mmRLC_CNTL, data);
  3295. for (i = 0; i < adev->usec_timeout; i++) {
  3296. if ((RREG32(mmRLC_GPM_STAT) & RLC_GPM_STAT__RLC_BUSY_MASK) == 0)
  3297. break;
  3298. udelay(1);
  3299. }
  3300. gfx_v7_0_wait_for_rlc_serdes(adev);
  3301. }
  3302. return orig;
  3303. }
  3304. static void gfx_v7_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  3305. {
  3306. u32 tmp, i, mask;
  3307. tmp = 0x1 | (1 << 1);
  3308. WREG32(mmRLC_GPR_REG2, tmp);
  3309. mask = RLC_GPM_STAT__GFX_POWER_STATUS_MASK |
  3310. RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK;
  3311. for (i = 0; i < adev->usec_timeout; i++) {
  3312. if ((RREG32(mmRLC_GPM_STAT) & mask) == mask)
  3313. break;
  3314. udelay(1);
  3315. }
  3316. for (i = 0; i < adev->usec_timeout; i++) {
  3317. if ((RREG32(mmRLC_GPR_REG2) & 0x1) == 0)
  3318. break;
  3319. udelay(1);
  3320. }
  3321. }
  3322. static void gfx_v7_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  3323. {
  3324. u32 tmp;
  3325. tmp = 0x1 | (0 << 1);
  3326. WREG32(mmRLC_GPR_REG2, tmp);
  3327. }
  3328. /**
  3329. * gfx_v7_0_rlc_stop - stop the RLC ME
  3330. *
  3331. * @adev: amdgpu_device pointer
  3332. *
  3333. * Halt the RLC ME (MicroEngine) (CIK).
  3334. */
  3335. static void gfx_v7_0_rlc_stop(struct amdgpu_device *adev)
  3336. {
  3337. WREG32(mmRLC_CNTL, 0);
  3338. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3339. gfx_v7_0_wait_for_rlc_serdes(adev);
  3340. }
  3341. /**
  3342. * gfx_v7_0_rlc_start - start the RLC ME
  3343. *
  3344. * @adev: amdgpu_device pointer
  3345. *
  3346. * Unhalt the RLC ME (MicroEngine) (CIK).
  3347. */
  3348. static void gfx_v7_0_rlc_start(struct amdgpu_device *adev)
  3349. {
  3350. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  3351. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3352. udelay(50);
  3353. }
  3354. static void gfx_v7_0_rlc_reset(struct amdgpu_device *adev)
  3355. {
  3356. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3357. tmp |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3358. WREG32(mmGRBM_SOFT_RESET, tmp);
  3359. udelay(50);
  3360. tmp &= ~GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3361. WREG32(mmGRBM_SOFT_RESET, tmp);
  3362. udelay(50);
  3363. }
  3364. /**
  3365. * gfx_v7_0_rlc_resume - setup the RLC hw
  3366. *
  3367. * @adev: amdgpu_device pointer
  3368. *
  3369. * Initialize the RLC registers, load the ucode,
  3370. * and start the RLC (CIK).
  3371. * Returns 0 for success, -EINVAL if the ucode is not available.
  3372. */
  3373. static int gfx_v7_0_rlc_resume(struct amdgpu_device *adev)
  3374. {
  3375. const struct rlc_firmware_header_v1_0 *hdr;
  3376. const __le32 *fw_data;
  3377. unsigned i, fw_size;
  3378. u32 tmp;
  3379. if (!adev->gfx.rlc_fw)
  3380. return -EINVAL;
  3381. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  3382. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3383. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  3384. adev->gfx.rlc_feature_version = le32_to_cpu(
  3385. hdr->ucode_feature_version);
  3386. gfx_v7_0_rlc_stop(adev);
  3387. /* disable CG */
  3388. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  3389. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3390. gfx_v7_0_rlc_reset(adev);
  3391. gfx_v7_0_init_pg(adev);
  3392. WREG32(mmRLC_LB_CNTR_INIT, 0);
  3393. WREG32(mmRLC_LB_CNTR_MAX, 0x00008000);
  3394. mutex_lock(&adev->grbm_idx_mutex);
  3395. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3396. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  3397. WREG32(mmRLC_LB_PARAMS, 0x00600408);
  3398. WREG32(mmRLC_LB_CNTL, 0x80000004);
  3399. mutex_unlock(&adev->grbm_idx_mutex);
  3400. WREG32(mmRLC_MC_CNTL, 0);
  3401. WREG32(mmRLC_UCODE_CNTL, 0);
  3402. fw_data = (const __le32 *)
  3403. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3404. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3405. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3406. for (i = 0; i < fw_size; i++)
  3407. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3408. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3409. /* XXX - find out what chips support lbpw */
  3410. gfx_v7_0_enable_lbpw(adev, false);
  3411. if (adev->asic_type == CHIP_BONAIRE)
  3412. WREG32(mmRLC_DRIVER_CPDMA_STATUS, 0);
  3413. gfx_v7_0_rlc_start(adev);
  3414. return 0;
  3415. }
  3416. static void gfx_v7_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  3417. {
  3418. u32 data, orig, tmp, tmp2;
  3419. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3420. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3421. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3422. tmp = gfx_v7_0_halt_rlc(adev);
  3423. mutex_lock(&adev->grbm_idx_mutex);
  3424. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3425. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3426. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3427. tmp2 = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3428. RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_0_MASK |
  3429. RLC_SERDES_WR_CTRL__CGLS_ENABLE_MASK;
  3430. WREG32(mmRLC_SERDES_WR_CTRL, tmp2);
  3431. mutex_unlock(&adev->grbm_idx_mutex);
  3432. gfx_v7_0_update_rlc(adev, tmp);
  3433. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3434. } else {
  3435. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3436. RREG32(mmCB_CGTT_SCLK_CTRL);
  3437. RREG32(mmCB_CGTT_SCLK_CTRL);
  3438. RREG32(mmCB_CGTT_SCLK_CTRL);
  3439. RREG32(mmCB_CGTT_SCLK_CTRL);
  3440. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3441. }
  3442. if (orig != data)
  3443. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  3444. }
  3445. static void gfx_v7_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  3446. {
  3447. u32 data, orig, tmp = 0;
  3448. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  3449. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  3450. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  3451. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  3452. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3453. if (orig != data)
  3454. WREG32(mmCP_MEM_SLP_CNTL, data);
  3455. }
  3456. }
  3457. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3458. data |= 0x00000001;
  3459. data &= 0xfffffffd;
  3460. if (orig != data)
  3461. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3462. tmp = gfx_v7_0_halt_rlc(adev);
  3463. mutex_lock(&adev->grbm_idx_mutex);
  3464. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3465. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3466. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3467. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3468. RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_0_MASK;
  3469. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3470. mutex_unlock(&adev->grbm_idx_mutex);
  3471. gfx_v7_0_update_rlc(adev, tmp);
  3472. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  3473. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3474. data &= ~CGTS_SM_CTRL_REG__SM_MODE_MASK;
  3475. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  3476. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  3477. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  3478. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  3479. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  3480. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3481. data &= ~CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK;
  3482. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  3483. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  3484. if (orig != data)
  3485. WREG32(mmCGTS_SM_CTRL_REG, data);
  3486. }
  3487. } else {
  3488. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3489. data |= 0x00000003;
  3490. if (orig != data)
  3491. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3492. data = RREG32(mmRLC_MEM_SLP_CNTL);
  3493. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3494. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3495. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3496. }
  3497. data = RREG32(mmCP_MEM_SLP_CNTL);
  3498. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3499. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3500. WREG32(mmCP_MEM_SLP_CNTL, data);
  3501. }
  3502. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3503. data |= CGTS_SM_CTRL_REG__OVERRIDE_MASK | CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3504. if (orig != data)
  3505. WREG32(mmCGTS_SM_CTRL_REG, data);
  3506. tmp = gfx_v7_0_halt_rlc(adev);
  3507. mutex_lock(&adev->grbm_idx_mutex);
  3508. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3509. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3510. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3511. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK | RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_1_MASK;
  3512. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3513. mutex_unlock(&adev->grbm_idx_mutex);
  3514. gfx_v7_0_update_rlc(adev, tmp);
  3515. }
  3516. }
  3517. static void gfx_v7_0_update_cg(struct amdgpu_device *adev,
  3518. bool enable)
  3519. {
  3520. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3521. /* order matters! */
  3522. if (enable) {
  3523. gfx_v7_0_enable_mgcg(adev, true);
  3524. gfx_v7_0_enable_cgcg(adev, true);
  3525. } else {
  3526. gfx_v7_0_enable_cgcg(adev, false);
  3527. gfx_v7_0_enable_mgcg(adev, false);
  3528. }
  3529. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3530. }
  3531. static void gfx_v7_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  3532. bool enable)
  3533. {
  3534. u32 data, orig;
  3535. orig = data = RREG32(mmRLC_PG_CNTL);
  3536. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
  3537. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3538. else
  3539. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3540. if (orig != data)
  3541. WREG32(mmRLC_PG_CNTL, data);
  3542. }
  3543. static void gfx_v7_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  3544. bool enable)
  3545. {
  3546. u32 data, orig;
  3547. orig = data = RREG32(mmRLC_PG_CNTL);
  3548. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
  3549. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3550. else
  3551. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3552. if (orig != data)
  3553. WREG32(mmRLC_PG_CNTL, data);
  3554. }
  3555. static void gfx_v7_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  3556. {
  3557. u32 data, orig;
  3558. orig = data = RREG32(mmRLC_PG_CNTL);
  3559. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  3560. data &= ~0x8000;
  3561. else
  3562. data |= 0x8000;
  3563. if (orig != data)
  3564. WREG32(mmRLC_PG_CNTL, data);
  3565. }
  3566. static void gfx_v7_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  3567. {
  3568. u32 data, orig;
  3569. orig = data = RREG32(mmRLC_PG_CNTL);
  3570. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GDS))
  3571. data &= ~0x2000;
  3572. else
  3573. data |= 0x2000;
  3574. if (orig != data)
  3575. WREG32(mmRLC_PG_CNTL, data);
  3576. }
  3577. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev)
  3578. {
  3579. const __le32 *fw_data;
  3580. volatile u32 *dst_ptr;
  3581. int me, i, max_me = 4;
  3582. u32 bo_offset = 0;
  3583. u32 table_offset, table_size;
  3584. if (adev->asic_type == CHIP_KAVERI)
  3585. max_me = 5;
  3586. if (adev->gfx.rlc.cp_table_ptr == NULL)
  3587. return;
  3588. /* write the cp table buffer */
  3589. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  3590. for (me = 0; me < max_me; me++) {
  3591. if (me == 0) {
  3592. const struct gfx_firmware_header_v1_0 *hdr =
  3593. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  3594. fw_data = (const __le32 *)
  3595. (adev->gfx.ce_fw->data +
  3596. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3597. table_offset = le32_to_cpu(hdr->jt_offset);
  3598. table_size = le32_to_cpu(hdr->jt_size);
  3599. } else if (me == 1) {
  3600. const struct gfx_firmware_header_v1_0 *hdr =
  3601. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  3602. fw_data = (const __le32 *)
  3603. (adev->gfx.pfp_fw->data +
  3604. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3605. table_offset = le32_to_cpu(hdr->jt_offset);
  3606. table_size = le32_to_cpu(hdr->jt_size);
  3607. } else if (me == 2) {
  3608. const struct gfx_firmware_header_v1_0 *hdr =
  3609. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  3610. fw_data = (const __le32 *)
  3611. (adev->gfx.me_fw->data +
  3612. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3613. table_offset = le32_to_cpu(hdr->jt_offset);
  3614. table_size = le32_to_cpu(hdr->jt_size);
  3615. } else if (me == 3) {
  3616. const struct gfx_firmware_header_v1_0 *hdr =
  3617. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3618. fw_data = (const __le32 *)
  3619. (adev->gfx.mec_fw->data +
  3620. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3621. table_offset = le32_to_cpu(hdr->jt_offset);
  3622. table_size = le32_to_cpu(hdr->jt_size);
  3623. } else {
  3624. const struct gfx_firmware_header_v1_0 *hdr =
  3625. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3626. fw_data = (const __le32 *)
  3627. (adev->gfx.mec2_fw->data +
  3628. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3629. table_offset = le32_to_cpu(hdr->jt_offset);
  3630. table_size = le32_to_cpu(hdr->jt_size);
  3631. }
  3632. for (i = 0; i < table_size; i ++) {
  3633. dst_ptr[bo_offset + i] =
  3634. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  3635. }
  3636. bo_offset += table_size;
  3637. }
  3638. }
  3639. static void gfx_v7_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  3640. bool enable)
  3641. {
  3642. u32 data, orig;
  3643. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  3644. orig = data = RREG32(mmRLC_PG_CNTL);
  3645. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3646. if (orig != data)
  3647. WREG32(mmRLC_PG_CNTL, data);
  3648. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3649. data |= RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3650. if (orig != data)
  3651. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3652. } else {
  3653. orig = data = RREG32(mmRLC_PG_CNTL);
  3654. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3655. if (orig != data)
  3656. WREG32(mmRLC_PG_CNTL, data);
  3657. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3658. data &= ~RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3659. if (orig != data)
  3660. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3661. data = RREG32(mmDB_RENDER_CONTROL);
  3662. }
  3663. }
  3664. static void gfx_v7_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3665. u32 bitmap)
  3666. {
  3667. u32 data;
  3668. if (!bitmap)
  3669. return;
  3670. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3671. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3672. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3673. }
  3674. static u32 gfx_v7_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3675. {
  3676. u32 data, mask;
  3677. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3678. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3679. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3680. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3681. mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3682. return (~data) & mask;
  3683. }
  3684. static void gfx_v7_0_init_ao_cu_mask(struct amdgpu_device *adev)
  3685. {
  3686. u32 tmp;
  3687. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3688. tmp = RREG32(mmRLC_MAX_PG_CU);
  3689. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  3690. tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  3691. WREG32(mmRLC_MAX_PG_CU, tmp);
  3692. }
  3693. static void gfx_v7_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  3694. bool enable)
  3695. {
  3696. u32 data, orig;
  3697. orig = data = RREG32(mmRLC_PG_CNTL);
  3698. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  3699. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3700. else
  3701. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3702. if (orig != data)
  3703. WREG32(mmRLC_PG_CNTL, data);
  3704. }
  3705. static void gfx_v7_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  3706. bool enable)
  3707. {
  3708. u32 data, orig;
  3709. orig = data = RREG32(mmRLC_PG_CNTL);
  3710. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  3711. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3712. else
  3713. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3714. if (orig != data)
  3715. WREG32(mmRLC_PG_CNTL, data);
  3716. }
  3717. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  3718. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  3719. static void gfx_v7_0_init_gfx_cgpg(struct amdgpu_device *adev)
  3720. {
  3721. u32 data, orig;
  3722. u32 i;
  3723. if (adev->gfx.rlc.cs_data) {
  3724. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3725. WREG32(mmRLC_GPM_SCRATCH_DATA, upper_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3726. WREG32(mmRLC_GPM_SCRATCH_DATA, lower_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3727. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.clear_state_size);
  3728. } else {
  3729. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3730. for (i = 0; i < 3; i++)
  3731. WREG32(mmRLC_GPM_SCRATCH_DATA, 0);
  3732. }
  3733. if (adev->gfx.rlc.reg_list) {
  3734. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  3735. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3736. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.reg_list[i]);
  3737. }
  3738. orig = data = RREG32(mmRLC_PG_CNTL);
  3739. data |= RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK;
  3740. if (orig != data)
  3741. WREG32(mmRLC_PG_CNTL, data);
  3742. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  3743. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3744. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3745. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3746. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3747. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3748. data = 0x10101010;
  3749. WREG32(mmRLC_PG_DELAY, data);
  3750. data = RREG32(mmRLC_PG_DELAY_2);
  3751. data &= ~0xff;
  3752. data |= 0x3;
  3753. WREG32(mmRLC_PG_DELAY_2, data);
  3754. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3755. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3756. data |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3757. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3758. }
  3759. static void gfx_v7_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  3760. {
  3761. gfx_v7_0_enable_gfx_cgpg(adev, enable);
  3762. gfx_v7_0_enable_gfx_static_mgpg(adev, enable);
  3763. gfx_v7_0_enable_gfx_dynamic_mgpg(adev, enable);
  3764. }
  3765. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev)
  3766. {
  3767. u32 count = 0;
  3768. const struct cs_section_def *sect = NULL;
  3769. const struct cs_extent_def *ext = NULL;
  3770. if (adev->gfx.rlc.cs_data == NULL)
  3771. return 0;
  3772. /* begin clear state */
  3773. count += 2;
  3774. /* context control state */
  3775. count += 3;
  3776. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3777. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3778. if (sect->id == SECT_CONTEXT)
  3779. count += 2 + ext->reg_count;
  3780. else
  3781. return 0;
  3782. }
  3783. }
  3784. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3785. count += 4;
  3786. /* end clear state */
  3787. count += 2;
  3788. /* clear state */
  3789. count += 2;
  3790. return count;
  3791. }
  3792. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev,
  3793. volatile u32 *buffer)
  3794. {
  3795. u32 count = 0, i;
  3796. const struct cs_section_def *sect = NULL;
  3797. const struct cs_extent_def *ext = NULL;
  3798. if (adev->gfx.rlc.cs_data == NULL)
  3799. return;
  3800. if (buffer == NULL)
  3801. return;
  3802. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3803. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3804. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3805. buffer[count++] = cpu_to_le32(0x80000000);
  3806. buffer[count++] = cpu_to_le32(0x80000000);
  3807. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3808. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3809. if (sect->id == SECT_CONTEXT) {
  3810. buffer[count++] =
  3811. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  3812. buffer[count++] = cpu_to_le32(ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3813. for (i = 0; i < ext->reg_count; i++)
  3814. buffer[count++] = cpu_to_le32(ext->extent[i]);
  3815. } else {
  3816. return;
  3817. }
  3818. }
  3819. }
  3820. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3821. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3822. switch (adev->asic_type) {
  3823. case CHIP_BONAIRE:
  3824. buffer[count++] = cpu_to_le32(0x16000012);
  3825. buffer[count++] = cpu_to_le32(0x00000000);
  3826. break;
  3827. case CHIP_KAVERI:
  3828. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3829. buffer[count++] = cpu_to_le32(0x00000000);
  3830. break;
  3831. case CHIP_KABINI:
  3832. case CHIP_MULLINS:
  3833. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3834. buffer[count++] = cpu_to_le32(0x00000000);
  3835. break;
  3836. case CHIP_HAWAII:
  3837. buffer[count++] = cpu_to_le32(0x3a00161a);
  3838. buffer[count++] = cpu_to_le32(0x0000002e);
  3839. break;
  3840. default:
  3841. buffer[count++] = cpu_to_le32(0x00000000);
  3842. buffer[count++] = cpu_to_le32(0x00000000);
  3843. break;
  3844. }
  3845. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3846. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  3847. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  3848. buffer[count++] = cpu_to_le32(0);
  3849. }
  3850. static void gfx_v7_0_init_pg(struct amdgpu_device *adev)
  3851. {
  3852. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3853. AMD_PG_SUPPORT_GFX_SMG |
  3854. AMD_PG_SUPPORT_GFX_DMG |
  3855. AMD_PG_SUPPORT_CP |
  3856. AMD_PG_SUPPORT_GDS |
  3857. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3858. gfx_v7_0_enable_sclk_slowdown_on_pu(adev, true);
  3859. gfx_v7_0_enable_sclk_slowdown_on_pd(adev, true);
  3860. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3861. gfx_v7_0_init_gfx_cgpg(adev);
  3862. gfx_v7_0_enable_cp_pg(adev, true);
  3863. gfx_v7_0_enable_gds_pg(adev, true);
  3864. }
  3865. gfx_v7_0_init_ao_cu_mask(adev);
  3866. gfx_v7_0_update_gfx_pg(adev, true);
  3867. }
  3868. }
  3869. static void gfx_v7_0_fini_pg(struct amdgpu_device *adev)
  3870. {
  3871. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3872. AMD_PG_SUPPORT_GFX_SMG |
  3873. AMD_PG_SUPPORT_GFX_DMG |
  3874. AMD_PG_SUPPORT_CP |
  3875. AMD_PG_SUPPORT_GDS |
  3876. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3877. gfx_v7_0_update_gfx_pg(adev, false);
  3878. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3879. gfx_v7_0_enable_cp_pg(adev, false);
  3880. gfx_v7_0_enable_gds_pg(adev, false);
  3881. }
  3882. }
  3883. }
  3884. /**
  3885. * gfx_v7_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3886. *
  3887. * @adev: amdgpu_device pointer
  3888. *
  3889. * Fetches a GPU clock counter snapshot (SI).
  3890. * Returns the 64 bit clock counter snapshot.
  3891. */
  3892. static uint64_t gfx_v7_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3893. {
  3894. uint64_t clock;
  3895. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3896. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3897. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3898. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3899. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3900. return clock;
  3901. }
  3902. static void gfx_v7_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3903. uint32_t vmid,
  3904. uint32_t gds_base, uint32_t gds_size,
  3905. uint32_t gws_base, uint32_t gws_size,
  3906. uint32_t oa_base, uint32_t oa_size)
  3907. {
  3908. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3909. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3910. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3911. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3912. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3913. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3914. /* GDS Base */
  3915. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3916. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3917. WRITE_DATA_DST_SEL(0)));
  3918. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3919. amdgpu_ring_write(ring, 0);
  3920. amdgpu_ring_write(ring, gds_base);
  3921. /* GDS Size */
  3922. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3923. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3924. WRITE_DATA_DST_SEL(0)));
  3925. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3926. amdgpu_ring_write(ring, 0);
  3927. amdgpu_ring_write(ring, gds_size);
  3928. /* GWS */
  3929. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3930. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3931. WRITE_DATA_DST_SEL(0)));
  3932. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3933. amdgpu_ring_write(ring, 0);
  3934. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3935. /* OA */
  3936. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3937. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3938. WRITE_DATA_DST_SEL(0)));
  3939. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3940. amdgpu_ring_write(ring, 0);
  3941. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3942. }
  3943. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  3944. {
  3945. WREG32(mmSQ_IND_INDEX,
  3946. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  3947. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  3948. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  3949. (SQ_IND_INDEX__FORCE_READ_MASK));
  3950. return RREG32(mmSQ_IND_DATA);
  3951. }
  3952. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  3953. uint32_t wave, uint32_t thread,
  3954. uint32_t regno, uint32_t num, uint32_t *out)
  3955. {
  3956. WREG32(mmSQ_IND_INDEX,
  3957. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  3958. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  3959. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  3960. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  3961. (SQ_IND_INDEX__FORCE_READ_MASK) |
  3962. (SQ_IND_INDEX__AUTO_INCR_MASK));
  3963. while (num--)
  3964. *(out++) = RREG32(mmSQ_IND_DATA);
  3965. }
  3966. static void gfx_v7_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  3967. {
  3968. /* type 0 wave data */
  3969. dst[(*no_fields)++] = 0;
  3970. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  3971. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  3972. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  3973. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  3974. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  3975. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  3976. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  3977. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  3978. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  3979. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  3980. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  3981. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  3982. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  3983. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  3984. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  3985. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  3986. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  3987. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  3988. }
  3989. static void gfx_v7_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  3990. uint32_t wave, uint32_t start,
  3991. uint32_t size, uint32_t *dst)
  3992. {
  3993. wave_read_regs(
  3994. adev, simd, wave, 0,
  3995. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  3996. }
  3997. static const struct amdgpu_gfx_funcs gfx_v7_0_gfx_funcs = {
  3998. .get_gpu_clock_counter = &gfx_v7_0_get_gpu_clock_counter,
  3999. .select_se_sh = &gfx_v7_0_select_se_sh,
  4000. .read_wave_data = &gfx_v7_0_read_wave_data,
  4001. .read_wave_sgprs = &gfx_v7_0_read_wave_sgprs,
  4002. };
  4003. static const struct amdgpu_rlc_funcs gfx_v7_0_rlc_funcs = {
  4004. .enter_safe_mode = gfx_v7_0_enter_rlc_safe_mode,
  4005. .exit_safe_mode = gfx_v7_0_exit_rlc_safe_mode
  4006. };
  4007. static int gfx_v7_0_early_init(void *handle)
  4008. {
  4009. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4010. adev->gfx.num_gfx_rings = GFX7_NUM_GFX_RINGS;
  4011. adev->gfx.num_compute_rings = GFX7_NUM_COMPUTE_RINGS;
  4012. adev->gfx.funcs = &gfx_v7_0_gfx_funcs;
  4013. adev->gfx.rlc.funcs = &gfx_v7_0_rlc_funcs;
  4014. gfx_v7_0_set_ring_funcs(adev);
  4015. gfx_v7_0_set_irq_funcs(adev);
  4016. gfx_v7_0_set_gds_init(adev);
  4017. return 0;
  4018. }
  4019. static int gfx_v7_0_late_init(void *handle)
  4020. {
  4021. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4022. int r;
  4023. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4024. if (r)
  4025. return r;
  4026. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4027. if (r)
  4028. return r;
  4029. return 0;
  4030. }
  4031. static void gfx_v7_0_gpu_early_init(struct amdgpu_device *adev)
  4032. {
  4033. u32 gb_addr_config;
  4034. u32 mc_shared_chmap, mc_arb_ramcfg;
  4035. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  4036. u32 tmp;
  4037. switch (adev->asic_type) {
  4038. case CHIP_BONAIRE:
  4039. adev->gfx.config.max_shader_engines = 2;
  4040. adev->gfx.config.max_tile_pipes = 4;
  4041. adev->gfx.config.max_cu_per_sh = 7;
  4042. adev->gfx.config.max_sh_per_se = 1;
  4043. adev->gfx.config.max_backends_per_se = 2;
  4044. adev->gfx.config.max_texture_channel_caches = 4;
  4045. adev->gfx.config.max_gprs = 256;
  4046. adev->gfx.config.max_gs_threads = 32;
  4047. adev->gfx.config.max_hw_contexts = 8;
  4048. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  4049. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  4050. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  4051. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  4052. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  4053. break;
  4054. case CHIP_HAWAII:
  4055. adev->gfx.config.max_shader_engines = 4;
  4056. adev->gfx.config.max_tile_pipes = 16;
  4057. adev->gfx.config.max_cu_per_sh = 11;
  4058. adev->gfx.config.max_sh_per_se = 1;
  4059. adev->gfx.config.max_backends_per_se = 4;
  4060. adev->gfx.config.max_texture_channel_caches = 16;
  4061. adev->gfx.config.max_gprs = 256;
  4062. adev->gfx.config.max_gs_threads = 32;
  4063. adev->gfx.config.max_hw_contexts = 8;
  4064. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  4065. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  4066. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  4067. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  4068. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  4069. break;
  4070. case CHIP_KAVERI:
  4071. adev->gfx.config.max_shader_engines = 1;
  4072. adev->gfx.config.max_tile_pipes = 4;
  4073. if ((adev->pdev->device == 0x1304) ||
  4074. (adev->pdev->device == 0x1305) ||
  4075. (adev->pdev->device == 0x130C) ||
  4076. (adev->pdev->device == 0x130F) ||
  4077. (adev->pdev->device == 0x1310) ||
  4078. (adev->pdev->device == 0x1311) ||
  4079. (adev->pdev->device == 0x131C)) {
  4080. adev->gfx.config.max_cu_per_sh = 8;
  4081. adev->gfx.config.max_backends_per_se = 2;
  4082. } else if ((adev->pdev->device == 0x1309) ||
  4083. (adev->pdev->device == 0x130A) ||
  4084. (adev->pdev->device == 0x130D) ||
  4085. (adev->pdev->device == 0x1313) ||
  4086. (adev->pdev->device == 0x131D)) {
  4087. adev->gfx.config.max_cu_per_sh = 6;
  4088. adev->gfx.config.max_backends_per_se = 2;
  4089. } else if ((adev->pdev->device == 0x1306) ||
  4090. (adev->pdev->device == 0x1307) ||
  4091. (adev->pdev->device == 0x130B) ||
  4092. (adev->pdev->device == 0x130E) ||
  4093. (adev->pdev->device == 0x1315) ||
  4094. (adev->pdev->device == 0x131B)) {
  4095. adev->gfx.config.max_cu_per_sh = 4;
  4096. adev->gfx.config.max_backends_per_se = 1;
  4097. } else {
  4098. adev->gfx.config.max_cu_per_sh = 3;
  4099. adev->gfx.config.max_backends_per_se = 1;
  4100. }
  4101. adev->gfx.config.max_sh_per_se = 1;
  4102. adev->gfx.config.max_texture_channel_caches = 4;
  4103. adev->gfx.config.max_gprs = 256;
  4104. adev->gfx.config.max_gs_threads = 16;
  4105. adev->gfx.config.max_hw_contexts = 8;
  4106. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  4107. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  4108. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  4109. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  4110. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  4111. break;
  4112. case CHIP_KABINI:
  4113. case CHIP_MULLINS:
  4114. default:
  4115. adev->gfx.config.max_shader_engines = 1;
  4116. adev->gfx.config.max_tile_pipes = 2;
  4117. adev->gfx.config.max_cu_per_sh = 2;
  4118. adev->gfx.config.max_sh_per_se = 1;
  4119. adev->gfx.config.max_backends_per_se = 1;
  4120. adev->gfx.config.max_texture_channel_caches = 2;
  4121. adev->gfx.config.max_gprs = 256;
  4122. adev->gfx.config.max_gs_threads = 16;
  4123. adev->gfx.config.max_hw_contexts = 8;
  4124. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  4125. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  4126. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  4127. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  4128. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  4129. break;
  4130. }
  4131. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  4132. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  4133. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  4134. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  4135. adev->gfx.config.mem_max_burst_length_bytes = 256;
  4136. if (adev->flags & AMD_IS_APU) {
  4137. /* Get memory bank mapping mode. */
  4138. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  4139. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  4140. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  4141. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  4142. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  4143. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  4144. /* Validate settings in case only one DIMM installed. */
  4145. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  4146. dimm00_addr_map = 0;
  4147. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  4148. dimm01_addr_map = 0;
  4149. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  4150. dimm10_addr_map = 0;
  4151. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  4152. dimm11_addr_map = 0;
  4153. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  4154. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  4155. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  4156. adev->gfx.config.mem_row_size_in_kb = 2;
  4157. else
  4158. adev->gfx.config.mem_row_size_in_kb = 1;
  4159. } else {
  4160. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  4161. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  4162. if (adev->gfx.config.mem_row_size_in_kb > 4)
  4163. adev->gfx.config.mem_row_size_in_kb = 4;
  4164. }
  4165. /* XXX use MC settings? */
  4166. adev->gfx.config.shader_engine_tile_size = 32;
  4167. adev->gfx.config.num_gpus = 1;
  4168. adev->gfx.config.multi_gpu_tile_size = 64;
  4169. /* fix up row size */
  4170. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  4171. switch (adev->gfx.config.mem_row_size_in_kb) {
  4172. case 1:
  4173. default:
  4174. gb_addr_config |= (0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4175. break;
  4176. case 2:
  4177. gb_addr_config |= (1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4178. break;
  4179. case 4:
  4180. gb_addr_config |= (2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4181. break;
  4182. }
  4183. adev->gfx.config.gb_addr_config = gb_addr_config;
  4184. }
  4185. static int gfx_v7_0_sw_init(void *handle)
  4186. {
  4187. struct amdgpu_ring *ring;
  4188. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4189. int i, r;
  4190. /* EOP Event */
  4191. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  4192. if (r)
  4193. return r;
  4194. /* Privileged reg */
  4195. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  4196. if (r)
  4197. return r;
  4198. /* Privileged inst */
  4199. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  4200. if (r)
  4201. return r;
  4202. gfx_v7_0_scratch_init(adev);
  4203. r = gfx_v7_0_init_microcode(adev);
  4204. if (r) {
  4205. DRM_ERROR("Failed to load gfx firmware!\n");
  4206. return r;
  4207. }
  4208. r = gfx_v7_0_rlc_init(adev);
  4209. if (r) {
  4210. DRM_ERROR("Failed to init rlc BOs!\n");
  4211. return r;
  4212. }
  4213. /* allocate mec buffers */
  4214. r = gfx_v7_0_mec_init(adev);
  4215. if (r) {
  4216. DRM_ERROR("Failed to init MEC BOs!\n");
  4217. return r;
  4218. }
  4219. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  4220. ring = &adev->gfx.gfx_ring[i];
  4221. ring->ring_obj = NULL;
  4222. sprintf(ring->name, "gfx");
  4223. r = amdgpu_ring_init(adev, ring, 1024,
  4224. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  4225. if (r)
  4226. return r;
  4227. }
  4228. /* set up the compute queues */
  4229. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4230. unsigned irq_type;
  4231. /* max 32 queues per MEC */
  4232. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  4233. DRM_ERROR("Too many (%d) compute rings!\n", i);
  4234. break;
  4235. }
  4236. ring = &adev->gfx.compute_ring[i];
  4237. ring->ring_obj = NULL;
  4238. ring->use_doorbell = true;
  4239. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  4240. ring->me = 1; /* first MEC */
  4241. ring->pipe = i / 8;
  4242. ring->queue = i % 8;
  4243. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  4244. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  4245. /* type-2 packets are deprecated on MEC, use type-3 instead */
  4246. r = amdgpu_ring_init(adev, ring, 1024,
  4247. &adev->gfx.eop_irq, irq_type);
  4248. if (r)
  4249. return r;
  4250. }
  4251. /* reserve GDS, GWS and OA resource for gfx */
  4252. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  4253. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  4254. &adev->gds.gds_gfx_bo, NULL, NULL);
  4255. if (r)
  4256. return r;
  4257. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  4258. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  4259. &adev->gds.gws_gfx_bo, NULL, NULL);
  4260. if (r)
  4261. return r;
  4262. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  4263. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  4264. &adev->gds.oa_gfx_bo, NULL, NULL);
  4265. if (r)
  4266. return r;
  4267. adev->gfx.ce_ram_size = 0x8000;
  4268. gfx_v7_0_gpu_early_init(adev);
  4269. return r;
  4270. }
  4271. static int gfx_v7_0_sw_fini(void *handle)
  4272. {
  4273. int i;
  4274. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4275. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  4276. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  4277. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  4278. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4279. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  4280. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4281. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  4282. gfx_v7_0_cp_compute_fini(adev);
  4283. gfx_v7_0_rlc_fini(adev);
  4284. gfx_v7_0_mec_fini(adev);
  4285. gfx_v7_0_free_microcode(adev);
  4286. return 0;
  4287. }
  4288. static int gfx_v7_0_hw_init(void *handle)
  4289. {
  4290. int r;
  4291. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4292. gfx_v7_0_gpu_init(adev);
  4293. /* init rlc */
  4294. r = gfx_v7_0_rlc_resume(adev);
  4295. if (r)
  4296. return r;
  4297. r = gfx_v7_0_cp_resume(adev);
  4298. if (r)
  4299. return r;
  4300. return r;
  4301. }
  4302. static int gfx_v7_0_hw_fini(void *handle)
  4303. {
  4304. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4305. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4306. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4307. gfx_v7_0_cp_enable(adev, false);
  4308. gfx_v7_0_rlc_stop(adev);
  4309. gfx_v7_0_fini_pg(adev);
  4310. return 0;
  4311. }
  4312. static int gfx_v7_0_suspend(void *handle)
  4313. {
  4314. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4315. return gfx_v7_0_hw_fini(adev);
  4316. }
  4317. static int gfx_v7_0_resume(void *handle)
  4318. {
  4319. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4320. return gfx_v7_0_hw_init(adev);
  4321. }
  4322. static bool gfx_v7_0_is_idle(void *handle)
  4323. {
  4324. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4325. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  4326. return false;
  4327. else
  4328. return true;
  4329. }
  4330. static int gfx_v7_0_wait_for_idle(void *handle)
  4331. {
  4332. unsigned i;
  4333. u32 tmp;
  4334. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4335. for (i = 0; i < adev->usec_timeout; i++) {
  4336. /* read MC_STATUS */
  4337. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4338. if (!tmp)
  4339. return 0;
  4340. udelay(1);
  4341. }
  4342. return -ETIMEDOUT;
  4343. }
  4344. static int gfx_v7_0_soft_reset(void *handle)
  4345. {
  4346. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4347. u32 tmp;
  4348. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4349. /* GRBM_STATUS */
  4350. tmp = RREG32(mmGRBM_STATUS);
  4351. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4352. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4353. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4354. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4355. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4356. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  4357. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK |
  4358. GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK;
  4359. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4360. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK;
  4361. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4362. }
  4363. /* GRBM_STATUS2 */
  4364. tmp = RREG32(mmGRBM_STATUS2);
  4365. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  4366. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  4367. /* SRBM_STATUS */
  4368. tmp = RREG32(mmSRBM_STATUS);
  4369. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  4370. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4371. if (grbm_soft_reset || srbm_soft_reset) {
  4372. /* disable CG/PG */
  4373. gfx_v7_0_fini_pg(adev);
  4374. gfx_v7_0_update_cg(adev, false);
  4375. /* stop the rlc */
  4376. gfx_v7_0_rlc_stop(adev);
  4377. /* Disable GFX parsing/prefetching */
  4378. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  4379. /* Disable MEC parsing/prefetching */
  4380. WREG32(mmCP_MEC_CNTL, CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  4381. if (grbm_soft_reset) {
  4382. tmp = RREG32(mmGRBM_SOFT_RESET);
  4383. tmp |= grbm_soft_reset;
  4384. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4385. WREG32(mmGRBM_SOFT_RESET, tmp);
  4386. tmp = RREG32(mmGRBM_SOFT_RESET);
  4387. udelay(50);
  4388. tmp &= ~grbm_soft_reset;
  4389. WREG32(mmGRBM_SOFT_RESET, tmp);
  4390. tmp = RREG32(mmGRBM_SOFT_RESET);
  4391. }
  4392. if (srbm_soft_reset) {
  4393. tmp = RREG32(mmSRBM_SOFT_RESET);
  4394. tmp |= srbm_soft_reset;
  4395. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4396. WREG32(mmSRBM_SOFT_RESET, tmp);
  4397. tmp = RREG32(mmSRBM_SOFT_RESET);
  4398. udelay(50);
  4399. tmp &= ~srbm_soft_reset;
  4400. WREG32(mmSRBM_SOFT_RESET, tmp);
  4401. tmp = RREG32(mmSRBM_SOFT_RESET);
  4402. }
  4403. /* Wait a little for things to settle down */
  4404. udelay(50);
  4405. }
  4406. return 0;
  4407. }
  4408. static void gfx_v7_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4409. enum amdgpu_interrupt_state state)
  4410. {
  4411. u32 cp_int_cntl;
  4412. switch (state) {
  4413. case AMDGPU_IRQ_STATE_DISABLE:
  4414. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4415. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4416. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4417. break;
  4418. case AMDGPU_IRQ_STATE_ENABLE:
  4419. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4420. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4421. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4422. break;
  4423. default:
  4424. break;
  4425. }
  4426. }
  4427. static void gfx_v7_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4428. int me, int pipe,
  4429. enum amdgpu_interrupt_state state)
  4430. {
  4431. u32 mec_int_cntl, mec_int_cntl_reg;
  4432. /*
  4433. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4434. * handles the setting of interrupts for this specific pipe. All other
  4435. * pipes' interrupts are set by amdkfd.
  4436. */
  4437. if (me == 1) {
  4438. switch (pipe) {
  4439. case 0:
  4440. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4441. break;
  4442. default:
  4443. DRM_DEBUG("invalid pipe %d\n", pipe);
  4444. return;
  4445. }
  4446. } else {
  4447. DRM_DEBUG("invalid me %d\n", me);
  4448. return;
  4449. }
  4450. switch (state) {
  4451. case AMDGPU_IRQ_STATE_DISABLE:
  4452. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4453. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4454. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4455. break;
  4456. case AMDGPU_IRQ_STATE_ENABLE:
  4457. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4458. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4459. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4460. break;
  4461. default:
  4462. break;
  4463. }
  4464. }
  4465. static int gfx_v7_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4466. struct amdgpu_irq_src *src,
  4467. unsigned type,
  4468. enum amdgpu_interrupt_state state)
  4469. {
  4470. u32 cp_int_cntl;
  4471. switch (state) {
  4472. case AMDGPU_IRQ_STATE_DISABLE:
  4473. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4474. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4475. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4476. break;
  4477. case AMDGPU_IRQ_STATE_ENABLE:
  4478. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4479. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4480. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4481. break;
  4482. default:
  4483. break;
  4484. }
  4485. return 0;
  4486. }
  4487. static int gfx_v7_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4488. struct amdgpu_irq_src *src,
  4489. unsigned type,
  4490. enum amdgpu_interrupt_state state)
  4491. {
  4492. u32 cp_int_cntl;
  4493. switch (state) {
  4494. case AMDGPU_IRQ_STATE_DISABLE:
  4495. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4496. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4497. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4498. break;
  4499. case AMDGPU_IRQ_STATE_ENABLE:
  4500. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4501. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4502. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4503. break;
  4504. default:
  4505. break;
  4506. }
  4507. return 0;
  4508. }
  4509. static int gfx_v7_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4510. struct amdgpu_irq_src *src,
  4511. unsigned type,
  4512. enum amdgpu_interrupt_state state)
  4513. {
  4514. switch (type) {
  4515. case AMDGPU_CP_IRQ_GFX_EOP:
  4516. gfx_v7_0_set_gfx_eop_interrupt_state(adev, state);
  4517. break;
  4518. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4519. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4520. break;
  4521. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4522. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4523. break;
  4524. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4525. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4526. break;
  4527. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4528. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4529. break;
  4530. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4531. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4532. break;
  4533. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4534. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4535. break;
  4536. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4537. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4538. break;
  4539. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4540. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4541. break;
  4542. default:
  4543. break;
  4544. }
  4545. return 0;
  4546. }
  4547. static int gfx_v7_0_eop_irq(struct amdgpu_device *adev,
  4548. struct amdgpu_irq_src *source,
  4549. struct amdgpu_iv_entry *entry)
  4550. {
  4551. u8 me_id, pipe_id;
  4552. struct amdgpu_ring *ring;
  4553. int i;
  4554. DRM_DEBUG("IH: CP EOP\n");
  4555. me_id = (entry->ring_id & 0x0c) >> 2;
  4556. pipe_id = (entry->ring_id & 0x03) >> 0;
  4557. switch (me_id) {
  4558. case 0:
  4559. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4560. break;
  4561. case 1:
  4562. case 2:
  4563. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4564. ring = &adev->gfx.compute_ring[i];
  4565. if ((ring->me == me_id) && (ring->pipe == pipe_id))
  4566. amdgpu_fence_process(ring);
  4567. }
  4568. break;
  4569. }
  4570. return 0;
  4571. }
  4572. static int gfx_v7_0_priv_reg_irq(struct amdgpu_device *adev,
  4573. struct amdgpu_irq_src *source,
  4574. struct amdgpu_iv_entry *entry)
  4575. {
  4576. DRM_ERROR("Illegal register access in command stream\n");
  4577. schedule_work(&adev->reset_work);
  4578. return 0;
  4579. }
  4580. static int gfx_v7_0_priv_inst_irq(struct amdgpu_device *adev,
  4581. struct amdgpu_irq_src *source,
  4582. struct amdgpu_iv_entry *entry)
  4583. {
  4584. DRM_ERROR("Illegal instruction in command stream\n");
  4585. // XXX soft reset the gfx block only
  4586. schedule_work(&adev->reset_work);
  4587. return 0;
  4588. }
  4589. static int gfx_v7_0_set_clockgating_state(void *handle,
  4590. enum amd_clockgating_state state)
  4591. {
  4592. bool gate = false;
  4593. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4594. if (state == AMD_CG_STATE_GATE)
  4595. gate = true;
  4596. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  4597. /* order matters! */
  4598. if (gate) {
  4599. gfx_v7_0_enable_mgcg(adev, true);
  4600. gfx_v7_0_enable_cgcg(adev, true);
  4601. } else {
  4602. gfx_v7_0_enable_cgcg(adev, false);
  4603. gfx_v7_0_enable_mgcg(adev, false);
  4604. }
  4605. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  4606. return 0;
  4607. }
  4608. static int gfx_v7_0_set_powergating_state(void *handle,
  4609. enum amd_powergating_state state)
  4610. {
  4611. bool gate = false;
  4612. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4613. if (state == AMD_PG_STATE_GATE)
  4614. gate = true;
  4615. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  4616. AMD_PG_SUPPORT_GFX_SMG |
  4617. AMD_PG_SUPPORT_GFX_DMG |
  4618. AMD_PG_SUPPORT_CP |
  4619. AMD_PG_SUPPORT_GDS |
  4620. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  4621. gfx_v7_0_update_gfx_pg(adev, gate);
  4622. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  4623. gfx_v7_0_enable_cp_pg(adev, gate);
  4624. gfx_v7_0_enable_gds_pg(adev, gate);
  4625. }
  4626. }
  4627. return 0;
  4628. }
  4629. static const struct amd_ip_funcs gfx_v7_0_ip_funcs = {
  4630. .name = "gfx_v7_0",
  4631. .early_init = gfx_v7_0_early_init,
  4632. .late_init = gfx_v7_0_late_init,
  4633. .sw_init = gfx_v7_0_sw_init,
  4634. .sw_fini = gfx_v7_0_sw_fini,
  4635. .hw_init = gfx_v7_0_hw_init,
  4636. .hw_fini = gfx_v7_0_hw_fini,
  4637. .suspend = gfx_v7_0_suspend,
  4638. .resume = gfx_v7_0_resume,
  4639. .is_idle = gfx_v7_0_is_idle,
  4640. .wait_for_idle = gfx_v7_0_wait_for_idle,
  4641. .soft_reset = gfx_v7_0_soft_reset,
  4642. .set_clockgating_state = gfx_v7_0_set_clockgating_state,
  4643. .set_powergating_state = gfx_v7_0_set_powergating_state,
  4644. };
  4645. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_gfx = {
  4646. .type = AMDGPU_RING_TYPE_GFX,
  4647. .align_mask = 0xff,
  4648. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4649. .get_rptr = gfx_v7_0_ring_get_rptr,
  4650. .get_wptr = gfx_v7_0_ring_get_wptr_gfx,
  4651. .set_wptr = gfx_v7_0_ring_set_wptr_gfx,
  4652. .emit_frame_size =
  4653. 20 + /* gfx_v7_0_ring_emit_gds_switch */
  4654. 7 + /* gfx_v7_0_ring_emit_hdp_flush */
  4655. 5 + /* gfx_v7_0_ring_emit_hdp_invalidate */
  4656. 12 + 12 + 12 + /* gfx_v7_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  4657. 7 + 4 + /* gfx_v7_0_ring_emit_pipeline_sync */
  4658. 17 + 6 + /* gfx_v7_0_ring_emit_vm_flush */
  4659. 3 + 4, /* gfx_v7_ring_emit_cntxcntl including vgt flush*/
  4660. .emit_ib_size = 4, /* gfx_v7_0_ring_emit_ib_gfx */
  4661. .emit_ib = gfx_v7_0_ring_emit_ib_gfx,
  4662. .emit_fence = gfx_v7_0_ring_emit_fence_gfx,
  4663. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4664. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4665. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4666. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4667. .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
  4668. .test_ring = gfx_v7_0_ring_test_ring,
  4669. .test_ib = gfx_v7_0_ring_test_ib,
  4670. .insert_nop = amdgpu_ring_insert_nop,
  4671. .pad_ib = amdgpu_ring_generic_pad_ib,
  4672. .emit_cntxcntl = gfx_v7_ring_emit_cntxcntl,
  4673. };
  4674. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = {
  4675. .type = AMDGPU_RING_TYPE_COMPUTE,
  4676. .align_mask = 0xff,
  4677. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4678. .get_rptr = gfx_v7_0_ring_get_rptr,
  4679. .get_wptr = gfx_v7_0_ring_get_wptr_compute,
  4680. .set_wptr = gfx_v7_0_ring_set_wptr_compute,
  4681. .emit_frame_size =
  4682. 20 + /* gfx_v7_0_ring_emit_gds_switch */
  4683. 7 + /* gfx_v7_0_ring_emit_hdp_flush */
  4684. 5 + /* gfx_v7_0_ring_emit_hdp_invalidate */
  4685. 7 + /* gfx_v7_0_ring_emit_pipeline_sync */
  4686. 17 + /* gfx_v7_0_ring_emit_vm_flush */
  4687. 7 + 7 + 7, /* gfx_v7_0_ring_emit_fence_compute x3 for user fence, vm fence */
  4688. .emit_ib_size = 4, /* gfx_v7_0_ring_emit_ib_compute */
  4689. .emit_ib = gfx_v7_0_ring_emit_ib_compute,
  4690. .emit_fence = gfx_v7_0_ring_emit_fence_compute,
  4691. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4692. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4693. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4694. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4695. .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
  4696. .test_ring = gfx_v7_0_ring_test_ring,
  4697. .test_ib = gfx_v7_0_ring_test_ib,
  4698. .insert_nop = amdgpu_ring_insert_nop,
  4699. .pad_ib = amdgpu_ring_generic_pad_ib,
  4700. };
  4701. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  4702. {
  4703. int i;
  4704. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4705. adev->gfx.gfx_ring[i].funcs = &gfx_v7_0_ring_funcs_gfx;
  4706. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4707. adev->gfx.compute_ring[i].funcs = &gfx_v7_0_ring_funcs_compute;
  4708. }
  4709. static const struct amdgpu_irq_src_funcs gfx_v7_0_eop_irq_funcs = {
  4710. .set = gfx_v7_0_set_eop_interrupt_state,
  4711. .process = gfx_v7_0_eop_irq,
  4712. };
  4713. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_reg_irq_funcs = {
  4714. .set = gfx_v7_0_set_priv_reg_fault_state,
  4715. .process = gfx_v7_0_priv_reg_irq,
  4716. };
  4717. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_inst_irq_funcs = {
  4718. .set = gfx_v7_0_set_priv_inst_fault_state,
  4719. .process = gfx_v7_0_priv_inst_irq,
  4720. };
  4721. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  4722. {
  4723. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4724. adev->gfx.eop_irq.funcs = &gfx_v7_0_eop_irq_funcs;
  4725. adev->gfx.priv_reg_irq.num_types = 1;
  4726. adev->gfx.priv_reg_irq.funcs = &gfx_v7_0_priv_reg_irq_funcs;
  4727. adev->gfx.priv_inst_irq.num_types = 1;
  4728. adev->gfx.priv_inst_irq.funcs = &gfx_v7_0_priv_inst_irq_funcs;
  4729. }
  4730. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev)
  4731. {
  4732. /* init asci gds info */
  4733. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4734. adev->gds.gws.total_size = 64;
  4735. adev->gds.oa.total_size = 16;
  4736. if (adev->gds.mem.total_size == 64 * 1024) {
  4737. adev->gds.mem.gfx_partition_size = 4096;
  4738. adev->gds.mem.cs_partition_size = 4096;
  4739. adev->gds.gws.gfx_partition_size = 4;
  4740. adev->gds.gws.cs_partition_size = 4;
  4741. adev->gds.oa.gfx_partition_size = 4;
  4742. adev->gds.oa.cs_partition_size = 1;
  4743. } else {
  4744. adev->gds.mem.gfx_partition_size = 1024;
  4745. adev->gds.mem.cs_partition_size = 1024;
  4746. adev->gds.gws.gfx_partition_size = 16;
  4747. adev->gds.gws.cs_partition_size = 16;
  4748. adev->gds.oa.gfx_partition_size = 4;
  4749. adev->gds.oa.cs_partition_size = 4;
  4750. }
  4751. }
  4752. static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev)
  4753. {
  4754. int i, j, k, counter, active_cu_number = 0;
  4755. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4756. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  4757. unsigned disable_masks[4 * 2];
  4758. memset(cu_info, 0, sizeof(*cu_info));
  4759. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  4760. mutex_lock(&adev->grbm_idx_mutex);
  4761. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4762. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4763. mask = 1;
  4764. ao_bitmap = 0;
  4765. counter = 0;
  4766. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  4767. if (i < 4 && j < 2)
  4768. gfx_v7_0_set_user_cu_inactive_bitmap(
  4769. adev, disable_masks[i * 2 + j]);
  4770. bitmap = gfx_v7_0_get_cu_active_bitmap(adev);
  4771. cu_info->bitmap[i][j] = bitmap;
  4772. for (k = 0; k < 16; k ++) {
  4773. if (bitmap & mask) {
  4774. if (counter < 2)
  4775. ao_bitmap |= mask;
  4776. counter ++;
  4777. }
  4778. mask <<= 1;
  4779. }
  4780. active_cu_number += counter;
  4781. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4782. }
  4783. }
  4784. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4785. mutex_unlock(&adev->grbm_idx_mutex);
  4786. cu_info->number = active_cu_number;
  4787. cu_info->ao_cu_mask = ao_cu_mask;
  4788. }
  4789. const struct amdgpu_ip_block_version gfx_v7_0_ip_block =
  4790. {
  4791. .type = AMD_IP_BLOCK_TYPE_GFX,
  4792. .major = 7,
  4793. .minor = 0,
  4794. .rev = 0,
  4795. .funcs = &gfx_v7_0_ip_funcs,
  4796. };
  4797. const struct amdgpu_ip_block_version gfx_v7_1_ip_block =
  4798. {
  4799. .type = AMD_IP_BLOCK_TYPE_GFX,
  4800. .major = 7,
  4801. .minor = 1,
  4802. .rev = 0,
  4803. .funcs = &gfx_v7_0_ip_funcs,
  4804. };
  4805. const struct amdgpu_ip_block_version gfx_v7_2_ip_block =
  4806. {
  4807. .type = AMD_IP_BLOCK_TYPE_GFX,
  4808. .major = 7,
  4809. .minor = 2,
  4810. .rev = 0,
  4811. .funcs = &gfx_v7_0_ip_funcs,
  4812. };
  4813. const struct amdgpu_ip_block_version gfx_v7_3_ip_block =
  4814. {
  4815. .type = AMD_IP_BLOCK_TYPE_GFX,
  4816. .major = 7,
  4817. .minor = 3,
  4818. .rev = 0,
  4819. .funcs = &gfx_v7_0_ip_funcs,
  4820. };