gfx_v6_0.c 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_ih.h"
  26. #include "amdgpu_gfx.h"
  27. #include "amdgpu_ucode.h"
  28. #include "si/clearstate_si.h"
  29. #include "bif/bif_3_0_d.h"
  30. #include "bif/bif_3_0_sh_mask.h"
  31. #include "oss/oss_1_0_d.h"
  32. #include "oss/oss_1_0_sh_mask.h"
  33. #include "gca/gfx_6_0_d.h"
  34. #include "gca/gfx_6_0_sh_mask.h"
  35. #include "gmc/gmc_6_0_d.h"
  36. #include "gmc/gmc_6_0_sh_mask.h"
  37. #include "dce/dce_6_0_d.h"
  38. #include "dce/dce_6_0_sh_mask.h"
  39. #include "gca/gfx_7_2_enum.h"
  40. #include "si_enums.h"
  41. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  42. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
  44. MODULE_FIRMWARE("radeon/tahiti_pfp.bin");
  45. MODULE_FIRMWARE("radeon/tahiti_me.bin");
  46. MODULE_FIRMWARE("radeon/tahiti_ce.bin");
  47. MODULE_FIRMWARE("radeon/tahiti_rlc.bin");
  48. MODULE_FIRMWARE("radeon/pitcairn_pfp.bin");
  49. MODULE_FIRMWARE("radeon/pitcairn_me.bin");
  50. MODULE_FIRMWARE("radeon/pitcairn_ce.bin");
  51. MODULE_FIRMWARE("radeon/pitcairn_rlc.bin");
  52. MODULE_FIRMWARE("radeon/verde_pfp.bin");
  53. MODULE_FIRMWARE("radeon/verde_me.bin");
  54. MODULE_FIRMWARE("radeon/verde_ce.bin");
  55. MODULE_FIRMWARE("radeon/verde_rlc.bin");
  56. MODULE_FIRMWARE("radeon/oland_pfp.bin");
  57. MODULE_FIRMWARE("radeon/oland_me.bin");
  58. MODULE_FIRMWARE("radeon/oland_ce.bin");
  59. MODULE_FIRMWARE("radeon/oland_rlc.bin");
  60. MODULE_FIRMWARE("radeon/hainan_pfp.bin");
  61. MODULE_FIRMWARE("radeon/hainan_me.bin");
  62. MODULE_FIRMWARE("radeon/hainan_ce.bin");
  63. MODULE_FIRMWARE("radeon/hainan_rlc.bin");
  64. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
  65. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  66. //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
  67. static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
  68. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  69. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  70. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  71. #define MICRO_TILE_MODE(x) ((x) << 0)
  72. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  73. #define BANK_WIDTH(x) ((x) << 14)
  74. #define BANK_HEIGHT(x) ((x) << 16)
  75. #define MACRO_TILE_ASPECT(x) ((x) << 18)
  76. #define NUM_BANKS(x) ((x) << 20)
  77. static const u32 verde_rlc_save_restore_register_list[] =
  78. {
  79. (0x8000 << 16) | (0x98f4 >> 2),
  80. 0x00000000,
  81. (0x8040 << 16) | (0x98f4 >> 2),
  82. 0x00000000,
  83. (0x8000 << 16) | (0xe80 >> 2),
  84. 0x00000000,
  85. (0x8040 << 16) | (0xe80 >> 2),
  86. 0x00000000,
  87. (0x8000 << 16) | (0x89bc >> 2),
  88. 0x00000000,
  89. (0x8040 << 16) | (0x89bc >> 2),
  90. 0x00000000,
  91. (0x8000 << 16) | (0x8c1c >> 2),
  92. 0x00000000,
  93. (0x8040 << 16) | (0x8c1c >> 2),
  94. 0x00000000,
  95. (0x9c00 << 16) | (0x98f0 >> 2),
  96. 0x00000000,
  97. (0x9c00 << 16) | (0xe7c >> 2),
  98. 0x00000000,
  99. (0x8000 << 16) | (0x9148 >> 2),
  100. 0x00000000,
  101. (0x8040 << 16) | (0x9148 >> 2),
  102. 0x00000000,
  103. (0x9c00 << 16) | (0x9150 >> 2),
  104. 0x00000000,
  105. (0x9c00 << 16) | (0x897c >> 2),
  106. 0x00000000,
  107. (0x9c00 << 16) | (0x8d8c >> 2),
  108. 0x00000000,
  109. (0x9c00 << 16) | (0xac54 >> 2),
  110. 0X00000000,
  111. 0x3,
  112. (0x9c00 << 16) | (0x98f8 >> 2),
  113. 0x00000000,
  114. (0x9c00 << 16) | (0x9910 >> 2),
  115. 0x00000000,
  116. (0x9c00 << 16) | (0x9914 >> 2),
  117. 0x00000000,
  118. (0x9c00 << 16) | (0x9918 >> 2),
  119. 0x00000000,
  120. (0x9c00 << 16) | (0x991c >> 2),
  121. 0x00000000,
  122. (0x9c00 << 16) | (0x9920 >> 2),
  123. 0x00000000,
  124. (0x9c00 << 16) | (0x9924 >> 2),
  125. 0x00000000,
  126. (0x9c00 << 16) | (0x9928 >> 2),
  127. 0x00000000,
  128. (0x9c00 << 16) | (0x992c >> 2),
  129. 0x00000000,
  130. (0x9c00 << 16) | (0x9930 >> 2),
  131. 0x00000000,
  132. (0x9c00 << 16) | (0x9934 >> 2),
  133. 0x00000000,
  134. (0x9c00 << 16) | (0x9938 >> 2),
  135. 0x00000000,
  136. (0x9c00 << 16) | (0x993c >> 2),
  137. 0x00000000,
  138. (0x9c00 << 16) | (0x9940 >> 2),
  139. 0x00000000,
  140. (0x9c00 << 16) | (0x9944 >> 2),
  141. 0x00000000,
  142. (0x9c00 << 16) | (0x9948 >> 2),
  143. 0x00000000,
  144. (0x9c00 << 16) | (0x994c >> 2),
  145. 0x00000000,
  146. (0x9c00 << 16) | (0x9950 >> 2),
  147. 0x00000000,
  148. (0x9c00 << 16) | (0x9954 >> 2),
  149. 0x00000000,
  150. (0x9c00 << 16) | (0x9958 >> 2),
  151. 0x00000000,
  152. (0x9c00 << 16) | (0x995c >> 2),
  153. 0x00000000,
  154. (0x9c00 << 16) | (0x9960 >> 2),
  155. 0x00000000,
  156. (0x9c00 << 16) | (0x9964 >> 2),
  157. 0x00000000,
  158. (0x9c00 << 16) | (0x9968 >> 2),
  159. 0x00000000,
  160. (0x9c00 << 16) | (0x996c >> 2),
  161. 0x00000000,
  162. (0x9c00 << 16) | (0x9970 >> 2),
  163. 0x00000000,
  164. (0x9c00 << 16) | (0x9974 >> 2),
  165. 0x00000000,
  166. (0x9c00 << 16) | (0x9978 >> 2),
  167. 0x00000000,
  168. (0x9c00 << 16) | (0x997c >> 2),
  169. 0x00000000,
  170. (0x9c00 << 16) | (0x9980 >> 2),
  171. 0x00000000,
  172. (0x9c00 << 16) | (0x9984 >> 2),
  173. 0x00000000,
  174. (0x9c00 << 16) | (0x9988 >> 2),
  175. 0x00000000,
  176. (0x9c00 << 16) | (0x998c >> 2),
  177. 0x00000000,
  178. (0x9c00 << 16) | (0x8c00 >> 2),
  179. 0x00000000,
  180. (0x9c00 << 16) | (0x8c14 >> 2),
  181. 0x00000000,
  182. (0x9c00 << 16) | (0x8c04 >> 2),
  183. 0x00000000,
  184. (0x9c00 << 16) | (0x8c08 >> 2),
  185. 0x00000000,
  186. (0x8000 << 16) | (0x9b7c >> 2),
  187. 0x00000000,
  188. (0x8040 << 16) | (0x9b7c >> 2),
  189. 0x00000000,
  190. (0x8000 << 16) | (0xe84 >> 2),
  191. 0x00000000,
  192. (0x8040 << 16) | (0xe84 >> 2),
  193. 0x00000000,
  194. (0x8000 << 16) | (0x89c0 >> 2),
  195. 0x00000000,
  196. (0x8040 << 16) | (0x89c0 >> 2),
  197. 0x00000000,
  198. (0x8000 << 16) | (0x914c >> 2),
  199. 0x00000000,
  200. (0x8040 << 16) | (0x914c >> 2),
  201. 0x00000000,
  202. (0x8000 << 16) | (0x8c20 >> 2),
  203. 0x00000000,
  204. (0x8040 << 16) | (0x8c20 >> 2),
  205. 0x00000000,
  206. (0x8000 << 16) | (0x9354 >> 2),
  207. 0x00000000,
  208. (0x8040 << 16) | (0x9354 >> 2),
  209. 0x00000000,
  210. (0x9c00 << 16) | (0x9060 >> 2),
  211. 0x00000000,
  212. (0x9c00 << 16) | (0x9364 >> 2),
  213. 0x00000000,
  214. (0x9c00 << 16) | (0x9100 >> 2),
  215. 0x00000000,
  216. (0x9c00 << 16) | (0x913c >> 2),
  217. 0x00000000,
  218. (0x8000 << 16) | (0x90e0 >> 2),
  219. 0x00000000,
  220. (0x8000 << 16) | (0x90e4 >> 2),
  221. 0x00000000,
  222. (0x8000 << 16) | (0x90e8 >> 2),
  223. 0x00000000,
  224. (0x8040 << 16) | (0x90e0 >> 2),
  225. 0x00000000,
  226. (0x8040 << 16) | (0x90e4 >> 2),
  227. 0x00000000,
  228. (0x8040 << 16) | (0x90e8 >> 2),
  229. 0x00000000,
  230. (0x9c00 << 16) | (0x8bcc >> 2),
  231. 0x00000000,
  232. (0x9c00 << 16) | (0x8b24 >> 2),
  233. 0x00000000,
  234. (0x9c00 << 16) | (0x88c4 >> 2),
  235. 0x00000000,
  236. (0x9c00 << 16) | (0x8e50 >> 2),
  237. 0x00000000,
  238. (0x9c00 << 16) | (0x8c0c >> 2),
  239. 0x00000000,
  240. (0x9c00 << 16) | (0x8e58 >> 2),
  241. 0x00000000,
  242. (0x9c00 << 16) | (0x8e5c >> 2),
  243. 0x00000000,
  244. (0x9c00 << 16) | (0x9508 >> 2),
  245. 0x00000000,
  246. (0x9c00 << 16) | (0x950c >> 2),
  247. 0x00000000,
  248. (0x9c00 << 16) | (0x9494 >> 2),
  249. 0x00000000,
  250. (0x9c00 << 16) | (0xac0c >> 2),
  251. 0x00000000,
  252. (0x9c00 << 16) | (0xac10 >> 2),
  253. 0x00000000,
  254. (0x9c00 << 16) | (0xac14 >> 2),
  255. 0x00000000,
  256. (0x9c00 << 16) | (0xae00 >> 2),
  257. 0x00000000,
  258. (0x9c00 << 16) | (0xac08 >> 2),
  259. 0x00000000,
  260. (0x9c00 << 16) | (0x88d4 >> 2),
  261. 0x00000000,
  262. (0x9c00 << 16) | (0x88c8 >> 2),
  263. 0x00000000,
  264. (0x9c00 << 16) | (0x88cc >> 2),
  265. 0x00000000,
  266. (0x9c00 << 16) | (0x89b0 >> 2),
  267. 0x00000000,
  268. (0x9c00 << 16) | (0x8b10 >> 2),
  269. 0x00000000,
  270. (0x9c00 << 16) | (0x8a14 >> 2),
  271. 0x00000000,
  272. (0x9c00 << 16) | (0x9830 >> 2),
  273. 0x00000000,
  274. (0x9c00 << 16) | (0x9834 >> 2),
  275. 0x00000000,
  276. (0x9c00 << 16) | (0x9838 >> 2),
  277. 0x00000000,
  278. (0x9c00 << 16) | (0x9a10 >> 2),
  279. 0x00000000,
  280. (0x8000 << 16) | (0x9870 >> 2),
  281. 0x00000000,
  282. (0x8000 << 16) | (0x9874 >> 2),
  283. 0x00000000,
  284. (0x8001 << 16) | (0x9870 >> 2),
  285. 0x00000000,
  286. (0x8001 << 16) | (0x9874 >> 2),
  287. 0x00000000,
  288. (0x8040 << 16) | (0x9870 >> 2),
  289. 0x00000000,
  290. (0x8040 << 16) | (0x9874 >> 2),
  291. 0x00000000,
  292. (0x8041 << 16) | (0x9870 >> 2),
  293. 0x00000000,
  294. (0x8041 << 16) | (0x9874 >> 2),
  295. 0x00000000,
  296. 0x00000000
  297. };
  298. static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
  299. {
  300. const char *chip_name;
  301. char fw_name[30];
  302. int err;
  303. const struct gfx_firmware_header_v1_0 *cp_hdr;
  304. const struct rlc_firmware_header_v1_0 *rlc_hdr;
  305. DRM_DEBUG("\n");
  306. switch (adev->asic_type) {
  307. case CHIP_TAHITI:
  308. chip_name = "tahiti";
  309. break;
  310. case CHIP_PITCAIRN:
  311. chip_name = "pitcairn";
  312. break;
  313. case CHIP_VERDE:
  314. chip_name = "verde";
  315. break;
  316. case CHIP_OLAND:
  317. chip_name = "oland";
  318. break;
  319. case CHIP_HAINAN:
  320. chip_name = "hainan";
  321. break;
  322. default: BUG();
  323. }
  324. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  325. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  326. if (err)
  327. goto out;
  328. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  329. if (err)
  330. goto out;
  331. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  332. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  333. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  335. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  336. if (err)
  337. goto out;
  338. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  339. if (err)
  340. goto out;
  341. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  342. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  343. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  344. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  345. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  346. if (err)
  347. goto out;
  348. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  349. if (err)
  350. goto out;
  351. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  352. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  353. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  354. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  355. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  356. if (err)
  357. goto out;
  358. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  359. rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  360. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  361. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  362. out:
  363. if (err) {
  364. printk(KERN_ERR
  365. "gfx6: Failed to load firmware \"%s\"\n",
  366. fw_name);
  367. release_firmware(adev->gfx.pfp_fw);
  368. adev->gfx.pfp_fw = NULL;
  369. release_firmware(adev->gfx.me_fw);
  370. adev->gfx.me_fw = NULL;
  371. release_firmware(adev->gfx.ce_fw);
  372. adev->gfx.ce_fw = NULL;
  373. release_firmware(adev->gfx.rlc_fw);
  374. adev->gfx.rlc_fw = NULL;
  375. }
  376. return err;
  377. }
  378. static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
  379. {
  380. const u32 num_tile_mode_states = 32;
  381. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  382. switch (adev->gfx.config.mem_row_size_in_kb) {
  383. case 1:
  384. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  385. break;
  386. case 2:
  387. default:
  388. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  389. break;
  390. case 4:
  391. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  392. break;
  393. }
  394. if (adev->asic_type == CHIP_VERDE) {
  395. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  396. switch (reg_offset) {
  397. case 0:
  398. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  399. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  400. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  401. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  402. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  403. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  404. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  405. NUM_BANKS(ADDR_SURF_16_BANK));
  406. break;
  407. case 1:
  408. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  409. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  410. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  411. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  412. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  413. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  414. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  415. NUM_BANKS(ADDR_SURF_16_BANK));
  416. break;
  417. case 2:
  418. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  419. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  420. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  421. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  422. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  423. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  424. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  425. NUM_BANKS(ADDR_SURF_16_BANK));
  426. break;
  427. case 3:
  428. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  429. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  430. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  431. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  434. NUM_BANKS(ADDR_SURF_8_BANK) |
  435. TILE_SPLIT(split_equal_to_row_size));
  436. break;
  437. case 4:
  438. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  439. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  440. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  441. break;
  442. case 5:
  443. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  444. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  445. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  446. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  447. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  448. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  449. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  450. NUM_BANKS(ADDR_SURF_4_BANK));
  451. break;
  452. case 6:
  453. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  454. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  455. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  456. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  457. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  458. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  459. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  460. NUM_BANKS(ADDR_SURF_4_BANK));
  461. break;
  462. case 7:
  463. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  464. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  465. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  466. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  467. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  468. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  469. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  470. NUM_BANKS(ADDR_SURF_2_BANK));
  471. break;
  472. case 8:
  473. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED));
  474. break;
  475. case 9:
  476. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  477. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  478. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  479. break;
  480. case 10:
  481. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  482. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  483. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  484. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  485. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  486. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  487. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  488. NUM_BANKS(ADDR_SURF_16_BANK));
  489. break;
  490. case 11:
  491. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  492. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  493. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  494. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  495. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  496. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  497. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  498. NUM_BANKS(ADDR_SURF_16_BANK));
  499. break;
  500. case 12:
  501. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  502. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  503. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  504. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  505. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  506. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  507. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  508. NUM_BANKS(ADDR_SURF_16_BANK));
  509. break;
  510. case 13:
  511. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  512. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  513. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  514. break;
  515. case 14:
  516. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  517. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  518. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  519. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  520. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  521. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  522. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  523. NUM_BANKS(ADDR_SURF_16_BANK));
  524. break;
  525. case 15:
  526. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  527. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  528. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  529. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  530. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  531. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  532. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  533. NUM_BANKS(ADDR_SURF_16_BANK));
  534. break;
  535. case 16:
  536. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  537. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  538. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  539. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  540. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  541. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  542. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  543. NUM_BANKS(ADDR_SURF_16_BANK));
  544. break;
  545. case 17:
  546. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  547. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  548. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  549. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  550. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  551. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  552. NUM_BANKS(ADDR_SURF_16_BANK) |
  553. TILE_SPLIT(split_equal_to_row_size));
  554. break;
  555. case 18:
  556. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  557. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  558. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  559. break;
  560. case 19:
  561. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  562. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  563. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  564. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  565. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  566. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  567. NUM_BANKS(ADDR_SURF_16_BANK) |
  568. TILE_SPLIT(split_equal_to_row_size));
  569. break;
  570. case 20:
  571. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  572. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  573. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  574. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  575. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  576. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  577. NUM_BANKS(ADDR_SURF_16_BANK) |
  578. TILE_SPLIT(split_equal_to_row_size));
  579. break;
  580. case 21:
  581. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  582. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  583. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  584. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  585. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  586. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  587. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  588. NUM_BANKS(ADDR_SURF_8_BANK));
  589. break;
  590. case 22:
  591. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  592. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  593. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  594. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  595. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  596. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  597. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  598. NUM_BANKS(ADDR_SURF_8_BANK));
  599. break;
  600. case 23:
  601. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  602. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  603. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  604. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  605. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  606. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  607. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  608. NUM_BANKS(ADDR_SURF_4_BANK));
  609. break;
  610. case 24:
  611. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  612. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  613. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  614. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  615. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  618. NUM_BANKS(ADDR_SURF_4_BANK));
  619. break;
  620. case 25:
  621. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  622. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  623. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  624. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  625. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  628. NUM_BANKS(ADDR_SURF_2_BANK));
  629. break;
  630. case 26:
  631. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  632. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  633. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  634. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  635. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  636. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  637. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  638. NUM_BANKS(ADDR_SURF_2_BANK));
  639. break;
  640. case 27:
  641. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  642. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  643. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  644. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  645. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  646. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  647. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  648. NUM_BANKS(ADDR_SURF_2_BANK));
  649. break;
  650. case 28:
  651. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  652. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  653. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  654. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  655. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  658. NUM_BANKS(ADDR_SURF_2_BANK));
  659. break;
  660. case 29:
  661. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  662. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  663. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  664. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  665. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  666. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  667. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  668. NUM_BANKS(ADDR_SURF_2_BANK));
  669. break;
  670. case 30:
  671. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  672. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  673. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  674. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  675. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  676. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  677. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  678. NUM_BANKS(ADDR_SURF_2_BANK));
  679. break;
  680. default:
  681. continue;
  682. }
  683. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  684. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  685. }
  686. } else if (adev->asic_type == CHIP_OLAND ||
  687. adev->asic_type == CHIP_HAINAN) {
  688. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  689. switch (reg_offset) {
  690. case 0:
  691. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  692. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  693. PIPE_CONFIG(ADDR_SURF_P2) |
  694. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  695. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  696. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  697. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  698. NUM_BANKS(ADDR_SURF_16_BANK));
  699. break;
  700. case 1:
  701. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  702. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  703. PIPE_CONFIG(ADDR_SURF_P2) |
  704. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  705. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  706. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  707. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  708. NUM_BANKS(ADDR_SURF_16_BANK));
  709. break;
  710. case 2:
  711. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  712. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  713. PIPE_CONFIG(ADDR_SURF_P2) |
  714. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  715. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  716. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  717. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  718. NUM_BANKS(ADDR_SURF_16_BANK));
  719. break;
  720. case 3:
  721. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  722. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  723. PIPE_CONFIG(ADDR_SURF_P2) |
  724. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  725. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  726. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  727. NUM_BANKS(ADDR_SURF_8_BANK) |
  728. TILE_SPLIT(split_equal_to_row_size));
  729. break;
  730. case 4:
  731. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  732. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  733. PIPE_CONFIG(ADDR_SURF_P2));
  734. break;
  735. case 5:
  736. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  737. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  738. PIPE_CONFIG(ADDR_SURF_P2) |
  739. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  740. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  741. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  742. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  743. NUM_BANKS(ADDR_SURF_8_BANK));
  744. break;
  745. case 6:
  746. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  747. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  748. PIPE_CONFIG(ADDR_SURF_P2) |
  749. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  750. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  751. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  752. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  753. NUM_BANKS(ADDR_SURF_8_BANK));
  754. break;
  755. case 7:
  756. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  757. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  758. PIPE_CONFIG(ADDR_SURF_P2) |
  759. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  760. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  761. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  762. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  763. NUM_BANKS(ADDR_SURF_4_BANK));
  764. break;
  765. case 8:
  766. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED));
  767. break;
  768. case 9:
  769. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  770. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  771. PIPE_CONFIG(ADDR_SURF_P2));
  772. break;
  773. case 10:
  774. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  775. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  776. PIPE_CONFIG(ADDR_SURF_P2) |
  777. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  778. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  779. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  780. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  781. NUM_BANKS(ADDR_SURF_16_BANK));
  782. break;
  783. case 11:
  784. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  785. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  786. PIPE_CONFIG(ADDR_SURF_P2) |
  787. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  788. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  789. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  790. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  791. NUM_BANKS(ADDR_SURF_16_BANK));
  792. break;
  793. case 12:
  794. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  795. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  796. PIPE_CONFIG(ADDR_SURF_P2) |
  797. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  798. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  799. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  800. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  801. NUM_BANKS(ADDR_SURF_16_BANK));
  802. break;
  803. case 13:
  804. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  805. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  806. PIPE_CONFIG(ADDR_SURF_P2));
  807. break;
  808. case 14:
  809. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  810. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  811. PIPE_CONFIG(ADDR_SURF_P2) |
  812. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  813. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  814. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  815. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  816. NUM_BANKS(ADDR_SURF_16_BANK));
  817. break;
  818. case 15:
  819. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  820. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  821. PIPE_CONFIG(ADDR_SURF_P2) |
  822. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  823. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  824. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  825. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  826. NUM_BANKS(ADDR_SURF_16_BANK));
  827. break;
  828. case 16:
  829. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  830. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  831. PIPE_CONFIG(ADDR_SURF_P2) |
  832. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  833. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  834. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  835. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  836. NUM_BANKS(ADDR_SURF_16_BANK));
  837. break;
  838. case 17:
  839. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  840. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  841. PIPE_CONFIG(ADDR_SURF_P2) |
  842. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  843. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  844. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  845. NUM_BANKS(ADDR_SURF_16_BANK) |
  846. TILE_SPLIT(split_equal_to_row_size));
  847. break;
  848. case 18:
  849. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  850. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  851. PIPE_CONFIG(ADDR_SURF_P2));
  852. break;
  853. case 19:
  854. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  855. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  856. PIPE_CONFIG(ADDR_SURF_P2) |
  857. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  858. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  859. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  860. NUM_BANKS(ADDR_SURF_16_BANK) |
  861. TILE_SPLIT(split_equal_to_row_size));
  862. break;
  863. case 20:
  864. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  865. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  866. PIPE_CONFIG(ADDR_SURF_P2) |
  867. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  868. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  869. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  870. NUM_BANKS(ADDR_SURF_16_BANK) |
  871. TILE_SPLIT(split_equal_to_row_size));
  872. break;
  873. case 21:
  874. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  875. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  876. PIPE_CONFIG(ADDR_SURF_P2) |
  877. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  878. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  879. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  880. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  881. NUM_BANKS(ADDR_SURF_8_BANK));
  882. break;
  883. case 22:
  884. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  885. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  886. PIPE_CONFIG(ADDR_SURF_P2) |
  887. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  888. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  889. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  890. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  891. NUM_BANKS(ADDR_SURF_8_BANK));
  892. break;
  893. case 23:
  894. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  895. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  896. PIPE_CONFIG(ADDR_SURF_P2) |
  897. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  898. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  901. NUM_BANKS(ADDR_SURF_8_BANK));
  902. break;
  903. case 24:
  904. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  905. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  906. PIPE_CONFIG(ADDR_SURF_P2) |
  907. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  908. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  909. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  910. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  911. NUM_BANKS(ADDR_SURF_8_BANK));
  912. break;
  913. case 25:
  914. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  915. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  916. PIPE_CONFIG(ADDR_SURF_P2) |
  917. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  918. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  919. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  920. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  921. NUM_BANKS(ADDR_SURF_4_BANK));
  922. break;
  923. case 26:
  924. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  925. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  926. PIPE_CONFIG(ADDR_SURF_P2) |
  927. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  928. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  929. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  930. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  931. NUM_BANKS(ADDR_SURF_4_BANK));
  932. break;
  933. case 27:
  934. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  935. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  936. PIPE_CONFIG(ADDR_SURF_P2) |
  937. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  938. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  939. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  940. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  941. NUM_BANKS(ADDR_SURF_4_BANK));
  942. break;
  943. case 28:
  944. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  945. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  946. PIPE_CONFIG(ADDR_SURF_P2) |
  947. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  948. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  949. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  950. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  951. NUM_BANKS(ADDR_SURF_4_BANK));
  952. break;
  953. case 29:
  954. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  955. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  956. PIPE_CONFIG(ADDR_SURF_P2) |
  957. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  958. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  959. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  960. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  961. NUM_BANKS(ADDR_SURF_4_BANK));
  962. break;
  963. case 30:
  964. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  965. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  966. PIPE_CONFIG(ADDR_SURF_P2) |
  967. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  968. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  969. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  970. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  971. NUM_BANKS(ADDR_SURF_4_BANK));
  972. break;
  973. default:
  974. continue;
  975. }
  976. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  977. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  978. }
  979. } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
  980. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  981. switch (reg_offset) {
  982. case 0:
  983. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  984. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  985. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  986. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  987. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  988. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  989. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  990. NUM_BANKS(ADDR_SURF_16_BANK));
  991. break;
  992. case 1:
  993. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  994. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  995. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  996. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  997. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1000. NUM_BANKS(ADDR_SURF_16_BANK));
  1001. break;
  1002. case 2:
  1003. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1004. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1005. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1006. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1007. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1008. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1009. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1010. NUM_BANKS(ADDR_SURF_16_BANK));
  1011. break;
  1012. case 3:
  1013. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1014. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1015. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1016. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1017. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1018. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1019. NUM_BANKS(ADDR_SURF_4_BANK) |
  1020. TILE_SPLIT(split_equal_to_row_size));
  1021. break;
  1022. case 4:
  1023. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1024. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1025. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16));
  1026. break;
  1027. case 5:
  1028. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1029. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1030. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1031. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1032. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1033. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1034. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1035. NUM_BANKS(ADDR_SURF_2_BANK));
  1036. break;
  1037. case 6:
  1038. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1039. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1040. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1041. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1042. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1043. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1044. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1045. NUM_BANKS(ADDR_SURF_2_BANK));
  1046. break;
  1047. case 7:
  1048. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1049. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1050. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1051. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1052. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1055. NUM_BANKS(ADDR_SURF_2_BANK));
  1056. break;
  1057. case 8:
  1058. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED));
  1059. break;
  1060. case 9:
  1061. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1062. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1063. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16));
  1064. break;
  1065. case 10:
  1066. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1067. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1068. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1069. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1070. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1073. NUM_BANKS(ADDR_SURF_16_BANK));
  1074. break;
  1075. case 11:
  1076. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1077. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1078. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1079. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1080. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1083. NUM_BANKS(ADDR_SURF_16_BANK));
  1084. break;
  1085. case 12:
  1086. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1087. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1088. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1089. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1090. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1093. NUM_BANKS(ADDR_SURF_16_BANK));
  1094. break;
  1095. case 13:
  1096. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1097. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1098. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16));
  1099. break;
  1100. case 14:
  1101. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1102. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1103. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1104. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1105. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1106. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1107. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1108. NUM_BANKS(ADDR_SURF_16_BANK));
  1109. break;
  1110. case 15:
  1111. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1112. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1113. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1114. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1115. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1116. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1117. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1118. NUM_BANKS(ADDR_SURF_16_BANK));
  1119. break;
  1120. case 16:
  1121. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1122. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1123. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1124. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1125. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1126. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1127. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1128. NUM_BANKS(ADDR_SURF_16_BANK));
  1129. break;
  1130. case 17:
  1131. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1132. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1133. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1134. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1135. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1136. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1137. NUM_BANKS(ADDR_SURF_16_BANK) |
  1138. TILE_SPLIT(split_equal_to_row_size));
  1139. break;
  1140. case 18:
  1141. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1142. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1143. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16));
  1144. break;
  1145. case 19:
  1146. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1147. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1148. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1149. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1150. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1151. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1152. NUM_BANKS(ADDR_SURF_16_BANK) |
  1153. TILE_SPLIT(split_equal_to_row_size));
  1154. break;
  1155. case 20:
  1156. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1157. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1158. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1159. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1162. NUM_BANKS(ADDR_SURF_16_BANK) |
  1163. TILE_SPLIT(split_equal_to_row_size));
  1164. break;
  1165. case 21:
  1166. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1167. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1168. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1169. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1170. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1173. NUM_BANKS(ADDR_SURF_4_BANK));
  1174. break;
  1175. case 22:
  1176. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1177. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1178. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1179. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1180. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1183. NUM_BANKS(ADDR_SURF_4_BANK));
  1184. break;
  1185. case 23:
  1186. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1187. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1188. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1189. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1190. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1191. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1192. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1193. NUM_BANKS(ADDR_SURF_2_BANK));
  1194. break;
  1195. case 24:
  1196. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1197. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1198. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1199. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1200. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1201. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1202. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1203. NUM_BANKS(ADDR_SURF_2_BANK));
  1204. break;
  1205. case 25:
  1206. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1207. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1208. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1209. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1210. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1211. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1212. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1213. NUM_BANKS(ADDR_SURF_2_BANK));
  1214. break;
  1215. case 26:
  1216. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1217. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1218. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1219. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1220. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1221. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1222. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1223. NUM_BANKS(ADDR_SURF_2_BANK));
  1224. break;
  1225. case 27:
  1226. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1227. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1228. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1229. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1230. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1231. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1232. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1233. NUM_BANKS(ADDR_SURF_2_BANK));
  1234. break;
  1235. case 28:
  1236. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1237. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1238. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1239. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1240. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1241. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1242. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1243. NUM_BANKS(ADDR_SURF_2_BANK));
  1244. break;
  1245. case 29:
  1246. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1247. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1248. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1249. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1250. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1251. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1252. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1253. NUM_BANKS(ADDR_SURF_2_BANK));
  1254. break;
  1255. case 30:
  1256. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1257. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1258. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1259. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1260. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1261. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1262. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1263. NUM_BANKS(ADDR_SURF_2_BANK));
  1264. break;
  1265. default:
  1266. continue;
  1267. }
  1268. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1269. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1270. }
  1271. } else{
  1272. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1273. }
  1274. }
  1275. static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
  1276. u32 sh_num, u32 instance)
  1277. {
  1278. u32 data;
  1279. if (instance == 0xffffffff)
  1280. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1281. else
  1282. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1283. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1284. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1285. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1286. else if (se_num == 0xffffffff)
  1287. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1288. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1289. else if (sh_num == 0xffffffff)
  1290. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1291. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1292. else
  1293. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1294. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1295. WREG32(mmGRBM_GFX_INDEX, data);
  1296. }
  1297. static u32 gfx_v6_0_create_bitmask(u32 bit_width)
  1298. {
  1299. return (u32)(((u64)1 << bit_width) - 1);
  1300. }
  1301. static u32 gfx_v6_0_get_rb_disabled(struct amdgpu_device *adev,
  1302. u32 max_rb_num_per_se,
  1303. u32 sh_per_se)
  1304. {
  1305. u32 data, mask;
  1306. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1307. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1308. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1309. data >>= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1310. mask = gfx_v6_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  1311. return data & mask;
  1312. }
  1313. static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
  1314. {
  1315. switch (adev->asic_type) {
  1316. case CHIP_TAHITI:
  1317. case CHIP_PITCAIRN:
  1318. *rconf |=
  1319. (2 << PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT) |
  1320. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  1321. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  1322. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT) |
  1323. (2 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT) |
  1324. (2 << PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT) |
  1325. (2 << PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT);
  1326. break;
  1327. case CHIP_VERDE:
  1328. *rconf |=
  1329. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  1330. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  1331. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT);
  1332. break;
  1333. case CHIP_OLAND:
  1334. *rconf |= (1 << PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT);
  1335. break;
  1336. case CHIP_HAINAN:
  1337. *rconf |= 0x0;
  1338. break;
  1339. default:
  1340. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1341. break;
  1342. }
  1343. }
  1344. static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  1345. u32 raster_config, unsigned rb_mask,
  1346. unsigned num_rb)
  1347. {
  1348. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  1349. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  1350. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  1351. unsigned rb_per_se = num_rb / num_se;
  1352. unsigned se_mask[4];
  1353. unsigned se;
  1354. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  1355. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  1356. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  1357. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  1358. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  1359. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  1360. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  1361. for (se = 0; se < num_se; se++) {
  1362. unsigned raster_config_se = raster_config;
  1363. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  1364. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  1365. int idx = (se / 2) * 2;
  1366. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  1367. raster_config_se &= ~PA_SC_RASTER_CONFIG__SE_MAP_MASK;
  1368. if (!se_mask[idx]) {
  1369. raster_config_se |= RASTER_CONFIG_SE_MAP_3 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  1370. } else {
  1371. raster_config_se |= RASTER_CONFIG_SE_MAP_0 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  1372. }
  1373. }
  1374. pkr0_mask &= rb_mask;
  1375. pkr1_mask &= rb_mask;
  1376. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  1377. raster_config_se &= ~PA_SC_RASTER_CONFIG__PKR_MAP_MASK;
  1378. if (!pkr0_mask) {
  1379. raster_config_se |= RASTER_CONFIG_PKR_MAP_3 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  1380. } else {
  1381. raster_config_se |= RASTER_CONFIG_PKR_MAP_0 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  1382. }
  1383. }
  1384. if (rb_per_se >= 2) {
  1385. unsigned rb0_mask = 1 << (se * rb_per_se);
  1386. unsigned rb1_mask = rb0_mask << 1;
  1387. rb0_mask &= rb_mask;
  1388. rb1_mask &= rb_mask;
  1389. if (!rb0_mask || !rb1_mask) {
  1390. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK;
  1391. if (!rb0_mask) {
  1392. raster_config_se |=
  1393. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1394. } else {
  1395. raster_config_se |=
  1396. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1397. }
  1398. }
  1399. if (rb_per_se > 2) {
  1400. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  1401. rb1_mask = rb0_mask << 1;
  1402. rb0_mask &= rb_mask;
  1403. rb1_mask &= rb_mask;
  1404. if (!rb0_mask || !rb1_mask) {
  1405. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK;
  1406. if (!rb0_mask) {
  1407. raster_config_se |=
  1408. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1409. } else {
  1410. raster_config_se |=
  1411. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1412. }
  1413. }
  1414. }
  1415. }
  1416. /* GRBM_GFX_INDEX has a different offset on SI */
  1417. gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  1418. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  1419. }
  1420. /* GRBM_GFX_INDEX has a different offset on SI */
  1421. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1422. }
  1423. static void gfx_v6_0_setup_rb(struct amdgpu_device *adev,
  1424. u32 se_num, u32 sh_per_se,
  1425. u32 max_rb_num_per_se)
  1426. {
  1427. int i, j;
  1428. u32 data, mask;
  1429. u32 disabled_rbs = 0;
  1430. u32 enabled_rbs = 0;
  1431. unsigned num_rb_pipes;
  1432. mutex_lock(&adev->grbm_idx_mutex);
  1433. for (i = 0; i < se_num; i++) {
  1434. for (j = 0; j < sh_per_se; j++) {
  1435. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1436. data = gfx_v6_0_get_rb_disabled(adev, max_rb_num_per_se, sh_per_se);
  1437. disabled_rbs |= data << ((i * sh_per_se + j) * 2);
  1438. }
  1439. }
  1440. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1441. mutex_unlock(&adev->grbm_idx_mutex);
  1442. mask = 1;
  1443. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1444. if (!(disabled_rbs & mask))
  1445. enabled_rbs |= mask;
  1446. mask <<= 1;
  1447. }
  1448. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1449. adev->gfx.config.num_rbs = hweight32(enabled_rbs);
  1450. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1451. adev->gfx.config.max_shader_engines, 16);
  1452. mutex_lock(&adev->grbm_idx_mutex);
  1453. for (i = 0; i < se_num; i++) {
  1454. gfx_v6_0_select_se_sh(adev, i, 0xffffffff, 0xffffffff);
  1455. data = 0;
  1456. for (j = 0; j < sh_per_se; j++) {
  1457. switch (enabled_rbs & 3) {
  1458. case 1:
  1459. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1460. break;
  1461. case 2:
  1462. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1463. break;
  1464. case 3:
  1465. default:
  1466. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1467. break;
  1468. }
  1469. enabled_rbs >>= 2;
  1470. }
  1471. gfx_v6_0_raster_config(adev, &data);
  1472. if (!adev->gfx.config.backend_enable_mask ||
  1473. adev->gfx.config.num_rbs >= num_rb_pipes)
  1474. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1475. else
  1476. gfx_v6_0_write_harvested_raster_configs(adev, data,
  1477. adev->gfx.config.backend_enable_mask,
  1478. num_rb_pipes);
  1479. }
  1480. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1481. mutex_unlock(&adev->grbm_idx_mutex);
  1482. }
  1483. /*
  1484. static void gmc_v6_0_init_compute_vmid(struct amdgpu_device *adev)
  1485. {
  1486. }
  1487. */
  1488. static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev, u32 cu_per_sh)
  1489. {
  1490. u32 data, mask;
  1491. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  1492. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  1493. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  1494. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  1495. mask = gfx_v6_0_create_bitmask(cu_per_sh);
  1496. return ~data & mask;
  1497. }
  1498. static void gfx_v6_0_setup_spi(struct amdgpu_device *adev,
  1499. u32 se_num, u32 sh_per_se,
  1500. u32 cu_per_sh)
  1501. {
  1502. int i, j, k;
  1503. u32 data, mask;
  1504. u32 active_cu = 0;
  1505. mutex_lock(&adev->grbm_idx_mutex);
  1506. for (i = 0; i < se_num; i++) {
  1507. for (j = 0; j < sh_per_se; j++) {
  1508. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1509. data = RREG32(mmSPI_STATIC_THREAD_MGMT_3);
  1510. active_cu = gfx_v6_0_get_cu_enabled(adev, cu_per_sh);
  1511. mask = 1;
  1512. for (k = 0; k < 16; k++) {
  1513. mask <<= k;
  1514. if (active_cu & mask) {
  1515. data &= ~mask;
  1516. WREG32(mmSPI_STATIC_THREAD_MGMT_3, data);
  1517. break;
  1518. }
  1519. }
  1520. }
  1521. }
  1522. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1523. mutex_unlock(&adev->grbm_idx_mutex);
  1524. }
  1525. static void gfx_v6_0_gpu_init(struct amdgpu_device *adev)
  1526. {
  1527. u32 gb_addr_config = 0;
  1528. u32 mc_shared_chmap, mc_arb_ramcfg;
  1529. u32 sx_debug_1;
  1530. u32 hdp_host_path_cntl;
  1531. u32 tmp;
  1532. switch (adev->asic_type) {
  1533. case CHIP_TAHITI:
  1534. adev->gfx.config.max_shader_engines = 2;
  1535. adev->gfx.config.max_tile_pipes = 12;
  1536. adev->gfx.config.max_cu_per_sh = 8;
  1537. adev->gfx.config.max_sh_per_se = 2;
  1538. adev->gfx.config.max_backends_per_se = 4;
  1539. adev->gfx.config.max_texture_channel_caches = 12;
  1540. adev->gfx.config.max_gprs = 256;
  1541. adev->gfx.config.max_gs_threads = 32;
  1542. adev->gfx.config.max_hw_contexts = 8;
  1543. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1544. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1545. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1546. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1547. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1548. break;
  1549. case CHIP_PITCAIRN:
  1550. adev->gfx.config.max_shader_engines = 2;
  1551. adev->gfx.config.max_tile_pipes = 8;
  1552. adev->gfx.config.max_cu_per_sh = 5;
  1553. adev->gfx.config.max_sh_per_se = 2;
  1554. adev->gfx.config.max_backends_per_se = 4;
  1555. adev->gfx.config.max_texture_channel_caches = 8;
  1556. adev->gfx.config.max_gprs = 256;
  1557. adev->gfx.config.max_gs_threads = 32;
  1558. adev->gfx.config.max_hw_contexts = 8;
  1559. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1560. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1561. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1562. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1563. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1564. break;
  1565. case CHIP_VERDE:
  1566. adev->gfx.config.max_shader_engines = 1;
  1567. adev->gfx.config.max_tile_pipes = 4;
  1568. adev->gfx.config.max_cu_per_sh = 5;
  1569. adev->gfx.config.max_sh_per_se = 2;
  1570. adev->gfx.config.max_backends_per_se = 4;
  1571. adev->gfx.config.max_texture_channel_caches = 4;
  1572. adev->gfx.config.max_gprs = 256;
  1573. adev->gfx.config.max_gs_threads = 32;
  1574. adev->gfx.config.max_hw_contexts = 8;
  1575. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1576. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1577. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1578. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1579. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1580. break;
  1581. case CHIP_OLAND:
  1582. adev->gfx.config.max_shader_engines = 1;
  1583. adev->gfx.config.max_tile_pipes = 4;
  1584. adev->gfx.config.max_cu_per_sh = 6;
  1585. adev->gfx.config.max_sh_per_se = 1;
  1586. adev->gfx.config.max_backends_per_se = 2;
  1587. adev->gfx.config.max_texture_channel_caches = 4;
  1588. adev->gfx.config.max_gprs = 256;
  1589. adev->gfx.config.max_gs_threads = 16;
  1590. adev->gfx.config.max_hw_contexts = 8;
  1591. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1592. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1593. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1594. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1595. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1596. break;
  1597. case CHIP_HAINAN:
  1598. adev->gfx.config.max_shader_engines = 1;
  1599. adev->gfx.config.max_tile_pipes = 4;
  1600. adev->gfx.config.max_cu_per_sh = 5;
  1601. adev->gfx.config.max_sh_per_se = 1;
  1602. adev->gfx.config.max_backends_per_se = 1;
  1603. adev->gfx.config.max_texture_channel_caches = 2;
  1604. adev->gfx.config.max_gprs = 256;
  1605. adev->gfx.config.max_gs_threads = 16;
  1606. adev->gfx.config.max_hw_contexts = 8;
  1607. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1608. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1609. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1610. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1611. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  1612. break;
  1613. default:
  1614. BUG();
  1615. break;
  1616. }
  1617. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1618. WREG32(mmSRBM_INT_CNTL, 1);
  1619. WREG32(mmSRBM_INT_ACK, 1);
  1620. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  1621. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1622. mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1623. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1624. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1625. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  1626. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1627. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1628. adev->gfx.config.mem_row_size_in_kb = 4;
  1629. adev->gfx.config.shader_engine_tile_size = 32;
  1630. adev->gfx.config.num_gpus = 1;
  1631. adev->gfx.config.multi_gpu_tile_size = 64;
  1632. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  1633. switch (adev->gfx.config.mem_row_size_in_kb) {
  1634. case 1:
  1635. default:
  1636. gb_addr_config |= 0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1637. break;
  1638. case 2:
  1639. gb_addr_config |= 1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1640. break;
  1641. case 4:
  1642. gb_addr_config |= 2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1643. break;
  1644. }
  1645. adev->gfx.config.gb_addr_config = gb_addr_config;
  1646. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  1647. WREG32(mmDMIF_ADDR_CONFIG, gb_addr_config);
  1648. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  1649. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  1650. WREG32(mmDMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1651. WREG32(mmDMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1652. #if 0
  1653. if (adev->has_uvd) {
  1654. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1655. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1656. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1657. }
  1658. #endif
  1659. gfx_v6_0_tiling_mode_table_init(adev);
  1660. gfx_v6_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  1661. adev->gfx.config.max_sh_per_se,
  1662. adev->gfx.config.max_backends_per_se);
  1663. gfx_v6_0_setup_spi(adev, adev->gfx.config.max_shader_engines,
  1664. adev->gfx.config.max_sh_per_se,
  1665. adev->gfx.config.max_cu_per_sh);
  1666. gfx_v6_0_get_cu_info(adev);
  1667. WREG32(mmCP_QUEUE_THRESHOLDS, ((0x16 << CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT) |
  1668. (0x2b << CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT)));
  1669. WREG32(mmCP_MEQ_THRESHOLDS, (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1670. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1671. sx_debug_1 = RREG32(mmSX_DEBUG_1);
  1672. WREG32(mmSX_DEBUG_1, sx_debug_1);
  1673. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1674. WREG32(mmPA_SC_FIFO_SIZE, ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1675. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1676. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1677. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1678. WREG32(mmVGT_NUM_INSTANCES, 1);
  1679. WREG32(mmCP_PERFMON_CNTL, 0);
  1680. WREG32(mmSQ_CONFIG, 0);
  1681. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS, ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1682. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1683. WREG32(mmVGT_CACHE_INVALIDATION,
  1684. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1685. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1686. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1687. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1688. WREG32(mmCB_PERFCOUNTER0_SELECT0, 0);
  1689. WREG32(mmCB_PERFCOUNTER0_SELECT1, 0);
  1690. WREG32(mmCB_PERFCOUNTER1_SELECT0, 0);
  1691. WREG32(mmCB_PERFCOUNTER1_SELECT1, 0);
  1692. WREG32(mmCB_PERFCOUNTER2_SELECT0, 0);
  1693. WREG32(mmCB_PERFCOUNTER2_SELECT1, 0);
  1694. WREG32(mmCB_PERFCOUNTER3_SELECT0, 0);
  1695. WREG32(mmCB_PERFCOUNTER3_SELECT1, 0);
  1696. hdp_host_path_cntl = RREG32(mmHDP_HOST_PATH_CNTL);
  1697. WREG32(mmHDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1698. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1699. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1700. udelay(50);
  1701. }
  1702. static void gfx_v6_0_scratch_init(struct amdgpu_device *adev)
  1703. {
  1704. adev->gfx.scratch.num_reg = 7;
  1705. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1706. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  1707. }
  1708. static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  1709. {
  1710. struct amdgpu_device *adev = ring->adev;
  1711. uint32_t scratch;
  1712. uint32_t tmp = 0;
  1713. unsigned i;
  1714. int r;
  1715. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1716. if (r) {
  1717. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1718. return r;
  1719. }
  1720. WREG32(scratch, 0xCAFEDEAD);
  1721. r = amdgpu_ring_alloc(ring, 3);
  1722. if (r) {
  1723. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1724. amdgpu_gfx_scratch_free(adev, scratch);
  1725. return r;
  1726. }
  1727. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1728. amdgpu_ring_write(ring, (scratch - PACKET3_SET_CONFIG_REG_START));
  1729. amdgpu_ring_write(ring, 0xDEADBEEF);
  1730. amdgpu_ring_commit(ring);
  1731. for (i = 0; i < adev->usec_timeout; i++) {
  1732. tmp = RREG32(scratch);
  1733. if (tmp == 0xDEADBEEF)
  1734. break;
  1735. DRM_UDELAY(1);
  1736. }
  1737. if (i < adev->usec_timeout) {
  1738. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1739. } else {
  1740. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1741. ring->idx, scratch, tmp);
  1742. r = -EINVAL;
  1743. }
  1744. amdgpu_gfx_scratch_free(adev, scratch);
  1745. return r;
  1746. }
  1747. static void gfx_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1748. {
  1749. /* flush hdp cache */
  1750. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1751. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1752. WRITE_DATA_DST_SEL(0)));
  1753. amdgpu_ring_write(ring, mmHDP_MEM_COHERENCY_FLUSH_CNTL);
  1754. amdgpu_ring_write(ring, 0);
  1755. amdgpu_ring_write(ring, 0x1);
  1756. }
  1757. static void gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  1758. {
  1759. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  1760. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  1761. EVENT_INDEX(0));
  1762. }
  1763. /**
  1764. * gfx_v6_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  1765. *
  1766. * @adev: amdgpu_device pointer
  1767. * @ridx: amdgpu ring index
  1768. *
  1769. * Emits an hdp invalidate on the cp.
  1770. */
  1771. static void gfx_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1772. {
  1773. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1774. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1775. WRITE_DATA_DST_SEL(0)));
  1776. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  1777. amdgpu_ring_write(ring, 0);
  1778. amdgpu_ring_write(ring, 0x1);
  1779. }
  1780. static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  1781. u64 seq, unsigned flags)
  1782. {
  1783. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1784. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1785. /* flush read cache over gart */
  1786. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1787. amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
  1788. amdgpu_ring_write(ring, 0);
  1789. amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1790. amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1791. PACKET3_TC_ACTION_ENA |
  1792. PACKET3_SH_KCACHE_ACTION_ENA |
  1793. PACKET3_SH_ICACHE_ACTION_ENA);
  1794. amdgpu_ring_write(ring, 0xFFFFFFFF);
  1795. amdgpu_ring_write(ring, 0);
  1796. amdgpu_ring_write(ring, 10); /* poll interval */
  1797. /* EVENT_WRITE_EOP - flush caches, send int */
  1798. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1799. amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1800. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1801. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1802. ((write64bit ? 2 : 1) << CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT) |
  1803. ((int_sel ? 2 : 0) << CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT));
  1804. amdgpu_ring_write(ring, lower_32_bits(seq));
  1805. amdgpu_ring_write(ring, upper_32_bits(seq));
  1806. }
  1807. static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  1808. struct amdgpu_ib *ib,
  1809. unsigned vm_id, bool ctx_switch)
  1810. {
  1811. u32 header, control = 0;
  1812. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1813. if (ctx_switch) {
  1814. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1815. amdgpu_ring_write(ring, 0);
  1816. }
  1817. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1818. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1819. else
  1820. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1821. control |= ib->length_dw | (vm_id << 24);
  1822. amdgpu_ring_write(ring, header);
  1823. amdgpu_ring_write(ring,
  1824. #ifdef __BIG_ENDIAN
  1825. (2 << 0) |
  1826. #endif
  1827. (ib->gpu_addr & 0xFFFFFFFC));
  1828. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1829. amdgpu_ring_write(ring, control);
  1830. }
  1831. /**
  1832. * gfx_v6_0_ring_test_ib - basic ring IB test
  1833. *
  1834. * @ring: amdgpu_ring structure holding ring information
  1835. *
  1836. * Allocate an IB and execute it on the gfx ring (SI).
  1837. * Provides a basic gfx ring test to verify that IBs are working.
  1838. * Returns 0 on success, error on failure.
  1839. */
  1840. static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  1841. {
  1842. struct amdgpu_device *adev = ring->adev;
  1843. struct amdgpu_ib ib;
  1844. struct dma_fence *f = NULL;
  1845. uint32_t scratch;
  1846. uint32_t tmp = 0;
  1847. long r;
  1848. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1849. if (r) {
  1850. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  1851. return r;
  1852. }
  1853. WREG32(scratch, 0xCAFEDEAD);
  1854. memset(&ib, 0, sizeof(ib));
  1855. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  1856. if (r) {
  1857. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  1858. goto err1;
  1859. }
  1860. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1861. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_START));
  1862. ib.ptr[2] = 0xDEADBEEF;
  1863. ib.length_dw = 3;
  1864. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1865. if (r)
  1866. goto err2;
  1867. r = dma_fence_wait_timeout(f, false, timeout);
  1868. if (r == 0) {
  1869. DRM_ERROR("amdgpu: IB test timed out\n");
  1870. r = -ETIMEDOUT;
  1871. goto err2;
  1872. } else if (r < 0) {
  1873. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  1874. goto err2;
  1875. }
  1876. tmp = RREG32(scratch);
  1877. if (tmp == 0xDEADBEEF) {
  1878. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  1879. r = 0;
  1880. } else {
  1881. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1882. scratch, tmp);
  1883. r = -EINVAL;
  1884. }
  1885. err2:
  1886. amdgpu_ib_free(adev, &ib, NULL);
  1887. dma_fence_put(f);
  1888. err1:
  1889. amdgpu_gfx_scratch_free(adev, scratch);
  1890. return r;
  1891. }
  1892. static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1893. {
  1894. int i;
  1895. if (enable) {
  1896. WREG32(mmCP_ME_CNTL, 0);
  1897. } else {
  1898. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK |
  1899. CP_ME_CNTL__PFP_HALT_MASK |
  1900. CP_ME_CNTL__CE_HALT_MASK));
  1901. WREG32(mmSCRATCH_UMSK, 0);
  1902. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1903. adev->gfx.gfx_ring[i].ready = false;
  1904. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1905. adev->gfx.compute_ring[i].ready = false;
  1906. }
  1907. udelay(50);
  1908. }
  1909. static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1910. {
  1911. unsigned i;
  1912. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1913. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1914. const struct gfx_firmware_header_v1_0 *me_hdr;
  1915. const __le32 *fw_data;
  1916. u32 fw_size;
  1917. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1918. return -EINVAL;
  1919. gfx_v6_0_cp_gfx_enable(adev, false);
  1920. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1921. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1922. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1923. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1924. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1925. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1926. /* PFP */
  1927. fw_data = (const __le32 *)
  1928. (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1929. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1930. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1931. for (i = 0; i < fw_size; i++)
  1932. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1933. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1934. /* CE */
  1935. fw_data = (const __le32 *)
  1936. (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1937. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1938. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1939. for (i = 0; i < fw_size; i++)
  1940. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1941. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1942. /* ME */
  1943. fw_data = (const __be32 *)
  1944. (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1945. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1946. WREG32(mmCP_ME_RAM_WADDR, 0);
  1947. for (i = 0; i < fw_size; i++)
  1948. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1949. WREG32(mmCP_ME_RAM_WADDR, 0);
  1950. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1951. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1952. WREG32(mmCP_ME_RAM_WADDR, 0);
  1953. WREG32(mmCP_ME_RAM_RADDR, 0);
  1954. return 0;
  1955. }
  1956. static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
  1957. {
  1958. const struct cs_section_def *sect = NULL;
  1959. const struct cs_extent_def *ext = NULL;
  1960. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1961. int r, i;
  1962. r = amdgpu_ring_alloc(ring, 7 + 4);
  1963. if (r) {
  1964. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1965. return r;
  1966. }
  1967. amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1968. amdgpu_ring_write(ring, 0x1);
  1969. amdgpu_ring_write(ring, 0x0);
  1970. amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
  1971. amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1972. amdgpu_ring_write(ring, 0);
  1973. amdgpu_ring_write(ring, 0);
  1974. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1975. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1976. amdgpu_ring_write(ring, 0xc000);
  1977. amdgpu_ring_write(ring, 0xe000);
  1978. amdgpu_ring_commit(ring);
  1979. gfx_v6_0_cp_gfx_enable(adev, true);
  1980. r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
  1981. if (r) {
  1982. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1983. return r;
  1984. }
  1985. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1986. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1987. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1988. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1989. if (sect->id == SECT_CONTEXT) {
  1990. amdgpu_ring_write(ring,
  1991. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1992. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1993. for (i = 0; i < ext->reg_count; i++)
  1994. amdgpu_ring_write(ring, ext->extent[i]);
  1995. }
  1996. }
  1997. }
  1998. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1999. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2000. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2001. amdgpu_ring_write(ring, 0);
  2002. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2003. amdgpu_ring_write(ring, 0x00000316);
  2004. amdgpu_ring_write(ring, 0x0000000e);
  2005. amdgpu_ring_write(ring, 0x00000010);
  2006. amdgpu_ring_commit(ring);
  2007. return 0;
  2008. }
  2009. static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
  2010. {
  2011. struct amdgpu_ring *ring;
  2012. u32 tmp;
  2013. u32 rb_bufsz;
  2014. int r;
  2015. u64 rptr_addr;
  2016. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  2017. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2018. /* Set the write pointer delay */
  2019. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2020. WREG32(mmCP_DEBUG, 0);
  2021. WREG32(mmSCRATCH_ADDR, 0);
  2022. /* ring 0 - compute and gfx */
  2023. /* Set ring buffer size */
  2024. ring = &adev->gfx.gfx_ring[0];
  2025. rb_bufsz = order_base_2(ring->ring_size / 8);
  2026. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2027. #ifdef __BIG_ENDIAN
  2028. tmp |= BUF_SWAP_32BIT;
  2029. #endif
  2030. WREG32(mmCP_RB0_CNTL, tmp);
  2031. /* Initialize the ring buffer's read and write pointers */
  2032. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2033. ring->wptr = 0;
  2034. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2035. /* set the wb address whether it's enabled or not */
  2036. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2037. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2038. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2039. WREG32(mmSCRATCH_UMSK, 0);
  2040. mdelay(1);
  2041. WREG32(mmCP_RB0_CNTL, tmp);
  2042. WREG32(mmCP_RB0_BASE, ring->gpu_addr >> 8);
  2043. /* start the rings */
  2044. gfx_v6_0_cp_gfx_start(adev);
  2045. ring->ready = true;
  2046. r = amdgpu_ring_test_ring(ring);
  2047. if (r) {
  2048. ring->ready = false;
  2049. return r;
  2050. }
  2051. return 0;
  2052. }
  2053. static u32 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  2054. {
  2055. return ring->adev->wb.wb[ring->rptr_offs];
  2056. }
  2057. static u32 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  2058. {
  2059. struct amdgpu_device *adev = ring->adev;
  2060. if (ring == &adev->gfx.gfx_ring[0])
  2061. return RREG32(mmCP_RB0_WPTR);
  2062. else if (ring == &adev->gfx.compute_ring[0])
  2063. return RREG32(mmCP_RB1_WPTR);
  2064. else if (ring == &adev->gfx.compute_ring[1])
  2065. return RREG32(mmCP_RB2_WPTR);
  2066. else
  2067. BUG();
  2068. }
  2069. static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2070. {
  2071. struct amdgpu_device *adev = ring->adev;
  2072. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2073. (void)RREG32(mmCP_RB0_WPTR);
  2074. }
  2075. static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2076. {
  2077. struct amdgpu_device *adev = ring->adev;
  2078. if (ring == &adev->gfx.compute_ring[0]) {
  2079. WREG32(mmCP_RB1_WPTR, ring->wptr);
  2080. (void)RREG32(mmCP_RB1_WPTR);
  2081. } else if (ring == &adev->gfx.compute_ring[1]) {
  2082. WREG32(mmCP_RB2_WPTR, ring->wptr);
  2083. (void)RREG32(mmCP_RB2_WPTR);
  2084. } else {
  2085. BUG();
  2086. }
  2087. }
  2088. static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
  2089. {
  2090. struct amdgpu_ring *ring;
  2091. u32 tmp;
  2092. u32 rb_bufsz;
  2093. int i, r;
  2094. u64 rptr_addr;
  2095. /* ring1 - compute only */
  2096. /* Set ring buffer size */
  2097. ring = &adev->gfx.compute_ring[0];
  2098. rb_bufsz = order_base_2(ring->ring_size / 8);
  2099. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2100. #ifdef __BIG_ENDIAN
  2101. tmp |= BUF_SWAP_32BIT;
  2102. #endif
  2103. WREG32(mmCP_RB1_CNTL, tmp);
  2104. WREG32(mmCP_RB1_CNTL, tmp | CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK);
  2105. ring->wptr = 0;
  2106. WREG32(mmCP_RB1_WPTR, ring->wptr);
  2107. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2108. WREG32(mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
  2109. WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2110. mdelay(1);
  2111. WREG32(mmCP_RB1_CNTL, tmp);
  2112. WREG32(mmCP_RB1_BASE, ring->gpu_addr >> 8);
  2113. ring = &adev->gfx.compute_ring[1];
  2114. rb_bufsz = order_base_2(ring->ring_size / 8);
  2115. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2116. #ifdef __BIG_ENDIAN
  2117. tmp |= BUF_SWAP_32BIT;
  2118. #endif
  2119. WREG32(mmCP_RB2_CNTL, tmp);
  2120. WREG32(mmCP_RB2_CNTL, tmp | CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK);
  2121. ring->wptr = 0;
  2122. WREG32(mmCP_RB2_WPTR, ring->wptr);
  2123. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2124. WREG32(mmCP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
  2125. WREG32(mmCP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2126. mdelay(1);
  2127. WREG32(mmCP_RB2_CNTL, tmp);
  2128. WREG32(mmCP_RB2_BASE, ring->gpu_addr >> 8);
  2129. adev->gfx.compute_ring[0].ready = false;
  2130. adev->gfx.compute_ring[1].ready = false;
  2131. for (i = 0; i < 2; i++) {
  2132. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[i]);
  2133. if (r)
  2134. return r;
  2135. adev->gfx.compute_ring[i].ready = true;
  2136. }
  2137. return 0;
  2138. }
  2139. static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2140. {
  2141. gfx_v6_0_cp_gfx_enable(adev, enable);
  2142. }
  2143. static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
  2144. {
  2145. return gfx_v6_0_cp_gfx_load_microcode(adev);
  2146. }
  2147. static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2148. bool enable)
  2149. {
  2150. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2151. u32 mask;
  2152. int i;
  2153. if (enable)
  2154. tmp |= (CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  2155. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  2156. else
  2157. tmp &= ~(CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  2158. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  2159. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2160. if (!enable) {
  2161. /* read a gfx register */
  2162. tmp = RREG32(mmDB_DEPTH_INFO);
  2163. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  2164. for (i = 0; i < adev->usec_timeout; i++) {
  2165. if ((RREG32(mmRLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  2166. break;
  2167. udelay(1);
  2168. }
  2169. }
  2170. }
  2171. static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
  2172. {
  2173. int r;
  2174. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2175. r = gfx_v6_0_cp_load_microcode(adev);
  2176. if (r)
  2177. return r;
  2178. r = gfx_v6_0_cp_gfx_resume(adev);
  2179. if (r)
  2180. return r;
  2181. r = gfx_v6_0_cp_compute_resume(adev);
  2182. if (r)
  2183. return r;
  2184. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2185. return 0;
  2186. }
  2187. static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2188. {
  2189. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2190. uint32_t seq = ring->fence_drv.sync_seq;
  2191. uint64_t addr = ring->fence_drv.gpu_addr;
  2192. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2193. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  2194. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  2195. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  2196. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2197. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2198. amdgpu_ring_write(ring, seq);
  2199. amdgpu_ring_write(ring, 0xffffffff);
  2200. amdgpu_ring_write(ring, 4); /* poll interval */
  2201. if (usepfp) {
  2202. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2203. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2204. amdgpu_ring_write(ring, 0);
  2205. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2206. amdgpu_ring_write(ring, 0);
  2207. }
  2208. }
  2209. static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2210. unsigned vm_id, uint64_t pd_addr)
  2211. {
  2212. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2213. /* write new base address */
  2214. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2215. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  2216. WRITE_DATA_DST_SEL(0)));
  2217. if (vm_id < 8) {
  2218. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id ));
  2219. } else {
  2220. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vm_id - 8)));
  2221. }
  2222. amdgpu_ring_write(ring, 0);
  2223. amdgpu_ring_write(ring, pd_addr >> 12);
  2224. /* bits 0-15 are the VM contexts0-15 */
  2225. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2226. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  2227. WRITE_DATA_DST_SEL(0)));
  2228. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2229. amdgpu_ring_write(ring, 0);
  2230. amdgpu_ring_write(ring, 1 << vm_id);
  2231. /* wait for the invalidate to complete */
  2232. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2233. amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
  2234. WAIT_REG_MEM_ENGINE(0))); /* me */
  2235. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2236. amdgpu_ring_write(ring, 0);
  2237. amdgpu_ring_write(ring, 0); /* ref */
  2238. amdgpu_ring_write(ring, 0); /* mask */
  2239. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2240. if (usepfp) {
  2241. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2242. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2243. amdgpu_ring_write(ring, 0x0);
  2244. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2245. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2246. amdgpu_ring_write(ring, 0);
  2247. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2248. amdgpu_ring_write(ring, 0);
  2249. }
  2250. }
  2251. static void gfx_v6_0_rlc_fini(struct amdgpu_device *adev)
  2252. {
  2253. int r;
  2254. if (adev->gfx.rlc.save_restore_obj) {
  2255. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  2256. if (unlikely(r != 0))
  2257. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2258. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  2259. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2260. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  2261. adev->gfx.rlc.save_restore_obj = NULL;
  2262. }
  2263. if (adev->gfx.rlc.clear_state_obj) {
  2264. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  2265. if (unlikely(r != 0))
  2266. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  2267. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  2268. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2269. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  2270. adev->gfx.rlc.clear_state_obj = NULL;
  2271. }
  2272. if (adev->gfx.rlc.cp_table_obj) {
  2273. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  2274. if (unlikely(r != 0))
  2275. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  2276. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  2277. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  2278. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  2279. adev->gfx.rlc.cp_table_obj = NULL;
  2280. }
  2281. }
  2282. static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
  2283. {
  2284. const u32 *src_ptr;
  2285. volatile u32 *dst_ptr;
  2286. u32 dws, i;
  2287. u64 reg_list_mc_addr;
  2288. const struct cs_section_def *cs_data;
  2289. int r;
  2290. adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
  2291. adev->gfx.rlc.reg_list_size =
  2292. (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
  2293. adev->gfx.rlc.cs_data = si_cs_data;
  2294. src_ptr = adev->gfx.rlc.reg_list;
  2295. dws = adev->gfx.rlc.reg_list_size;
  2296. cs_data = adev->gfx.rlc.cs_data;
  2297. if (src_ptr) {
  2298. /* save restore block */
  2299. if (adev->gfx.rlc.save_restore_obj == NULL) {
  2300. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  2301. AMDGPU_GEM_DOMAIN_VRAM,
  2302. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  2303. NULL, NULL,
  2304. &adev->gfx.rlc.save_restore_obj);
  2305. if (r) {
  2306. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  2307. return r;
  2308. }
  2309. }
  2310. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  2311. if (unlikely(r != 0)) {
  2312. gfx_v6_0_rlc_fini(adev);
  2313. return r;
  2314. }
  2315. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  2316. &adev->gfx.rlc.save_restore_gpu_addr);
  2317. if (r) {
  2318. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2319. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  2320. gfx_v6_0_rlc_fini(adev);
  2321. return r;
  2322. }
  2323. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  2324. if (r) {
  2325. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  2326. gfx_v6_0_rlc_fini(adev);
  2327. return r;
  2328. }
  2329. /* write the sr buffer */
  2330. dst_ptr = adev->gfx.rlc.sr_ptr;
  2331. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  2332. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  2333. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  2334. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2335. }
  2336. if (cs_data) {
  2337. /* clear state block */
  2338. adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
  2339. dws = adev->gfx.rlc.clear_state_size + (256 / 4);
  2340. if (adev->gfx.rlc.clear_state_obj == NULL) {
  2341. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  2342. AMDGPU_GEM_DOMAIN_VRAM,
  2343. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  2344. NULL, NULL,
  2345. &adev->gfx.rlc.clear_state_obj);
  2346. if (r) {
  2347. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  2348. gfx_v6_0_rlc_fini(adev);
  2349. return r;
  2350. }
  2351. }
  2352. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  2353. if (unlikely(r != 0)) {
  2354. gfx_v6_0_rlc_fini(adev);
  2355. return r;
  2356. }
  2357. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  2358. &adev->gfx.rlc.clear_state_gpu_addr);
  2359. if (r) {
  2360. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2361. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  2362. gfx_v6_0_rlc_fini(adev);
  2363. return r;
  2364. }
  2365. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  2366. if (r) {
  2367. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  2368. gfx_v6_0_rlc_fini(adev);
  2369. return r;
  2370. }
  2371. /* set up the cs buffer */
  2372. dst_ptr = adev->gfx.rlc.cs_ptr;
  2373. reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
  2374. dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
  2375. dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
  2376. dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
  2377. gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
  2378. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  2379. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2380. }
  2381. return 0;
  2382. }
  2383. static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  2384. {
  2385. WREG32_FIELD(RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  2386. if (!enable) {
  2387. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2388. WREG32(mmSPI_LB_CU_MASK, 0x00ff);
  2389. }
  2390. }
  2391. static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2392. {
  2393. int i;
  2394. for (i = 0; i < adev->usec_timeout; i++) {
  2395. if (RREG32(mmRLC_SERDES_MASTER_BUSY_0) == 0)
  2396. break;
  2397. udelay(1);
  2398. }
  2399. for (i = 0; i < adev->usec_timeout; i++) {
  2400. if (RREG32(mmRLC_SERDES_MASTER_BUSY_1) == 0)
  2401. break;
  2402. udelay(1);
  2403. }
  2404. }
  2405. static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  2406. {
  2407. u32 tmp;
  2408. tmp = RREG32(mmRLC_CNTL);
  2409. if (tmp != rlc)
  2410. WREG32(mmRLC_CNTL, rlc);
  2411. }
  2412. static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
  2413. {
  2414. u32 data, orig;
  2415. orig = data = RREG32(mmRLC_CNTL);
  2416. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  2417. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  2418. WREG32(mmRLC_CNTL, data);
  2419. gfx_v6_0_wait_for_rlc_serdes(adev);
  2420. }
  2421. return orig;
  2422. }
  2423. static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
  2424. {
  2425. WREG32(mmRLC_CNTL, 0);
  2426. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2427. gfx_v6_0_wait_for_rlc_serdes(adev);
  2428. }
  2429. static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
  2430. {
  2431. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  2432. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2433. udelay(50);
  2434. }
  2435. static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
  2436. {
  2437. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2438. udelay(50);
  2439. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2440. udelay(50);
  2441. }
  2442. static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
  2443. {
  2444. u32 tmp;
  2445. /* Enable LBPW only for DDR3 */
  2446. tmp = RREG32(mmMC_SEQ_MISC0);
  2447. if ((tmp & 0xF0000000) == 0xB0000000)
  2448. return true;
  2449. return false;
  2450. }
  2451. static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
  2452. {
  2453. }
  2454. static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
  2455. {
  2456. u32 i;
  2457. const struct rlc_firmware_header_v1_0 *hdr;
  2458. const __le32 *fw_data;
  2459. u32 fw_size;
  2460. if (!adev->gfx.rlc_fw)
  2461. return -EINVAL;
  2462. gfx_v6_0_rlc_stop(adev);
  2463. gfx_v6_0_rlc_reset(adev);
  2464. gfx_v6_0_init_pg(adev);
  2465. gfx_v6_0_init_cg(adev);
  2466. WREG32(mmRLC_RL_BASE, 0);
  2467. WREG32(mmRLC_RL_SIZE, 0);
  2468. WREG32(mmRLC_LB_CNTL, 0);
  2469. WREG32(mmRLC_LB_CNTR_MAX, 0xffffffff);
  2470. WREG32(mmRLC_LB_CNTR_INIT, 0);
  2471. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  2472. WREG32(mmRLC_MC_CNTL, 0);
  2473. WREG32(mmRLC_UCODE_CNTL, 0);
  2474. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  2475. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2476. fw_data = (const __le32 *)
  2477. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2478. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2479. for (i = 0; i < fw_size; i++) {
  2480. WREG32(mmRLC_UCODE_ADDR, i);
  2481. WREG32(mmRLC_UCODE_DATA, le32_to_cpup(fw_data++));
  2482. }
  2483. WREG32(mmRLC_UCODE_ADDR, 0);
  2484. gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
  2485. gfx_v6_0_rlc_start(adev);
  2486. return 0;
  2487. }
  2488. static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  2489. {
  2490. u32 data, orig, tmp;
  2491. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  2492. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2493. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2494. WREG32(mmRLC_GCPM_GENERAL_3, 0x00000080);
  2495. tmp = gfx_v6_0_halt_rlc(adev);
  2496. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2497. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2498. WREG32(mmRLC_SERDES_WR_CTRL, 0x00b000ff);
  2499. gfx_v6_0_wait_for_rlc_serdes(adev);
  2500. gfx_v6_0_update_rlc(adev, tmp);
  2501. WREG32(mmRLC_SERDES_WR_CTRL, 0x007000ff);
  2502. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2503. } else {
  2504. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2505. RREG32(mmCB_CGTT_SCLK_CTRL);
  2506. RREG32(mmCB_CGTT_SCLK_CTRL);
  2507. RREG32(mmCB_CGTT_SCLK_CTRL);
  2508. RREG32(mmCB_CGTT_SCLK_CTRL);
  2509. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2510. }
  2511. if (orig != data)
  2512. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  2513. }
  2514. static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  2515. {
  2516. u32 data, orig, tmp = 0;
  2517. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2518. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2519. data = 0x96940200;
  2520. if (orig != data)
  2521. WREG32(mmCGTS_SM_CTRL_REG, data);
  2522. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2523. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  2524. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2525. if (orig != data)
  2526. WREG32(mmCP_MEM_SLP_CNTL, data);
  2527. }
  2528. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2529. data &= 0xffffffc0;
  2530. if (orig != data)
  2531. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2532. tmp = gfx_v6_0_halt_rlc(adev);
  2533. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2534. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2535. WREG32(mmRLC_SERDES_WR_CTRL, 0x00d000ff);
  2536. gfx_v6_0_update_rlc(adev, tmp);
  2537. } else {
  2538. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2539. data |= 0x00000003;
  2540. if (orig != data)
  2541. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2542. data = RREG32(mmCP_MEM_SLP_CNTL);
  2543. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2544. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2545. WREG32(mmCP_MEM_SLP_CNTL, data);
  2546. }
  2547. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2548. data |= CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK | CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  2549. if (orig != data)
  2550. WREG32(mmCGTS_SM_CTRL_REG, data);
  2551. tmp = gfx_v6_0_halt_rlc(adev);
  2552. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2553. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2554. WREG32(mmRLC_SERDES_WR_CTRL, 0x00e000ff);
  2555. gfx_v6_0_update_rlc(adev, tmp);
  2556. }
  2557. }
  2558. /*
  2559. static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
  2560. bool enable)
  2561. {
  2562. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2563. if (enable) {
  2564. gfx_v6_0_enable_mgcg(adev, true);
  2565. gfx_v6_0_enable_cgcg(adev, true);
  2566. } else {
  2567. gfx_v6_0_enable_cgcg(adev, false);
  2568. gfx_v6_0_enable_mgcg(adev, false);
  2569. }
  2570. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2571. }
  2572. */
  2573. static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  2574. bool enable)
  2575. {
  2576. }
  2577. static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  2578. bool enable)
  2579. {
  2580. }
  2581. static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  2582. {
  2583. u32 data, orig;
  2584. orig = data = RREG32(mmRLC_PG_CNTL);
  2585. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  2586. data &= ~0x8000;
  2587. else
  2588. data |= 0x8000;
  2589. if (orig != data)
  2590. WREG32(mmRLC_PG_CNTL, data);
  2591. }
  2592. static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  2593. {
  2594. }
  2595. /*
  2596. static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
  2597. {
  2598. const __le32 *fw_data;
  2599. volatile u32 *dst_ptr;
  2600. int me, i, max_me = 4;
  2601. u32 bo_offset = 0;
  2602. u32 table_offset, table_size;
  2603. if (adev->asic_type == CHIP_KAVERI)
  2604. max_me = 5;
  2605. if (adev->gfx.rlc.cp_table_ptr == NULL)
  2606. return;
  2607. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  2608. for (me = 0; me < max_me; me++) {
  2609. if (me == 0) {
  2610. const struct gfx_firmware_header_v1_0 *hdr =
  2611. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2612. fw_data = (const __le32 *)
  2613. (adev->gfx.ce_fw->data +
  2614. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2615. table_offset = le32_to_cpu(hdr->jt_offset);
  2616. table_size = le32_to_cpu(hdr->jt_size);
  2617. } else if (me == 1) {
  2618. const struct gfx_firmware_header_v1_0 *hdr =
  2619. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2620. fw_data = (const __le32 *)
  2621. (adev->gfx.pfp_fw->data +
  2622. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2623. table_offset = le32_to_cpu(hdr->jt_offset);
  2624. table_size = le32_to_cpu(hdr->jt_size);
  2625. } else if (me == 2) {
  2626. const struct gfx_firmware_header_v1_0 *hdr =
  2627. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2628. fw_data = (const __le32 *)
  2629. (adev->gfx.me_fw->data +
  2630. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2631. table_offset = le32_to_cpu(hdr->jt_offset);
  2632. table_size = le32_to_cpu(hdr->jt_size);
  2633. } else if (me == 3) {
  2634. const struct gfx_firmware_header_v1_0 *hdr =
  2635. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2636. fw_data = (const __le32 *)
  2637. (adev->gfx.mec_fw->data +
  2638. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2639. table_offset = le32_to_cpu(hdr->jt_offset);
  2640. table_size = le32_to_cpu(hdr->jt_size);
  2641. } else {
  2642. const struct gfx_firmware_header_v1_0 *hdr =
  2643. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2644. fw_data = (const __le32 *)
  2645. (adev->gfx.mec2_fw->data +
  2646. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2647. table_offset = le32_to_cpu(hdr->jt_offset);
  2648. table_size = le32_to_cpu(hdr->jt_size);
  2649. }
  2650. for (i = 0; i < table_size; i ++) {
  2651. dst_ptr[bo_offset + i] =
  2652. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  2653. }
  2654. bo_offset += table_size;
  2655. }
  2656. }
  2657. */
  2658. static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  2659. bool enable)
  2660. {
  2661. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  2662. WREG32(mmRLC_TTOP_D, RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10));
  2663. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1);
  2664. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 1);
  2665. } else {
  2666. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 0);
  2667. (void)RREG32(mmDB_RENDER_CONTROL);
  2668. }
  2669. }
  2670. static u32 gfx_v6_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  2671. u32 se, u32 sh)
  2672. {
  2673. u32 mask = 0, tmp, tmp1;
  2674. int i;
  2675. mutex_lock(&adev->grbm_idx_mutex);
  2676. gfx_v6_0_select_se_sh(adev, se, sh, 0xffffffff);
  2677. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  2678. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  2679. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2680. mutex_unlock(&adev->grbm_idx_mutex);
  2681. tmp &= 0xffff0000;
  2682. tmp |= tmp1;
  2683. tmp >>= 16;
  2684. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  2685. mask <<= 1;
  2686. mask |= 1;
  2687. }
  2688. return (~tmp) & mask;
  2689. }
  2690. static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
  2691. {
  2692. u32 i, j, k, active_cu_number = 0;
  2693. u32 mask, counter, cu_bitmap;
  2694. u32 tmp = 0;
  2695. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2696. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2697. mask = 1;
  2698. cu_bitmap = 0;
  2699. counter = 0;
  2700. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
  2701. if (gfx_v6_0_get_cu_active_bitmap(adev, i, j) & mask) {
  2702. if (counter < 2)
  2703. cu_bitmap |= mask;
  2704. counter++;
  2705. }
  2706. mask <<= 1;
  2707. }
  2708. active_cu_number += counter;
  2709. tmp |= (cu_bitmap << (i * 16 + j * 8));
  2710. }
  2711. }
  2712. WREG32(mmRLC_PG_AO_CU_MASK, tmp);
  2713. WREG32_FIELD(RLC_MAX_PG_CU, MAX_POWERED_UP_CU, active_cu_number);
  2714. }
  2715. static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  2716. bool enable)
  2717. {
  2718. u32 data, orig;
  2719. orig = data = RREG32(mmRLC_PG_CNTL);
  2720. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  2721. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2722. else
  2723. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2724. if (orig != data)
  2725. WREG32(mmRLC_PG_CNTL, data);
  2726. }
  2727. static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  2728. bool enable)
  2729. {
  2730. u32 data, orig;
  2731. orig = data = RREG32(mmRLC_PG_CNTL);
  2732. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  2733. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2734. else
  2735. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2736. if (orig != data)
  2737. WREG32(mmRLC_PG_CNTL, data);
  2738. }
  2739. static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
  2740. {
  2741. u32 tmp;
  2742. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2743. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1);
  2744. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2745. tmp = RREG32(mmRLC_AUTO_PG_CTRL);
  2746. tmp &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  2747. tmp |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  2748. tmp &= ~RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK;
  2749. WREG32(mmRLC_AUTO_PG_CTRL, tmp);
  2750. }
  2751. static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  2752. {
  2753. gfx_v6_0_enable_gfx_cgpg(adev, enable);
  2754. gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
  2755. gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
  2756. }
  2757. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
  2758. {
  2759. u32 count = 0;
  2760. const struct cs_section_def *sect = NULL;
  2761. const struct cs_extent_def *ext = NULL;
  2762. if (adev->gfx.rlc.cs_data == NULL)
  2763. return 0;
  2764. /* begin clear state */
  2765. count += 2;
  2766. /* context control state */
  2767. count += 3;
  2768. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2769. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2770. if (sect->id == SECT_CONTEXT)
  2771. count += 2 + ext->reg_count;
  2772. else
  2773. return 0;
  2774. }
  2775. }
  2776. /* pa_sc_raster_config */
  2777. count += 3;
  2778. /* end clear state */
  2779. count += 2;
  2780. /* clear state */
  2781. count += 2;
  2782. return count;
  2783. }
  2784. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
  2785. volatile u32 *buffer)
  2786. {
  2787. u32 count = 0, i;
  2788. const struct cs_section_def *sect = NULL;
  2789. const struct cs_extent_def *ext = NULL;
  2790. if (adev->gfx.rlc.cs_data == NULL)
  2791. return;
  2792. if (buffer == NULL)
  2793. return;
  2794. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2795. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2796. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2797. buffer[count++] = cpu_to_le32(0x80000000);
  2798. buffer[count++] = cpu_to_le32(0x80000000);
  2799. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2800. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2801. if (sect->id == SECT_CONTEXT) {
  2802. buffer[count++] =
  2803. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2804. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  2805. for (i = 0; i < ext->reg_count; i++)
  2806. buffer[count++] = cpu_to_le32(ext->extent[i]);
  2807. } else {
  2808. return;
  2809. }
  2810. }
  2811. }
  2812. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  2813. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2814. switch (adev->asic_type) {
  2815. case CHIP_TAHITI:
  2816. case CHIP_PITCAIRN:
  2817. buffer[count++] = cpu_to_le32(0x2a00126a);
  2818. break;
  2819. case CHIP_VERDE:
  2820. buffer[count++] = cpu_to_le32(0x0000124a);
  2821. break;
  2822. case CHIP_OLAND:
  2823. buffer[count++] = cpu_to_le32(0x00000082);
  2824. break;
  2825. case CHIP_HAINAN:
  2826. buffer[count++] = cpu_to_le32(0x00000000);
  2827. break;
  2828. default:
  2829. buffer[count++] = cpu_to_le32(0x00000000);
  2830. break;
  2831. }
  2832. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2833. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  2834. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  2835. buffer[count++] = cpu_to_le32(0);
  2836. }
  2837. static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
  2838. {
  2839. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2840. AMD_PG_SUPPORT_GFX_SMG |
  2841. AMD_PG_SUPPORT_GFX_DMG |
  2842. AMD_PG_SUPPORT_CP |
  2843. AMD_PG_SUPPORT_GDS |
  2844. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2845. gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
  2846. gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
  2847. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2848. gfx_v6_0_init_gfx_cgpg(adev);
  2849. gfx_v6_0_enable_cp_pg(adev, true);
  2850. gfx_v6_0_enable_gds_pg(adev, true);
  2851. } else {
  2852. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2853. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2854. }
  2855. gfx_v6_0_init_ao_cu_mask(adev);
  2856. gfx_v6_0_update_gfx_pg(adev, true);
  2857. } else {
  2858. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2859. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2860. }
  2861. }
  2862. static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
  2863. {
  2864. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2865. AMD_PG_SUPPORT_GFX_SMG |
  2866. AMD_PG_SUPPORT_GFX_DMG |
  2867. AMD_PG_SUPPORT_CP |
  2868. AMD_PG_SUPPORT_GDS |
  2869. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2870. gfx_v6_0_update_gfx_pg(adev, false);
  2871. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2872. gfx_v6_0_enable_cp_pg(adev, false);
  2873. gfx_v6_0_enable_gds_pg(adev, false);
  2874. }
  2875. }
  2876. }
  2877. static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2878. {
  2879. uint64_t clock;
  2880. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2881. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2882. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  2883. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2884. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2885. return clock;
  2886. }
  2887. static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2888. {
  2889. if (flags & AMDGPU_HAVE_CTX_SWITCH)
  2890. gfx_v6_0_ring_emit_vgt_flush(ring);
  2891. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2892. amdgpu_ring_write(ring, 0x80000000);
  2893. amdgpu_ring_write(ring, 0);
  2894. }
  2895. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  2896. {
  2897. WREG32(mmSQ_IND_INDEX,
  2898. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2899. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2900. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  2901. (SQ_IND_INDEX__FORCE_READ_MASK));
  2902. return RREG32(mmSQ_IND_DATA);
  2903. }
  2904. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  2905. uint32_t wave, uint32_t thread,
  2906. uint32_t regno, uint32_t num, uint32_t *out)
  2907. {
  2908. WREG32(mmSQ_IND_INDEX,
  2909. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2910. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2911. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  2912. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  2913. (SQ_IND_INDEX__FORCE_READ_MASK) |
  2914. (SQ_IND_INDEX__AUTO_INCR_MASK));
  2915. while (num--)
  2916. *(out++) = RREG32(mmSQ_IND_DATA);
  2917. }
  2918. static void gfx_v6_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  2919. {
  2920. /* type 0 wave data */
  2921. dst[(*no_fields)++] = 0;
  2922. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  2923. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  2924. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  2925. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  2926. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  2927. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  2928. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  2929. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  2930. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  2931. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  2932. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  2933. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  2934. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  2935. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  2936. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  2937. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  2938. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  2939. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  2940. }
  2941. static void gfx_v6_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  2942. uint32_t wave, uint32_t start,
  2943. uint32_t size, uint32_t *dst)
  2944. {
  2945. wave_read_regs(
  2946. adev, simd, wave, 0,
  2947. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  2948. }
  2949. static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
  2950. .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
  2951. .select_se_sh = &gfx_v6_0_select_se_sh,
  2952. .read_wave_data = &gfx_v6_0_read_wave_data,
  2953. .read_wave_sgprs = &gfx_v6_0_read_wave_sgprs,
  2954. };
  2955. static int gfx_v6_0_early_init(void *handle)
  2956. {
  2957. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2958. adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
  2959. adev->gfx.num_compute_rings = GFX6_NUM_COMPUTE_RINGS;
  2960. adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
  2961. gfx_v6_0_set_ring_funcs(adev);
  2962. gfx_v6_0_set_irq_funcs(adev);
  2963. return 0;
  2964. }
  2965. static int gfx_v6_0_sw_init(void *handle)
  2966. {
  2967. struct amdgpu_ring *ring;
  2968. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2969. int i, r;
  2970. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  2971. if (r)
  2972. return r;
  2973. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  2974. if (r)
  2975. return r;
  2976. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  2977. if (r)
  2978. return r;
  2979. gfx_v6_0_scratch_init(adev);
  2980. r = gfx_v6_0_init_microcode(adev);
  2981. if (r) {
  2982. DRM_ERROR("Failed to load gfx firmware!\n");
  2983. return r;
  2984. }
  2985. r = gfx_v6_0_rlc_init(adev);
  2986. if (r) {
  2987. DRM_ERROR("Failed to init rlc BOs!\n");
  2988. return r;
  2989. }
  2990. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  2991. ring = &adev->gfx.gfx_ring[i];
  2992. ring->ring_obj = NULL;
  2993. sprintf(ring->name, "gfx");
  2994. r = amdgpu_ring_init(adev, ring, 1024,
  2995. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  2996. if (r)
  2997. return r;
  2998. }
  2999. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3000. unsigned irq_type;
  3001. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  3002. DRM_ERROR("Too many (%d) compute rings!\n", i);
  3003. break;
  3004. }
  3005. ring = &adev->gfx.compute_ring[i];
  3006. ring->ring_obj = NULL;
  3007. ring->use_doorbell = false;
  3008. ring->doorbell_index = 0;
  3009. ring->me = 1;
  3010. ring->pipe = i;
  3011. ring->queue = i;
  3012. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  3013. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  3014. r = amdgpu_ring_init(adev, ring, 1024,
  3015. &adev->gfx.eop_irq, irq_type);
  3016. if (r)
  3017. return r;
  3018. }
  3019. return r;
  3020. }
  3021. static int gfx_v6_0_sw_fini(void *handle)
  3022. {
  3023. int i;
  3024. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3025. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  3026. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  3027. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  3028. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3029. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  3030. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3031. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  3032. gfx_v6_0_rlc_fini(adev);
  3033. return 0;
  3034. }
  3035. static int gfx_v6_0_hw_init(void *handle)
  3036. {
  3037. int r;
  3038. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3039. gfx_v6_0_gpu_init(adev);
  3040. r = gfx_v6_0_rlc_resume(adev);
  3041. if (r)
  3042. return r;
  3043. r = gfx_v6_0_cp_resume(adev);
  3044. if (r)
  3045. return r;
  3046. adev->gfx.ce_ram_size = 0x8000;
  3047. return r;
  3048. }
  3049. static int gfx_v6_0_hw_fini(void *handle)
  3050. {
  3051. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3052. gfx_v6_0_cp_enable(adev, false);
  3053. gfx_v6_0_rlc_stop(adev);
  3054. gfx_v6_0_fini_pg(adev);
  3055. return 0;
  3056. }
  3057. static int gfx_v6_0_suspend(void *handle)
  3058. {
  3059. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3060. return gfx_v6_0_hw_fini(adev);
  3061. }
  3062. static int gfx_v6_0_resume(void *handle)
  3063. {
  3064. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3065. return gfx_v6_0_hw_init(adev);
  3066. }
  3067. static bool gfx_v6_0_is_idle(void *handle)
  3068. {
  3069. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3070. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  3071. return false;
  3072. else
  3073. return true;
  3074. }
  3075. static int gfx_v6_0_wait_for_idle(void *handle)
  3076. {
  3077. unsigned i;
  3078. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3079. for (i = 0; i < adev->usec_timeout; i++) {
  3080. if (gfx_v6_0_is_idle(handle))
  3081. return 0;
  3082. udelay(1);
  3083. }
  3084. return -ETIMEDOUT;
  3085. }
  3086. static int gfx_v6_0_soft_reset(void *handle)
  3087. {
  3088. return 0;
  3089. }
  3090. static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3091. enum amdgpu_interrupt_state state)
  3092. {
  3093. u32 cp_int_cntl;
  3094. switch (state) {
  3095. case AMDGPU_IRQ_STATE_DISABLE:
  3096. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3097. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  3098. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3099. break;
  3100. case AMDGPU_IRQ_STATE_ENABLE:
  3101. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3102. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  3103. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3104. break;
  3105. default:
  3106. break;
  3107. }
  3108. }
  3109. static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3110. int ring,
  3111. enum amdgpu_interrupt_state state)
  3112. {
  3113. u32 cp_int_cntl;
  3114. switch (state){
  3115. case AMDGPU_IRQ_STATE_DISABLE:
  3116. if (ring == 0) {
  3117. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  3118. cp_int_cntl &= ~CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  3119. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  3120. break;
  3121. } else {
  3122. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  3123. cp_int_cntl &= ~CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  3124. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  3125. break;
  3126. }
  3127. case AMDGPU_IRQ_STATE_ENABLE:
  3128. if (ring == 0) {
  3129. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  3130. cp_int_cntl |= CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  3131. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  3132. break;
  3133. } else {
  3134. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  3135. cp_int_cntl |= CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  3136. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  3137. break;
  3138. }
  3139. default:
  3140. BUG();
  3141. break;
  3142. }
  3143. }
  3144. static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3145. struct amdgpu_irq_src *src,
  3146. unsigned type,
  3147. enum amdgpu_interrupt_state state)
  3148. {
  3149. u32 cp_int_cntl;
  3150. switch (state) {
  3151. case AMDGPU_IRQ_STATE_DISABLE:
  3152. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3153. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  3154. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3155. break;
  3156. case AMDGPU_IRQ_STATE_ENABLE:
  3157. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3158. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  3159. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3160. break;
  3161. default:
  3162. break;
  3163. }
  3164. return 0;
  3165. }
  3166. static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3167. struct amdgpu_irq_src *src,
  3168. unsigned type,
  3169. enum amdgpu_interrupt_state state)
  3170. {
  3171. u32 cp_int_cntl;
  3172. switch (state) {
  3173. case AMDGPU_IRQ_STATE_DISABLE:
  3174. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3175. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  3176. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3177. break;
  3178. case AMDGPU_IRQ_STATE_ENABLE:
  3179. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3180. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  3181. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3182. break;
  3183. default:
  3184. break;
  3185. }
  3186. return 0;
  3187. }
  3188. static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3189. struct amdgpu_irq_src *src,
  3190. unsigned type,
  3191. enum amdgpu_interrupt_state state)
  3192. {
  3193. switch (type) {
  3194. case AMDGPU_CP_IRQ_GFX_EOP:
  3195. gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
  3196. break;
  3197. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3198. gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
  3199. break;
  3200. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3201. gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
  3202. break;
  3203. default:
  3204. break;
  3205. }
  3206. return 0;
  3207. }
  3208. static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
  3209. struct amdgpu_irq_src *source,
  3210. struct amdgpu_iv_entry *entry)
  3211. {
  3212. switch (entry->ring_id) {
  3213. case 0:
  3214. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3215. break;
  3216. case 1:
  3217. case 2:
  3218. amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id - 1]);
  3219. break;
  3220. default:
  3221. break;
  3222. }
  3223. return 0;
  3224. }
  3225. static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
  3226. struct amdgpu_irq_src *source,
  3227. struct amdgpu_iv_entry *entry)
  3228. {
  3229. DRM_ERROR("Illegal register access in command stream\n");
  3230. schedule_work(&adev->reset_work);
  3231. return 0;
  3232. }
  3233. static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
  3234. struct amdgpu_irq_src *source,
  3235. struct amdgpu_iv_entry *entry)
  3236. {
  3237. DRM_ERROR("Illegal instruction in command stream\n");
  3238. schedule_work(&adev->reset_work);
  3239. return 0;
  3240. }
  3241. static int gfx_v6_0_set_clockgating_state(void *handle,
  3242. enum amd_clockgating_state state)
  3243. {
  3244. bool gate = false;
  3245. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3246. if (state == AMD_CG_STATE_GATE)
  3247. gate = true;
  3248. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  3249. if (gate) {
  3250. gfx_v6_0_enable_mgcg(adev, true);
  3251. gfx_v6_0_enable_cgcg(adev, true);
  3252. } else {
  3253. gfx_v6_0_enable_cgcg(adev, false);
  3254. gfx_v6_0_enable_mgcg(adev, false);
  3255. }
  3256. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  3257. return 0;
  3258. }
  3259. static int gfx_v6_0_set_powergating_state(void *handle,
  3260. enum amd_powergating_state state)
  3261. {
  3262. bool gate = false;
  3263. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3264. if (state == AMD_PG_STATE_GATE)
  3265. gate = true;
  3266. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3267. AMD_PG_SUPPORT_GFX_SMG |
  3268. AMD_PG_SUPPORT_GFX_DMG |
  3269. AMD_PG_SUPPORT_CP |
  3270. AMD_PG_SUPPORT_GDS |
  3271. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3272. gfx_v6_0_update_gfx_pg(adev, gate);
  3273. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3274. gfx_v6_0_enable_cp_pg(adev, gate);
  3275. gfx_v6_0_enable_gds_pg(adev, gate);
  3276. }
  3277. }
  3278. return 0;
  3279. }
  3280. static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
  3281. .name = "gfx_v6_0",
  3282. .early_init = gfx_v6_0_early_init,
  3283. .late_init = NULL,
  3284. .sw_init = gfx_v6_0_sw_init,
  3285. .sw_fini = gfx_v6_0_sw_fini,
  3286. .hw_init = gfx_v6_0_hw_init,
  3287. .hw_fini = gfx_v6_0_hw_fini,
  3288. .suspend = gfx_v6_0_suspend,
  3289. .resume = gfx_v6_0_resume,
  3290. .is_idle = gfx_v6_0_is_idle,
  3291. .wait_for_idle = gfx_v6_0_wait_for_idle,
  3292. .soft_reset = gfx_v6_0_soft_reset,
  3293. .set_clockgating_state = gfx_v6_0_set_clockgating_state,
  3294. .set_powergating_state = gfx_v6_0_set_powergating_state,
  3295. };
  3296. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
  3297. .type = AMDGPU_RING_TYPE_GFX,
  3298. .align_mask = 0xff,
  3299. .nop = 0x80000000,
  3300. .get_rptr = gfx_v6_0_ring_get_rptr,
  3301. .get_wptr = gfx_v6_0_ring_get_wptr,
  3302. .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
  3303. .emit_frame_size =
  3304. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  3305. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  3306. 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  3307. 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
  3308. 17 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
  3309. 3 + 2, /* gfx_v6_ring_emit_cntxcntl including vgt flush */
  3310. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  3311. .emit_ib = gfx_v6_0_ring_emit_ib,
  3312. .emit_fence = gfx_v6_0_ring_emit_fence,
  3313. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  3314. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  3315. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  3316. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  3317. .test_ring = gfx_v6_0_ring_test_ring,
  3318. .test_ib = gfx_v6_0_ring_test_ib,
  3319. .insert_nop = amdgpu_ring_insert_nop,
  3320. .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
  3321. };
  3322. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
  3323. .type = AMDGPU_RING_TYPE_COMPUTE,
  3324. .align_mask = 0xff,
  3325. .nop = 0x80000000,
  3326. .get_rptr = gfx_v6_0_ring_get_rptr,
  3327. .get_wptr = gfx_v6_0_ring_get_wptr,
  3328. .set_wptr = gfx_v6_0_ring_set_wptr_compute,
  3329. .emit_frame_size =
  3330. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  3331. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  3332. 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
  3333. 17 + /* gfx_v6_0_ring_emit_vm_flush */
  3334. 14 + 14 + 14, /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  3335. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  3336. .emit_ib = gfx_v6_0_ring_emit_ib,
  3337. .emit_fence = gfx_v6_0_ring_emit_fence,
  3338. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  3339. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  3340. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  3341. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  3342. .test_ring = gfx_v6_0_ring_test_ring,
  3343. .test_ib = gfx_v6_0_ring_test_ib,
  3344. .insert_nop = amdgpu_ring_insert_nop,
  3345. };
  3346. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  3347. {
  3348. int i;
  3349. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3350. adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
  3351. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3352. adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
  3353. }
  3354. static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
  3355. .set = gfx_v6_0_set_eop_interrupt_state,
  3356. .process = gfx_v6_0_eop_irq,
  3357. };
  3358. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
  3359. .set = gfx_v6_0_set_priv_reg_fault_state,
  3360. .process = gfx_v6_0_priv_reg_irq,
  3361. };
  3362. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
  3363. .set = gfx_v6_0_set_priv_inst_fault_state,
  3364. .process = gfx_v6_0_priv_inst_irq,
  3365. };
  3366. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  3367. {
  3368. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3369. adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
  3370. adev->gfx.priv_reg_irq.num_types = 1;
  3371. adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
  3372. adev->gfx.priv_inst_irq.num_types = 1;
  3373. adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
  3374. }
  3375. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
  3376. {
  3377. int i, j, k, counter, active_cu_number = 0;
  3378. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3379. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  3380. memset(cu_info, 0, sizeof(*cu_info));
  3381. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3382. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3383. mask = 1;
  3384. ao_bitmap = 0;
  3385. counter = 0;
  3386. bitmap = gfx_v6_0_get_cu_active_bitmap(adev, i, j);
  3387. cu_info->bitmap[i][j] = bitmap;
  3388. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3389. if (bitmap & mask) {
  3390. if (counter < 2)
  3391. ao_bitmap |= mask;
  3392. counter ++;
  3393. }
  3394. mask <<= 1;
  3395. }
  3396. active_cu_number += counter;
  3397. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3398. }
  3399. }
  3400. cu_info->number = active_cu_number;
  3401. cu_info->ao_cu_mask = ao_cu_mask;
  3402. }
  3403. const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
  3404. {
  3405. .type = AMD_IP_BLOCK_TYPE_GFX,
  3406. .major = 6,
  3407. .minor = 0,
  3408. .rev = 0,
  3409. .funcs = &gfx_v6_0_ip_funcs,
  3410. };