amdgpu_ttm.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "amdgpu.h"
  46. #include "bif/bif_4_1_d.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  49. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  50. /*
  51. * Global memory.
  52. */
  53. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  54. {
  55. return ttm_mem_global_init(ref->object);
  56. }
  57. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  58. {
  59. ttm_mem_global_release(ref->object);
  60. }
  61. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  62. {
  63. struct drm_global_reference *global_ref;
  64. struct amdgpu_ring *ring;
  65. struct amd_sched_rq *rq;
  66. int r;
  67. adev->mman.mem_global_referenced = false;
  68. global_ref = &adev->mman.mem_global_ref;
  69. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  70. global_ref->size = sizeof(struct ttm_mem_global);
  71. global_ref->init = &amdgpu_ttm_mem_global_init;
  72. global_ref->release = &amdgpu_ttm_mem_global_release;
  73. r = drm_global_item_ref(global_ref);
  74. if (r) {
  75. DRM_ERROR("Failed setting up TTM memory accounting "
  76. "subsystem.\n");
  77. goto error_mem;
  78. }
  79. adev->mman.bo_global_ref.mem_glob =
  80. adev->mman.mem_global_ref.object;
  81. global_ref = &adev->mman.bo_global_ref.ref;
  82. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  83. global_ref->size = sizeof(struct ttm_bo_global);
  84. global_ref->init = &ttm_bo_global_init;
  85. global_ref->release = &ttm_bo_global_release;
  86. r = drm_global_item_ref(global_ref);
  87. if (r) {
  88. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  89. goto error_bo;
  90. }
  91. ring = adev->mman.buffer_funcs_ring;
  92. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  93. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  94. rq, amdgpu_sched_jobs);
  95. if (r) {
  96. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  97. goto error_entity;
  98. }
  99. adev->mman.mem_global_referenced = true;
  100. return 0;
  101. error_entity:
  102. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  103. error_bo:
  104. drm_global_item_unref(&adev->mman.mem_global_ref);
  105. error_mem:
  106. return r;
  107. }
  108. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  109. {
  110. if (adev->mman.mem_global_referenced) {
  111. amd_sched_entity_fini(adev->mman.entity.sched,
  112. &adev->mman.entity);
  113. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  114. drm_global_item_unref(&adev->mman.mem_global_ref);
  115. adev->mman.mem_global_referenced = false;
  116. }
  117. }
  118. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  119. {
  120. return 0;
  121. }
  122. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  123. struct ttm_mem_type_manager *man)
  124. {
  125. struct amdgpu_device *adev;
  126. adev = amdgpu_ttm_adev(bdev);
  127. switch (type) {
  128. case TTM_PL_SYSTEM:
  129. /* System memory */
  130. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  131. man->available_caching = TTM_PL_MASK_CACHING;
  132. man->default_caching = TTM_PL_FLAG_CACHED;
  133. break;
  134. case TTM_PL_TT:
  135. man->func = &amdgpu_gtt_mgr_func;
  136. man->gpu_offset = adev->mc.gtt_start;
  137. man->available_caching = TTM_PL_MASK_CACHING;
  138. man->default_caching = TTM_PL_FLAG_CACHED;
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  140. break;
  141. case TTM_PL_VRAM:
  142. /* "On-card" video ram */
  143. man->func = &amdgpu_vram_mgr_func;
  144. man->gpu_offset = adev->mc.vram_start;
  145. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  146. TTM_MEMTYPE_FLAG_MAPPABLE;
  147. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  148. man->default_caching = TTM_PL_FLAG_WC;
  149. break;
  150. case AMDGPU_PL_GDS:
  151. case AMDGPU_PL_GWS:
  152. case AMDGPU_PL_OA:
  153. /* On-chip GDS memory*/
  154. man->func = &ttm_bo_manager_func;
  155. man->gpu_offset = 0;
  156. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  157. man->available_caching = TTM_PL_FLAG_UNCACHED;
  158. man->default_caching = TTM_PL_FLAG_UNCACHED;
  159. break;
  160. default:
  161. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  162. return -EINVAL;
  163. }
  164. return 0;
  165. }
  166. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  167. struct ttm_placement *placement)
  168. {
  169. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  170. struct amdgpu_bo *abo;
  171. static struct ttm_place placements = {
  172. .fpfn = 0,
  173. .lpfn = 0,
  174. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  175. };
  176. unsigned i;
  177. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  178. placement->placement = &placements;
  179. placement->busy_placement = &placements;
  180. placement->num_placement = 1;
  181. placement->num_busy_placement = 1;
  182. return;
  183. }
  184. abo = container_of(bo, struct amdgpu_bo, tbo);
  185. switch (bo->mem.mem_type) {
  186. case TTM_PL_VRAM:
  187. if (adev->mman.buffer_funcs_ring->ready == false) {
  188. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  189. } else {
  190. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  191. for (i = 0; i < abo->placement.num_placement; ++i) {
  192. if (!(abo->placements[i].flags &
  193. TTM_PL_FLAG_TT))
  194. continue;
  195. if (abo->placements[i].lpfn)
  196. continue;
  197. /* set an upper limit to force directly
  198. * allocating address space for the BO.
  199. */
  200. abo->placements[i].lpfn =
  201. adev->mc.gtt_size >> PAGE_SHIFT;
  202. }
  203. }
  204. break;
  205. case TTM_PL_TT:
  206. default:
  207. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  208. }
  209. *placement = abo->placement;
  210. }
  211. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  212. {
  213. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  214. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  215. return -EPERM;
  216. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  217. filp->private_data);
  218. }
  219. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  220. struct ttm_mem_reg *new_mem)
  221. {
  222. struct ttm_mem_reg *old_mem = &bo->mem;
  223. BUG_ON(old_mem->mm_node != NULL);
  224. *old_mem = *new_mem;
  225. new_mem->mm_node = NULL;
  226. }
  227. static int amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  228. struct drm_mm_node *mm_node,
  229. struct ttm_mem_reg *mem,
  230. uint64_t *addr)
  231. {
  232. int r;
  233. switch (mem->mem_type) {
  234. case TTM_PL_TT:
  235. r = amdgpu_ttm_bind(bo, mem);
  236. if (r)
  237. return r;
  238. case TTM_PL_VRAM:
  239. *addr = mm_node->start << PAGE_SHIFT;
  240. *addr += bo->bdev->man[mem->mem_type].gpu_offset;
  241. break;
  242. default:
  243. DRM_ERROR("Unknown placement %d\n", mem->mem_type);
  244. return -EINVAL;
  245. }
  246. return 0;
  247. }
  248. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  249. bool evict, bool no_wait_gpu,
  250. struct ttm_mem_reg *new_mem,
  251. struct ttm_mem_reg *old_mem)
  252. {
  253. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  254. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  255. struct drm_mm_node *old_mm, *new_mm;
  256. uint64_t old_start, old_size, new_start, new_size;
  257. unsigned long num_pages;
  258. struct dma_fence *fence = NULL;
  259. int r;
  260. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  261. if (!ring->ready) {
  262. DRM_ERROR("Trying to move memory with ring turned off.\n");
  263. return -EINVAL;
  264. }
  265. old_mm = old_mem->mm_node;
  266. r = amdgpu_mm_node_addr(bo, old_mm, old_mem, &old_start);
  267. if (r)
  268. return r;
  269. old_size = old_mm->size;
  270. new_mm = new_mem->mm_node;
  271. r = amdgpu_mm_node_addr(bo, new_mm, new_mem, &new_start);
  272. if (r)
  273. return r;
  274. new_size = new_mm->size;
  275. num_pages = new_mem->num_pages;
  276. while (num_pages) {
  277. unsigned long cur_pages = min(old_size, new_size);
  278. struct dma_fence *next;
  279. r = amdgpu_copy_buffer(ring, old_start, new_start,
  280. cur_pages * PAGE_SIZE,
  281. bo->resv, &next, false);
  282. if (r)
  283. goto error;
  284. dma_fence_put(fence);
  285. fence = next;
  286. num_pages -= cur_pages;
  287. if (!num_pages)
  288. break;
  289. old_size -= cur_pages;
  290. if (!old_size) {
  291. r = amdgpu_mm_node_addr(bo, ++old_mm, old_mem,
  292. &old_start);
  293. if (r)
  294. goto error;
  295. old_size = old_mm->size;
  296. } else {
  297. old_start += cur_pages * PAGE_SIZE;
  298. }
  299. new_size -= cur_pages;
  300. if (!new_size) {
  301. r = amdgpu_mm_node_addr(bo, ++new_mm, new_mem,
  302. &new_start);
  303. if (r)
  304. goto error;
  305. new_size = new_mm->size;
  306. } else {
  307. new_start += cur_pages * PAGE_SIZE;
  308. }
  309. }
  310. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  311. dma_fence_put(fence);
  312. return r;
  313. error:
  314. if (fence)
  315. dma_fence_wait(fence, false);
  316. dma_fence_put(fence);
  317. return r;
  318. }
  319. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  320. bool evict, bool interruptible,
  321. bool no_wait_gpu,
  322. struct ttm_mem_reg *new_mem)
  323. {
  324. struct amdgpu_device *adev;
  325. struct ttm_mem_reg *old_mem = &bo->mem;
  326. struct ttm_mem_reg tmp_mem;
  327. struct ttm_place placements;
  328. struct ttm_placement placement;
  329. int r;
  330. adev = amdgpu_ttm_adev(bo->bdev);
  331. tmp_mem = *new_mem;
  332. tmp_mem.mm_node = NULL;
  333. placement.num_placement = 1;
  334. placement.placement = &placements;
  335. placement.num_busy_placement = 1;
  336. placement.busy_placement = &placements;
  337. placements.fpfn = 0;
  338. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  339. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  340. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  341. interruptible, no_wait_gpu);
  342. if (unlikely(r)) {
  343. return r;
  344. }
  345. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  346. if (unlikely(r)) {
  347. goto out_cleanup;
  348. }
  349. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  350. if (unlikely(r)) {
  351. goto out_cleanup;
  352. }
  353. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  354. if (unlikely(r)) {
  355. goto out_cleanup;
  356. }
  357. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  358. out_cleanup:
  359. ttm_bo_mem_put(bo, &tmp_mem);
  360. return r;
  361. }
  362. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  363. bool evict, bool interruptible,
  364. bool no_wait_gpu,
  365. struct ttm_mem_reg *new_mem)
  366. {
  367. struct amdgpu_device *adev;
  368. struct ttm_mem_reg *old_mem = &bo->mem;
  369. struct ttm_mem_reg tmp_mem;
  370. struct ttm_placement placement;
  371. struct ttm_place placements;
  372. int r;
  373. adev = amdgpu_ttm_adev(bo->bdev);
  374. tmp_mem = *new_mem;
  375. tmp_mem.mm_node = NULL;
  376. placement.num_placement = 1;
  377. placement.placement = &placements;
  378. placement.num_busy_placement = 1;
  379. placement.busy_placement = &placements;
  380. placements.fpfn = 0;
  381. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  382. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  383. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  384. interruptible, no_wait_gpu);
  385. if (unlikely(r)) {
  386. return r;
  387. }
  388. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  389. if (unlikely(r)) {
  390. goto out_cleanup;
  391. }
  392. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  393. if (unlikely(r)) {
  394. goto out_cleanup;
  395. }
  396. out_cleanup:
  397. ttm_bo_mem_put(bo, &tmp_mem);
  398. return r;
  399. }
  400. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  401. bool evict, bool interruptible,
  402. bool no_wait_gpu,
  403. struct ttm_mem_reg *new_mem)
  404. {
  405. struct amdgpu_device *adev;
  406. struct amdgpu_bo *abo;
  407. struct ttm_mem_reg *old_mem = &bo->mem;
  408. int r;
  409. /* Can't move a pinned BO */
  410. abo = container_of(bo, struct amdgpu_bo, tbo);
  411. if (WARN_ON_ONCE(abo->pin_count > 0))
  412. return -EINVAL;
  413. adev = amdgpu_ttm_adev(bo->bdev);
  414. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  415. amdgpu_move_null(bo, new_mem);
  416. return 0;
  417. }
  418. if ((old_mem->mem_type == TTM_PL_TT &&
  419. new_mem->mem_type == TTM_PL_SYSTEM) ||
  420. (old_mem->mem_type == TTM_PL_SYSTEM &&
  421. new_mem->mem_type == TTM_PL_TT)) {
  422. /* bind is enough */
  423. amdgpu_move_null(bo, new_mem);
  424. return 0;
  425. }
  426. if (adev->mman.buffer_funcs == NULL ||
  427. adev->mman.buffer_funcs_ring == NULL ||
  428. !adev->mman.buffer_funcs_ring->ready) {
  429. /* use memcpy */
  430. goto memcpy;
  431. }
  432. if (old_mem->mem_type == TTM_PL_VRAM &&
  433. new_mem->mem_type == TTM_PL_SYSTEM) {
  434. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  435. no_wait_gpu, new_mem);
  436. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  437. new_mem->mem_type == TTM_PL_VRAM) {
  438. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  439. no_wait_gpu, new_mem);
  440. } else {
  441. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  442. }
  443. if (r) {
  444. memcpy:
  445. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  446. if (r) {
  447. return r;
  448. }
  449. }
  450. /* update statistics */
  451. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  452. return 0;
  453. }
  454. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  455. {
  456. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  457. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  458. mem->bus.addr = NULL;
  459. mem->bus.offset = 0;
  460. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  461. mem->bus.base = 0;
  462. mem->bus.is_iomem = false;
  463. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  464. return -EINVAL;
  465. switch (mem->mem_type) {
  466. case TTM_PL_SYSTEM:
  467. /* system memory */
  468. return 0;
  469. case TTM_PL_TT:
  470. break;
  471. case TTM_PL_VRAM:
  472. mem->bus.offset = mem->start << PAGE_SHIFT;
  473. /* check if it's visible */
  474. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  475. return -EINVAL;
  476. mem->bus.base = adev->mc.aper_base;
  477. mem->bus.is_iomem = true;
  478. #ifdef __alpha__
  479. /*
  480. * Alpha: use bus.addr to hold the ioremap() return,
  481. * so we can modify bus.base below.
  482. */
  483. if (mem->placement & TTM_PL_FLAG_WC)
  484. mem->bus.addr =
  485. ioremap_wc(mem->bus.base + mem->bus.offset,
  486. mem->bus.size);
  487. else
  488. mem->bus.addr =
  489. ioremap_nocache(mem->bus.base + mem->bus.offset,
  490. mem->bus.size);
  491. /*
  492. * Alpha: Use just the bus offset plus
  493. * the hose/domain memory base for bus.base.
  494. * It then can be used to build PTEs for VRAM
  495. * access, as done in ttm_bo_vm_fault().
  496. */
  497. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  498. adev->ddev->hose->dense_mem_base;
  499. #endif
  500. break;
  501. default:
  502. return -EINVAL;
  503. }
  504. return 0;
  505. }
  506. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  507. {
  508. }
  509. /*
  510. * TTM backend functions.
  511. */
  512. struct amdgpu_ttm_gup_task_list {
  513. struct list_head list;
  514. struct task_struct *task;
  515. };
  516. struct amdgpu_ttm_tt {
  517. struct ttm_dma_tt ttm;
  518. struct amdgpu_device *adev;
  519. u64 offset;
  520. uint64_t userptr;
  521. struct mm_struct *usermm;
  522. uint32_t userflags;
  523. spinlock_t guptasklock;
  524. struct list_head guptasks;
  525. atomic_t mmu_invalidations;
  526. struct list_head list;
  527. };
  528. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  529. {
  530. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  531. unsigned int flags = 0;
  532. unsigned pinned = 0;
  533. int r;
  534. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  535. flags |= FOLL_WRITE;
  536. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  537. /* check that we only use anonymous memory
  538. to prevent problems with writeback */
  539. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  540. struct vm_area_struct *vma;
  541. vma = find_vma(gtt->usermm, gtt->userptr);
  542. if (!vma || vma->vm_file || vma->vm_end < end)
  543. return -EPERM;
  544. }
  545. do {
  546. unsigned num_pages = ttm->num_pages - pinned;
  547. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  548. struct page **p = pages + pinned;
  549. struct amdgpu_ttm_gup_task_list guptask;
  550. guptask.task = current;
  551. spin_lock(&gtt->guptasklock);
  552. list_add(&guptask.list, &gtt->guptasks);
  553. spin_unlock(&gtt->guptasklock);
  554. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  555. spin_lock(&gtt->guptasklock);
  556. list_del(&guptask.list);
  557. spin_unlock(&gtt->guptasklock);
  558. if (r < 0)
  559. goto release_pages;
  560. pinned += r;
  561. } while (pinned < ttm->num_pages);
  562. return 0;
  563. release_pages:
  564. release_pages(pages, pinned, 0);
  565. return r;
  566. }
  567. /* prepare the sg table with the user pages */
  568. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  569. {
  570. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  571. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  572. unsigned nents;
  573. int r;
  574. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  575. enum dma_data_direction direction = write ?
  576. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  577. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  578. ttm->num_pages << PAGE_SHIFT,
  579. GFP_KERNEL);
  580. if (r)
  581. goto release_sg;
  582. r = -ENOMEM;
  583. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  584. if (nents != ttm->sg->nents)
  585. goto release_sg;
  586. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  587. gtt->ttm.dma_address, ttm->num_pages);
  588. return 0;
  589. release_sg:
  590. kfree(ttm->sg);
  591. return r;
  592. }
  593. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  594. {
  595. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  596. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  597. struct sg_page_iter sg_iter;
  598. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  599. enum dma_data_direction direction = write ?
  600. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  601. /* double check that we don't free the table twice */
  602. if (!ttm->sg->sgl)
  603. return;
  604. /* free the sg table and pages again */
  605. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  606. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  607. struct page *page = sg_page_iter_page(&sg_iter);
  608. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  609. set_page_dirty(page);
  610. mark_page_accessed(page);
  611. put_page(page);
  612. }
  613. sg_free_table(ttm->sg);
  614. }
  615. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  616. struct ttm_mem_reg *bo_mem)
  617. {
  618. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  619. int r;
  620. if (gtt->userptr) {
  621. r = amdgpu_ttm_tt_pin_userptr(ttm);
  622. if (r) {
  623. DRM_ERROR("failed to pin userptr\n");
  624. return r;
  625. }
  626. }
  627. if (!ttm->num_pages) {
  628. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  629. ttm->num_pages, bo_mem, ttm);
  630. }
  631. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  632. bo_mem->mem_type == AMDGPU_PL_GWS ||
  633. bo_mem->mem_type == AMDGPU_PL_OA)
  634. return -EINVAL;
  635. return 0;
  636. }
  637. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  638. {
  639. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  640. return gtt && !list_empty(&gtt->list);
  641. }
  642. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  643. {
  644. struct ttm_tt *ttm = bo->ttm;
  645. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  646. uint32_t flags;
  647. int r;
  648. if (!ttm || amdgpu_ttm_is_bound(ttm))
  649. return 0;
  650. r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
  651. NULL, bo_mem);
  652. if (r) {
  653. DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
  654. return r;
  655. }
  656. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  657. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  658. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  659. ttm->pages, gtt->ttm.dma_address, flags);
  660. if (r) {
  661. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  662. ttm->num_pages, gtt->offset);
  663. return r;
  664. }
  665. spin_lock(&gtt->adev->gtt_list_lock);
  666. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  667. spin_unlock(&gtt->adev->gtt_list_lock);
  668. return 0;
  669. }
  670. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  671. {
  672. struct amdgpu_ttm_tt *gtt, *tmp;
  673. struct ttm_mem_reg bo_mem;
  674. uint32_t flags;
  675. int r;
  676. bo_mem.mem_type = TTM_PL_TT;
  677. spin_lock(&adev->gtt_list_lock);
  678. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  679. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  680. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  681. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  682. flags);
  683. if (r) {
  684. spin_unlock(&adev->gtt_list_lock);
  685. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  686. gtt->ttm.ttm.num_pages, gtt->offset);
  687. return r;
  688. }
  689. }
  690. spin_unlock(&adev->gtt_list_lock);
  691. return 0;
  692. }
  693. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  694. {
  695. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  696. if (gtt->userptr)
  697. amdgpu_ttm_tt_unpin_userptr(ttm);
  698. if (!amdgpu_ttm_is_bound(ttm))
  699. return 0;
  700. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  701. if (gtt->adev->gart.ready)
  702. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  703. spin_lock(&gtt->adev->gtt_list_lock);
  704. list_del_init(&gtt->list);
  705. spin_unlock(&gtt->adev->gtt_list_lock);
  706. return 0;
  707. }
  708. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  709. {
  710. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  711. ttm_dma_tt_fini(&gtt->ttm);
  712. kfree(gtt);
  713. }
  714. static struct ttm_backend_func amdgpu_backend_func = {
  715. .bind = &amdgpu_ttm_backend_bind,
  716. .unbind = &amdgpu_ttm_backend_unbind,
  717. .destroy = &amdgpu_ttm_backend_destroy,
  718. };
  719. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  720. unsigned long size, uint32_t page_flags,
  721. struct page *dummy_read_page)
  722. {
  723. struct amdgpu_device *adev;
  724. struct amdgpu_ttm_tt *gtt;
  725. adev = amdgpu_ttm_adev(bdev);
  726. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  727. if (gtt == NULL) {
  728. return NULL;
  729. }
  730. gtt->ttm.ttm.func = &amdgpu_backend_func;
  731. gtt->adev = adev;
  732. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  733. kfree(gtt);
  734. return NULL;
  735. }
  736. INIT_LIST_HEAD(&gtt->list);
  737. return &gtt->ttm.ttm;
  738. }
  739. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  740. {
  741. struct amdgpu_device *adev;
  742. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  743. unsigned i;
  744. int r;
  745. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  746. if (ttm->state != tt_unpopulated)
  747. return 0;
  748. if (gtt && gtt->userptr) {
  749. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  750. if (!ttm->sg)
  751. return -ENOMEM;
  752. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  753. ttm->state = tt_unbound;
  754. return 0;
  755. }
  756. if (slave && ttm->sg) {
  757. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  758. gtt->ttm.dma_address, ttm->num_pages);
  759. ttm->state = tt_unbound;
  760. return 0;
  761. }
  762. adev = amdgpu_ttm_adev(ttm->bdev);
  763. #ifdef CONFIG_SWIOTLB
  764. if (swiotlb_nr_tbl()) {
  765. return ttm_dma_populate(&gtt->ttm, adev->dev);
  766. }
  767. #endif
  768. r = ttm_pool_populate(ttm);
  769. if (r) {
  770. return r;
  771. }
  772. for (i = 0; i < ttm->num_pages; i++) {
  773. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  774. 0, PAGE_SIZE,
  775. PCI_DMA_BIDIRECTIONAL);
  776. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  777. while (i--) {
  778. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  779. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  780. gtt->ttm.dma_address[i] = 0;
  781. }
  782. ttm_pool_unpopulate(ttm);
  783. return -EFAULT;
  784. }
  785. }
  786. return 0;
  787. }
  788. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  789. {
  790. struct amdgpu_device *adev;
  791. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  792. unsigned i;
  793. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  794. if (gtt && gtt->userptr) {
  795. kfree(ttm->sg);
  796. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  797. return;
  798. }
  799. if (slave)
  800. return;
  801. adev = amdgpu_ttm_adev(ttm->bdev);
  802. #ifdef CONFIG_SWIOTLB
  803. if (swiotlb_nr_tbl()) {
  804. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  805. return;
  806. }
  807. #endif
  808. for (i = 0; i < ttm->num_pages; i++) {
  809. if (gtt->ttm.dma_address[i]) {
  810. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  811. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  812. }
  813. }
  814. ttm_pool_unpopulate(ttm);
  815. }
  816. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  817. uint32_t flags)
  818. {
  819. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  820. if (gtt == NULL)
  821. return -EINVAL;
  822. gtt->userptr = addr;
  823. gtt->usermm = current->mm;
  824. gtt->userflags = flags;
  825. spin_lock_init(&gtt->guptasklock);
  826. INIT_LIST_HEAD(&gtt->guptasks);
  827. atomic_set(&gtt->mmu_invalidations, 0);
  828. return 0;
  829. }
  830. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  831. {
  832. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  833. if (gtt == NULL)
  834. return NULL;
  835. return gtt->usermm;
  836. }
  837. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  838. unsigned long end)
  839. {
  840. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  841. struct amdgpu_ttm_gup_task_list *entry;
  842. unsigned long size;
  843. if (gtt == NULL || !gtt->userptr)
  844. return false;
  845. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  846. if (gtt->userptr > end || gtt->userptr + size <= start)
  847. return false;
  848. spin_lock(&gtt->guptasklock);
  849. list_for_each_entry(entry, &gtt->guptasks, list) {
  850. if (entry->task == current) {
  851. spin_unlock(&gtt->guptasklock);
  852. return false;
  853. }
  854. }
  855. spin_unlock(&gtt->guptasklock);
  856. atomic_inc(&gtt->mmu_invalidations);
  857. return true;
  858. }
  859. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  860. int *last_invalidated)
  861. {
  862. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  863. int prev_invalidated = *last_invalidated;
  864. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  865. return prev_invalidated != *last_invalidated;
  866. }
  867. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  868. {
  869. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  870. if (gtt == NULL)
  871. return false;
  872. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  873. }
  874. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  875. struct ttm_mem_reg *mem)
  876. {
  877. uint32_t flags = 0;
  878. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  879. flags |= AMDGPU_PTE_VALID;
  880. if (mem && mem->mem_type == TTM_PL_TT) {
  881. flags |= AMDGPU_PTE_SYSTEM;
  882. if (ttm->caching_state == tt_cached)
  883. flags |= AMDGPU_PTE_SNOOPED;
  884. }
  885. if (adev->asic_type >= CHIP_TONGA)
  886. flags |= AMDGPU_PTE_EXECUTABLE;
  887. flags |= AMDGPU_PTE_READABLE;
  888. if (!amdgpu_ttm_tt_is_readonly(ttm))
  889. flags |= AMDGPU_PTE_WRITEABLE;
  890. return flags;
  891. }
  892. static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
  893. {
  894. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  895. unsigned i, j;
  896. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  897. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  898. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  899. if (&tbo->lru == lru->lru[j])
  900. lru->lru[j] = tbo->lru.prev;
  901. if (&tbo->swap == lru->swap_lru)
  902. lru->swap_lru = tbo->swap.prev;
  903. }
  904. }
  905. static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
  906. {
  907. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  908. unsigned log2_size = min(ilog2(tbo->num_pages),
  909. AMDGPU_TTM_LRU_SIZE - 1);
  910. return &adev->mman.log2_size[log2_size];
  911. }
  912. static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
  913. {
  914. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  915. struct list_head *res = lru->lru[tbo->mem.mem_type];
  916. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  917. while ((++lru)->lru[tbo->mem.mem_type] == res)
  918. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  919. return res;
  920. }
  921. static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
  922. {
  923. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  924. struct list_head *res = lru->swap_lru;
  925. lru->swap_lru = &tbo->swap;
  926. while ((++lru)->swap_lru == res)
  927. lru->swap_lru = &tbo->swap;
  928. return res;
  929. }
  930. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  931. const struct ttm_place *place)
  932. {
  933. if (bo->mem.mem_type == TTM_PL_VRAM &&
  934. bo->mem.start == AMDGPU_BO_INVALID_OFFSET) {
  935. unsigned long num_pages = bo->mem.num_pages;
  936. struct drm_mm_node *node = bo->mem.mm_node;
  937. /* Check each drm MM node individually */
  938. while (num_pages) {
  939. if (place->fpfn < (node->start + node->size) &&
  940. !(place->lpfn && place->lpfn <= node->start))
  941. return true;
  942. num_pages -= node->size;
  943. ++node;
  944. }
  945. return false;
  946. }
  947. return ttm_bo_eviction_valuable(bo, place);
  948. }
  949. static struct ttm_bo_driver amdgpu_bo_driver = {
  950. .ttm_tt_create = &amdgpu_ttm_tt_create,
  951. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  952. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  953. .invalidate_caches = &amdgpu_invalidate_caches,
  954. .init_mem_type = &amdgpu_init_mem_type,
  955. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  956. .evict_flags = &amdgpu_evict_flags,
  957. .move = &amdgpu_bo_move,
  958. .verify_access = &amdgpu_verify_access,
  959. .move_notify = &amdgpu_bo_move_notify,
  960. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  961. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  962. .io_mem_free = &amdgpu_ttm_io_mem_free,
  963. .lru_removal = &amdgpu_ttm_lru_removal,
  964. .lru_tail = &amdgpu_ttm_lru_tail,
  965. .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
  966. };
  967. int amdgpu_ttm_init(struct amdgpu_device *adev)
  968. {
  969. unsigned i, j;
  970. int r;
  971. r = amdgpu_ttm_global_init(adev);
  972. if (r) {
  973. return r;
  974. }
  975. /* No others user of address space so set it to 0 */
  976. r = ttm_bo_device_init(&adev->mman.bdev,
  977. adev->mman.bo_global_ref.ref.object,
  978. &amdgpu_bo_driver,
  979. adev->ddev->anon_inode->i_mapping,
  980. DRM_FILE_PAGE_OFFSET,
  981. adev->need_dma32);
  982. if (r) {
  983. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  984. return r;
  985. }
  986. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  987. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  988. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  989. lru->lru[j] = &adev->mman.bdev.man[j].lru;
  990. lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
  991. }
  992. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  993. adev->mman.guard.lru[j] = NULL;
  994. adev->mman.guard.swap_lru = NULL;
  995. adev->mman.initialized = true;
  996. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  997. adev->mc.real_vram_size >> PAGE_SHIFT);
  998. if (r) {
  999. DRM_ERROR("Failed initializing VRAM heap.\n");
  1000. return r;
  1001. }
  1002. /* Change the size here instead of the init above so only lpfn is affected */
  1003. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  1004. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  1005. AMDGPU_GEM_DOMAIN_VRAM,
  1006. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1007. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1008. NULL, NULL, &adev->stollen_vga_memory);
  1009. if (r) {
  1010. return r;
  1011. }
  1012. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  1013. if (r)
  1014. return r;
  1015. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  1016. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  1017. if (r) {
  1018. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1019. return r;
  1020. }
  1021. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1022. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  1023. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  1024. adev->mc.gtt_size >> PAGE_SHIFT);
  1025. if (r) {
  1026. DRM_ERROR("Failed initializing GTT heap.\n");
  1027. return r;
  1028. }
  1029. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1030. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  1031. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1032. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1033. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1034. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1035. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1036. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1037. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1038. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1039. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1040. /* GDS Memory */
  1041. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1042. adev->gds.mem.total_size >> PAGE_SHIFT);
  1043. if (r) {
  1044. DRM_ERROR("Failed initializing GDS heap.\n");
  1045. return r;
  1046. }
  1047. /* GWS */
  1048. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1049. adev->gds.gws.total_size >> PAGE_SHIFT);
  1050. if (r) {
  1051. DRM_ERROR("Failed initializing gws heap.\n");
  1052. return r;
  1053. }
  1054. /* OA */
  1055. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1056. adev->gds.oa.total_size >> PAGE_SHIFT);
  1057. if (r) {
  1058. DRM_ERROR("Failed initializing oa heap.\n");
  1059. return r;
  1060. }
  1061. r = amdgpu_ttm_debugfs_init(adev);
  1062. if (r) {
  1063. DRM_ERROR("Failed to init debugfs\n");
  1064. return r;
  1065. }
  1066. return 0;
  1067. }
  1068. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1069. {
  1070. int r;
  1071. if (!adev->mman.initialized)
  1072. return;
  1073. amdgpu_ttm_debugfs_fini(adev);
  1074. if (adev->stollen_vga_memory) {
  1075. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  1076. if (r == 0) {
  1077. amdgpu_bo_unpin(adev->stollen_vga_memory);
  1078. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  1079. }
  1080. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1081. }
  1082. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1083. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1084. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1085. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1086. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1087. ttm_bo_device_release(&adev->mman.bdev);
  1088. amdgpu_gart_fini(adev);
  1089. amdgpu_ttm_global_fini(adev);
  1090. adev->mman.initialized = false;
  1091. DRM_INFO("amdgpu: ttm finalized\n");
  1092. }
  1093. /* this should only be called at bootup or when userspace
  1094. * isn't running */
  1095. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1096. {
  1097. struct ttm_mem_type_manager *man;
  1098. if (!adev->mman.initialized)
  1099. return;
  1100. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1101. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1102. man->size = size >> PAGE_SHIFT;
  1103. }
  1104. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1105. {
  1106. struct drm_file *file_priv;
  1107. struct amdgpu_device *adev;
  1108. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1109. return -EINVAL;
  1110. file_priv = filp->private_data;
  1111. adev = file_priv->minor->dev->dev_private;
  1112. if (adev == NULL)
  1113. return -EINVAL;
  1114. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1115. }
  1116. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  1117. uint64_t src_offset,
  1118. uint64_t dst_offset,
  1119. uint32_t byte_count,
  1120. struct reservation_object *resv,
  1121. struct dma_fence **fence, bool direct_submit)
  1122. {
  1123. struct amdgpu_device *adev = ring->adev;
  1124. struct amdgpu_job *job;
  1125. uint32_t max_bytes;
  1126. unsigned num_loops, num_dw;
  1127. unsigned i;
  1128. int r;
  1129. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1130. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1131. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1132. /* for IB padding */
  1133. while (num_dw & 0x7)
  1134. num_dw++;
  1135. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1136. if (r)
  1137. return r;
  1138. if (resv) {
  1139. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1140. AMDGPU_FENCE_OWNER_UNDEFINED);
  1141. if (r) {
  1142. DRM_ERROR("sync failed (%d).\n", r);
  1143. goto error_free;
  1144. }
  1145. }
  1146. for (i = 0; i < num_loops; i++) {
  1147. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1148. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1149. dst_offset, cur_size_in_bytes);
  1150. src_offset += cur_size_in_bytes;
  1151. dst_offset += cur_size_in_bytes;
  1152. byte_count -= cur_size_in_bytes;
  1153. }
  1154. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1155. WARN_ON(job->ibs[0].length_dw > num_dw);
  1156. if (direct_submit) {
  1157. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1158. NULL, NULL, fence);
  1159. job->fence = dma_fence_get(*fence);
  1160. if (r)
  1161. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1162. amdgpu_job_free(job);
  1163. } else {
  1164. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1165. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1166. if (r)
  1167. goto error_free;
  1168. }
  1169. return r;
  1170. error_free:
  1171. amdgpu_job_free(job);
  1172. return r;
  1173. }
  1174. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1175. uint32_t src_data,
  1176. struct reservation_object *resv,
  1177. struct dma_fence **fence)
  1178. {
  1179. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1180. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1181. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1182. struct drm_mm_node *mm_node;
  1183. unsigned long num_pages;
  1184. unsigned int num_loops, num_dw;
  1185. struct amdgpu_job *job;
  1186. int r;
  1187. if (!ring->ready) {
  1188. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1189. return -EINVAL;
  1190. }
  1191. num_pages = bo->tbo.num_pages;
  1192. mm_node = bo->tbo.mem.mm_node;
  1193. num_loops = 0;
  1194. while (num_pages) {
  1195. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1196. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1197. num_pages -= mm_node->size;
  1198. ++mm_node;
  1199. }
  1200. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1201. /* for IB padding */
  1202. num_dw += 64;
  1203. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1204. if (r)
  1205. return r;
  1206. if (resv) {
  1207. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1208. AMDGPU_FENCE_OWNER_UNDEFINED);
  1209. if (r) {
  1210. DRM_ERROR("sync failed (%d).\n", r);
  1211. goto error_free;
  1212. }
  1213. }
  1214. num_pages = bo->tbo.num_pages;
  1215. mm_node = bo->tbo.mem.mm_node;
  1216. while (num_pages) {
  1217. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1218. uint64_t dst_addr;
  1219. r = amdgpu_mm_node_addr(&bo->tbo, mm_node,
  1220. &bo->tbo.mem, &dst_addr);
  1221. if (r)
  1222. return r;
  1223. while (byte_count) {
  1224. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1225. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1226. dst_addr, cur_size_in_bytes);
  1227. dst_addr += cur_size_in_bytes;
  1228. byte_count -= cur_size_in_bytes;
  1229. }
  1230. num_pages -= mm_node->size;
  1231. ++mm_node;
  1232. }
  1233. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1234. WARN_ON(job->ibs[0].length_dw > num_dw);
  1235. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1236. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1237. if (r)
  1238. goto error_free;
  1239. return 0;
  1240. error_free:
  1241. amdgpu_job_free(job);
  1242. return r;
  1243. }
  1244. #if defined(CONFIG_DEBUG_FS)
  1245. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1246. {
  1247. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1248. unsigned ttm_pl = *(int *)node->info_ent->data;
  1249. struct drm_device *dev = node->minor->dev;
  1250. struct amdgpu_device *adev = dev->dev_private;
  1251. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1252. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1253. struct drm_printer p = drm_seq_file_printer(m);
  1254. spin_lock(&glob->lru_lock);
  1255. drm_mm_print(mm, &p);
  1256. spin_unlock(&glob->lru_lock);
  1257. if (ttm_pl == TTM_PL_VRAM)
  1258. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1259. adev->mman.bdev.man[ttm_pl].size,
  1260. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1261. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1262. return 0;
  1263. }
  1264. static int ttm_pl_vram = TTM_PL_VRAM;
  1265. static int ttm_pl_tt = TTM_PL_TT;
  1266. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1267. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1268. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1269. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1270. #ifdef CONFIG_SWIOTLB
  1271. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1272. #endif
  1273. };
  1274. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1275. size_t size, loff_t *pos)
  1276. {
  1277. struct amdgpu_device *adev = file_inode(f)->i_private;
  1278. ssize_t result = 0;
  1279. int r;
  1280. if (size & 0x3 || *pos & 0x3)
  1281. return -EINVAL;
  1282. while (size) {
  1283. unsigned long flags;
  1284. uint32_t value;
  1285. if (*pos >= adev->mc.mc_vram_size)
  1286. return result;
  1287. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1288. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1289. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1290. value = RREG32(mmMM_DATA);
  1291. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1292. r = put_user(value, (uint32_t *)buf);
  1293. if (r)
  1294. return r;
  1295. result += 4;
  1296. buf += 4;
  1297. *pos += 4;
  1298. size -= 4;
  1299. }
  1300. return result;
  1301. }
  1302. static const struct file_operations amdgpu_ttm_vram_fops = {
  1303. .owner = THIS_MODULE,
  1304. .read = amdgpu_ttm_vram_read,
  1305. .llseek = default_llseek
  1306. };
  1307. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1308. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1309. size_t size, loff_t *pos)
  1310. {
  1311. struct amdgpu_device *adev = file_inode(f)->i_private;
  1312. ssize_t result = 0;
  1313. int r;
  1314. while (size) {
  1315. loff_t p = *pos / PAGE_SIZE;
  1316. unsigned off = *pos & ~PAGE_MASK;
  1317. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1318. struct page *page;
  1319. void *ptr;
  1320. if (p >= adev->gart.num_cpu_pages)
  1321. return result;
  1322. page = adev->gart.pages[p];
  1323. if (page) {
  1324. ptr = kmap(page);
  1325. ptr += off;
  1326. r = copy_to_user(buf, ptr, cur_size);
  1327. kunmap(adev->gart.pages[p]);
  1328. } else
  1329. r = clear_user(buf, cur_size);
  1330. if (r)
  1331. return -EFAULT;
  1332. result += cur_size;
  1333. buf += cur_size;
  1334. *pos += cur_size;
  1335. size -= cur_size;
  1336. }
  1337. return result;
  1338. }
  1339. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1340. .owner = THIS_MODULE,
  1341. .read = amdgpu_ttm_gtt_read,
  1342. .llseek = default_llseek
  1343. };
  1344. #endif
  1345. #endif
  1346. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1347. {
  1348. #if defined(CONFIG_DEBUG_FS)
  1349. unsigned count;
  1350. struct drm_minor *minor = adev->ddev->primary;
  1351. struct dentry *ent, *root = minor->debugfs_root;
  1352. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1353. adev, &amdgpu_ttm_vram_fops);
  1354. if (IS_ERR(ent))
  1355. return PTR_ERR(ent);
  1356. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1357. adev->mman.vram = ent;
  1358. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1359. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1360. adev, &amdgpu_ttm_gtt_fops);
  1361. if (IS_ERR(ent))
  1362. return PTR_ERR(ent);
  1363. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1364. adev->mman.gtt = ent;
  1365. #endif
  1366. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1367. #ifdef CONFIG_SWIOTLB
  1368. if (!swiotlb_nr_tbl())
  1369. --count;
  1370. #endif
  1371. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1372. #else
  1373. return 0;
  1374. #endif
  1375. }
  1376. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1377. {
  1378. #if defined(CONFIG_DEBUG_FS)
  1379. debugfs_remove(adev->mman.vram);
  1380. adev->mman.vram = NULL;
  1381. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1382. debugfs_remove(adev->mman.gtt);
  1383. adev->mman.gtt = NULL;
  1384. #endif
  1385. #endif
  1386. }