gpio-omap.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/gpio.h>
  27. #include <linux/bitops.h>
  28. #include <linux/platform_data/gpio-omap.h>
  29. #define OFF_MODE 1
  30. #define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
  31. static LIST_HEAD(omap_gpio_list);
  32. struct gpio_regs {
  33. u32 irqenable1;
  34. u32 irqenable2;
  35. u32 wake_en;
  36. u32 ctrl;
  37. u32 oe;
  38. u32 leveldetect0;
  39. u32 leveldetect1;
  40. u32 risingdetect;
  41. u32 fallingdetect;
  42. u32 dataout;
  43. u32 debounce;
  44. u32 debounce_en;
  45. };
  46. struct gpio_bank {
  47. struct list_head node;
  48. void __iomem *base;
  49. int irq;
  50. u32 non_wakeup_gpios;
  51. u32 enabled_non_wakeup_gpios;
  52. struct gpio_regs context;
  53. u32 saved_datain;
  54. u32 level_mask;
  55. u32 toggle_mask;
  56. raw_spinlock_t lock;
  57. raw_spinlock_t wa_lock;
  58. struct gpio_chip chip;
  59. struct clk *dbck;
  60. u32 mod_usage;
  61. u32 irq_usage;
  62. u32 dbck_enable_mask;
  63. bool dbck_enabled;
  64. bool is_mpuio;
  65. bool dbck_flag;
  66. bool loses_context;
  67. bool context_valid;
  68. int stride;
  69. u32 width;
  70. int context_loss_count;
  71. int power_mode;
  72. bool workaround_enabled;
  73. void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
  74. int (*get_context_loss_count)(struct device *dev);
  75. struct omap_gpio_reg_offs *regs;
  76. };
  77. #define GPIO_MOD_CTRL_BIT BIT(0)
  78. #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
  79. #define LINE_USED(line, offset) (line & (BIT(offset)))
  80. static void omap_gpio_unmask_irq(struct irq_data *d);
  81. static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
  82. {
  83. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  84. return gpiochip_get_data(chip);
  85. }
  86. static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
  87. int is_input)
  88. {
  89. void __iomem *reg = bank->base;
  90. u32 l;
  91. reg += bank->regs->direction;
  92. l = readl_relaxed(reg);
  93. if (is_input)
  94. l |= BIT(gpio);
  95. else
  96. l &= ~(BIT(gpio));
  97. writel_relaxed(l, reg);
  98. bank->context.oe = l;
  99. }
  100. /* set data out value using dedicate set/clear register */
  101. static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
  102. int enable)
  103. {
  104. void __iomem *reg = bank->base;
  105. u32 l = BIT(offset);
  106. if (enable) {
  107. reg += bank->regs->set_dataout;
  108. bank->context.dataout |= l;
  109. } else {
  110. reg += bank->regs->clr_dataout;
  111. bank->context.dataout &= ~l;
  112. }
  113. writel_relaxed(l, reg);
  114. }
  115. /* set data out value using mask register */
  116. static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
  117. int enable)
  118. {
  119. void __iomem *reg = bank->base + bank->regs->dataout;
  120. u32 gpio_bit = BIT(offset);
  121. u32 l;
  122. l = readl_relaxed(reg);
  123. if (enable)
  124. l |= gpio_bit;
  125. else
  126. l &= ~gpio_bit;
  127. writel_relaxed(l, reg);
  128. bank->context.dataout = l;
  129. }
  130. static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
  131. {
  132. void __iomem *reg = bank->base + bank->regs->datain;
  133. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  134. }
  135. static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
  136. {
  137. void __iomem *reg = bank->base + bank->regs->dataout;
  138. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  139. }
  140. static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  141. {
  142. int l = readl_relaxed(base + reg);
  143. if (set)
  144. l |= mask;
  145. else
  146. l &= ~mask;
  147. writel_relaxed(l, base + reg);
  148. }
  149. static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
  150. {
  151. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  152. clk_enable(bank->dbck);
  153. bank->dbck_enabled = true;
  154. writel_relaxed(bank->dbck_enable_mask,
  155. bank->base + bank->regs->debounce_en);
  156. }
  157. }
  158. static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
  159. {
  160. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  161. /*
  162. * Disable debounce before cutting it's clock. If debounce is
  163. * enabled but the clock is not, GPIO module seems to be unable
  164. * to detect events and generate interrupts at least on OMAP3.
  165. */
  166. writel_relaxed(0, bank->base + bank->regs->debounce_en);
  167. clk_disable(bank->dbck);
  168. bank->dbck_enabled = false;
  169. }
  170. }
  171. /**
  172. * omap2_set_gpio_debounce - low level gpio debounce time
  173. * @bank: the gpio bank we're acting upon
  174. * @offset: the gpio number on this @bank
  175. * @debounce: debounce time to use
  176. *
  177. * OMAP's debounce time is in 31us steps
  178. * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
  179. * so we need to convert and round up to the closest unit.
  180. */
  181. static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
  182. unsigned debounce)
  183. {
  184. void __iomem *reg;
  185. u32 val;
  186. u32 l;
  187. bool enable = !!debounce;
  188. if (!bank->dbck_flag)
  189. return;
  190. if (enable) {
  191. debounce = DIV_ROUND_UP(debounce, 31) - 1;
  192. debounce &= OMAP4_GPIO_DEBOUNCINGTIME_MASK;
  193. }
  194. l = BIT(offset);
  195. clk_enable(bank->dbck);
  196. reg = bank->base + bank->regs->debounce;
  197. writel_relaxed(debounce, reg);
  198. reg = bank->base + bank->regs->debounce_en;
  199. val = readl_relaxed(reg);
  200. if (enable)
  201. val |= l;
  202. else
  203. val &= ~l;
  204. bank->dbck_enable_mask = val;
  205. writel_relaxed(val, reg);
  206. clk_disable(bank->dbck);
  207. /*
  208. * Enable debounce clock per module.
  209. * This call is mandatory because in omap_gpio_request() when
  210. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  211. * runtime callbck fails to turn on dbck because dbck_enable_mask
  212. * used within _gpio_dbck_enable() is still not initialized at
  213. * that point. Therefore we have to enable dbck here.
  214. */
  215. omap_gpio_dbck_enable(bank);
  216. if (bank->dbck_enable_mask) {
  217. bank->context.debounce = debounce;
  218. bank->context.debounce_en = val;
  219. }
  220. }
  221. /**
  222. * omap_clear_gpio_debounce - clear debounce settings for a gpio
  223. * @bank: the gpio bank we're acting upon
  224. * @offset: the gpio number on this @bank
  225. *
  226. * If a gpio is using debounce, then clear the debounce enable bit and if
  227. * this is the only gpio in this bank using debounce, then clear the debounce
  228. * time too. The debounce clock will also be disabled when calling this function
  229. * if this is the only gpio in the bank using debounce.
  230. */
  231. static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
  232. {
  233. u32 gpio_bit = BIT(offset);
  234. if (!bank->dbck_flag)
  235. return;
  236. if (!(bank->dbck_enable_mask & gpio_bit))
  237. return;
  238. bank->dbck_enable_mask &= ~gpio_bit;
  239. bank->context.debounce_en &= ~gpio_bit;
  240. writel_relaxed(bank->context.debounce_en,
  241. bank->base + bank->regs->debounce_en);
  242. if (!bank->dbck_enable_mask) {
  243. bank->context.debounce = 0;
  244. writel_relaxed(bank->context.debounce, bank->base +
  245. bank->regs->debounce);
  246. clk_disable(bank->dbck);
  247. bank->dbck_enabled = false;
  248. }
  249. }
  250. static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
  251. unsigned trigger)
  252. {
  253. void __iomem *base = bank->base;
  254. u32 gpio_bit = BIT(gpio);
  255. omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  256. trigger & IRQ_TYPE_LEVEL_LOW);
  257. omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  258. trigger & IRQ_TYPE_LEVEL_HIGH);
  259. omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  260. trigger & IRQ_TYPE_EDGE_RISING);
  261. omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  262. trigger & IRQ_TYPE_EDGE_FALLING);
  263. bank->context.leveldetect0 =
  264. readl_relaxed(bank->base + bank->regs->leveldetect0);
  265. bank->context.leveldetect1 =
  266. readl_relaxed(bank->base + bank->regs->leveldetect1);
  267. bank->context.risingdetect =
  268. readl_relaxed(bank->base + bank->regs->risingdetect);
  269. bank->context.fallingdetect =
  270. readl_relaxed(bank->base + bank->regs->fallingdetect);
  271. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  272. omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  273. bank->context.wake_en =
  274. readl_relaxed(bank->base + bank->regs->wkup_en);
  275. }
  276. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  277. if (!bank->regs->irqctrl) {
  278. /* On omap24xx proceed only when valid GPIO bit is set */
  279. if (bank->non_wakeup_gpios) {
  280. if (!(bank->non_wakeup_gpios & gpio_bit))
  281. goto exit;
  282. }
  283. /*
  284. * Log the edge gpio and manually trigger the IRQ
  285. * after resume if the input level changes
  286. * to avoid irq lost during PER RET/OFF mode
  287. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  288. */
  289. if (trigger & IRQ_TYPE_EDGE_BOTH)
  290. bank->enabled_non_wakeup_gpios |= gpio_bit;
  291. else
  292. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  293. }
  294. exit:
  295. bank->level_mask =
  296. readl_relaxed(bank->base + bank->regs->leveldetect0) |
  297. readl_relaxed(bank->base + bank->regs->leveldetect1);
  298. }
  299. #ifdef CONFIG_ARCH_OMAP1
  300. /*
  301. * This only applies to chips that can't do both rising and falling edge
  302. * detection at once. For all other chips, this function is a noop.
  303. */
  304. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  305. {
  306. void __iomem *reg = bank->base;
  307. u32 l = 0;
  308. if (!bank->regs->irqctrl)
  309. return;
  310. reg += bank->regs->irqctrl;
  311. l = readl_relaxed(reg);
  312. if ((l >> gpio) & 1)
  313. l &= ~(BIT(gpio));
  314. else
  315. l |= BIT(gpio);
  316. writel_relaxed(l, reg);
  317. }
  318. #else
  319. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  320. #endif
  321. static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
  322. unsigned trigger)
  323. {
  324. void __iomem *reg = bank->base;
  325. void __iomem *base = bank->base;
  326. u32 l = 0;
  327. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  328. omap_set_gpio_trigger(bank, gpio, trigger);
  329. } else if (bank->regs->irqctrl) {
  330. reg += bank->regs->irqctrl;
  331. l = readl_relaxed(reg);
  332. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  333. bank->toggle_mask |= BIT(gpio);
  334. if (trigger & IRQ_TYPE_EDGE_RISING)
  335. l |= BIT(gpio);
  336. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  337. l &= ~(BIT(gpio));
  338. else
  339. return -EINVAL;
  340. writel_relaxed(l, reg);
  341. } else if (bank->regs->edgectrl1) {
  342. if (gpio & 0x08)
  343. reg += bank->regs->edgectrl2;
  344. else
  345. reg += bank->regs->edgectrl1;
  346. gpio &= 0x07;
  347. l = readl_relaxed(reg);
  348. l &= ~(3 << (gpio << 1));
  349. if (trigger & IRQ_TYPE_EDGE_RISING)
  350. l |= 2 << (gpio << 1);
  351. if (trigger & IRQ_TYPE_EDGE_FALLING)
  352. l |= BIT(gpio << 1);
  353. /* Enable wake-up during idle for dynamic tick */
  354. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
  355. bank->context.wake_en =
  356. readl_relaxed(bank->base + bank->regs->wkup_en);
  357. writel_relaxed(l, reg);
  358. }
  359. return 0;
  360. }
  361. static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
  362. {
  363. if (bank->regs->pinctrl) {
  364. void __iomem *reg = bank->base + bank->regs->pinctrl;
  365. /* Claim the pin for MPU */
  366. writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
  367. }
  368. if (bank->regs->ctrl && !BANK_USED(bank)) {
  369. void __iomem *reg = bank->base + bank->regs->ctrl;
  370. u32 ctrl;
  371. ctrl = readl_relaxed(reg);
  372. /* Module is enabled, clocks are not gated */
  373. ctrl &= ~GPIO_MOD_CTRL_BIT;
  374. writel_relaxed(ctrl, reg);
  375. bank->context.ctrl = ctrl;
  376. }
  377. }
  378. static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
  379. {
  380. void __iomem *base = bank->base;
  381. if (bank->regs->wkup_en &&
  382. !LINE_USED(bank->mod_usage, offset) &&
  383. !LINE_USED(bank->irq_usage, offset)) {
  384. /* Disable wake-up during idle for dynamic tick */
  385. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
  386. bank->context.wake_en =
  387. readl_relaxed(bank->base + bank->regs->wkup_en);
  388. }
  389. if (bank->regs->ctrl && !BANK_USED(bank)) {
  390. void __iomem *reg = bank->base + bank->regs->ctrl;
  391. u32 ctrl;
  392. ctrl = readl_relaxed(reg);
  393. /* Module is disabled, clocks are gated */
  394. ctrl |= GPIO_MOD_CTRL_BIT;
  395. writel_relaxed(ctrl, reg);
  396. bank->context.ctrl = ctrl;
  397. }
  398. }
  399. static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
  400. {
  401. void __iomem *reg = bank->base + bank->regs->direction;
  402. return readl_relaxed(reg) & BIT(offset);
  403. }
  404. static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
  405. {
  406. if (!LINE_USED(bank->mod_usage, offset)) {
  407. omap_enable_gpio_module(bank, offset);
  408. omap_set_gpio_direction(bank, offset, 1);
  409. }
  410. bank->irq_usage |= BIT(offset);
  411. }
  412. static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
  413. {
  414. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  415. int retval;
  416. unsigned long flags;
  417. unsigned offset = d->hwirq;
  418. if (type & ~IRQ_TYPE_SENSE_MASK)
  419. return -EINVAL;
  420. if (!bank->regs->leveldetect0 &&
  421. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  422. return -EINVAL;
  423. raw_spin_lock_irqsave(&bank->lock, flags);
  424. retval = omap_set_gpio_triggering(bank, offset, type);
  425. if (retval) {
  426. raw_spin_unlock_irqrestore(&bank->lock, flags);
  427. goto error;
  428. }
  429. omap_gpio_init_irq(bank, offset);
  430. if (!omap_gpio_is_input(bank, offset)) {
  431. raw_spin_unlock_irqrestore(&bank->lock, flags);
  432. retval = -EINVAL;
  433. goto error;
  434. }
  435. raw_spin_unlock_irqrestore(&bank->lock, flags);
  436. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  437. irq_set_handler_locked(d, handle_level_irq);
  438. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  439. irq_set_handler_locked(d, handle_edge_irq);
  440. return 0;
  441. error:
  442. return retval;
  443. }
  444. static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  445. {
  446. void __iomem *reg = bank->base;
  447. reg += bank->regs->irqstatus;
  448. writel_relaxed(gpio_mask, reg);
  449. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  450. if (bank->regs->irqstatus2) {
  451. reg = bank->base + bank->regs->irqstatus2;
  452. writel_relaxed(gpio_mask, reg);
  453. }
  454. /* Flush posted write for the irq status to avoid spurious interrupts */
  455. readl_relaxed(reg);
  456. }
  457. static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
  458. unsigned offset)
  459. {
  460. omap_clear_gpio_irqbank(bank, BIT(offset));
  461. }
  462. static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
  463. {
  464. void __iomem *reg = bank->base;
  465. u32 l;
  466. u32 mask = (BIT(bank->width)) - 1;
  467. reg += bank->regs->irqenable;
  468. l = readl_relaxed(reg);
  469. if (bank->regs->irqenable_inv)
  470. l = ~l;
  471. l &= mask;
  472. return l;
  473. }
  474. static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  475. {
  476. void __iomem *reg = bank->base;
  477. u32 l;
  478. if (bank->regs->set_irqenable) {
  479. reg += bank->regs->set_irqenable;
  480. l = gpio_mask;
  481. bank->context.irqenable1 |= gpio_mask;
  482. } else {
  483. reg += bank->regs->irqenable;
  484. l = readl_relaxed(reg);
  485. if (bank->regs->irqenable_inv)
  486. l &= ~gpio_mask;
  487. else
  488. l |= gpio_mask;
  489. bank->context.irqenable1 = l;
  490. }
  491. writel_relaxed(l, reg);
  492. }
  493. static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  494. {
  495. void __iomem *reg = bank->base;
  496. u32 l;
  497. if (bank->regs->clr_irqenable) {
  498. reg += bank->regs->clr_irqenable;
  499. l = gpio_mask;
  500. bank->context.irqenable1 &= ~gpio_mask;
  501. } else {
  502. reg += bank->regs->irqenable;
  503. l = readl_relaxed(reg);
  504. if (bank->regs->irqenable_inv)
  505. l |= gpio_mask;
  506. else
  507. l &= ~gpio_mask;
  508. bank->context.irqenable1 = l;
  509. }
  510. writel_relaxed(l, reg);
  511. }
  512. static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
  513. unsigned offset, int enable)
  514. {
  515. if (enable)
  516. omap_enable_gpio_irqbank(bank, BIT(offset));
  517. else
  518. omap_disable_gpio_irqbank(bank, BIT(offset));
  519. }
  520. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  521. static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
  522. {
  523. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  524. return irq_set_irq_wake(bank->irq, enable);
  525. }
  526. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  527. {
  528. struct gpio_bank *bank = gpiochip_get_data(chip);
  529. unsigned long flags;
  530. /*
  531. * If this is the first gpio_request for the bank,
  532. * enable the bank module.
  533. */
  534. if (!BANK_USED(bank))
  535. pm_runtime_get_sync(chip->parent);
  536. raw_spin_lock_irqsave(&bank->lock, flags);
  537. omap_enable_gpio_module(bank, offset);
  538. bank->mod_usage |= BIT(offset);
  539. raw_spin_unlock_irqrestore(&bank->lock, flags);
  540. return 0;
  541. }
  542. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  543. {
  544. struct gpio_bank *bank = gpiochip_get_data(chip);
  545. unsigned long flags;
  546. raw_spin_lock_irqsave(&bank->lock, flags);
  547. bank->mod_usage &= ~(BIT(offset));
  548. if (!LINE_USED(bank->irq_usage, offset)) {
  549. omap_set_gpio_direction(bank, offset, 1);
  550. omap_clear_gpio_debounce(bank, offset);
  551. }
  552. omap_disable_gpio_module(bank, offset);
  553. raw_spin_unlock_irqrestore(&bank->lock, flags);
  554. /*
  555. * If this is the last gpio to be freed in the bank,
  556. * disable the bank module.
  557. */
  558. if (!BANK_USED(bank))
  559. pm_runtime_put(chip->parent);
  560. }
  561. /*
  562. * We need to unmask the GPIO bank interrupt as soon as possible to
  563. * avoid missing GPIO interrupts for other lines in the bank.
  564. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  565. * in the bank to avoid missing nested interrupts for a GPIO line.
  566. * If we wait to unmask individual GPIO lines in the bank after the
  567. * line's interrupt handler has been run, we may miss some nested
  568. * interrupts.
  569. */
  570. static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
  571. {
  572. void __iomem *isr_reg = NULL;
  573. u32 isr;
  574. unsigned int bit;
  575. struct gpio_bank *bank = gpiobank;
  576. unsigned long wa_lock_flags;
  577. unsigned long lock_flags;
  578. isr_reg = bank->base + bank->regs->irqstatus;
  579. if (WARN_ON(!isr_reg))
  580. goto exit;
  581. pm_runtime_get_sync(bank->chip.parent);
  582. while (1) {
  583. u32 isr_saved, level_mask = 0;
  584. u32 enabled;
  585. raw_spin_lock_irqsave(&bank->lock, lock_flags);
  586. enabled = omap_get_gpio_irqbank_mask(bank);
  587. isr_saved = isr = readl_relaxed(isr_reg) & enabled;
  588. if (bank->level_mask)
  589. level_mask = bank->level_mask & enabled;
  590. /* clear edge sensitive interrupts before handler(s) are
  591. called so that we don't miss any interrupt occurred while
  592. executing them */
  593. omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  594. omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  595. omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  596. raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
  597. if (!isr)
  598. break;
  599. while (isr) {
  600. bit = __ffs(isr);
  601. isr &= ~(BIT(bit));
  602. raw_spin_lock_irqsave(&bank->lock, lock_flags);
  603. /*
  604. * Some chips can't respond to both rising and falling
  605. * at the same time. If this irq was requested with
  606. * both flags, we need to flip the ICR data for the IRQ
  607. * to respond to the IRQ for the opposite direction.
  608. * This will be indicated in the bank toggle_mask.
  609. */
  610. if (bank->toggle_mask & (BIT(bit)))
  611. omap_toggle_gpio_edge_triggering(bank, bit);
  612. raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
  613. raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
  614. generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
  615. bit));
  616. raw_spin_unlock_irqrestore(&bank->wa_lock,
  617. wa_lock_flags);
  618. }
  619. }
  620. exit:
  621. pm_runtime_put(bank->chip.parent);
  622. return IRQ_HANDLED;
  623. }
  624. static unsigned int omap_gpio_irq_startup(struct irq_data *d)
  625. {
  626. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  627. unsigned long flags;
  628. unsigned offset = d->hwirq;
  629. raw_spin_lock_irqsave(&bank->lock, flags);
  630. if (!LINE_USED(bank->mod_usage, offset))
  631. omap_set_gpio_direction(bank, offset, 1);
  632. else if (!omap_gpio_is_input(bank, offset))
  633. goto err;
  634. omap_enable_gpio_module(bank, offset);
  635. bank->irq_usage |= BIT(offset);
  636. raw_spin_unlock_irqrestore(&bank->lock, flags);
  637. omap_gpio_unmask_irq(d);
  638. return 0;
  639. err:
  640. raw_spin_unlock_irqrestore(&bank->lock, flags);
  641. return -EINVAL;
  642. }
  643. static void omap_gpio_irq_shutdown(struct irq_data *d)
  644. {
  645. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  646. unsigned long flags;
  647. unsigned offset = d->hwirq;
  648. raw_spin_lock_irqsave(&bank->lock, flags);
  649. bank->irq_usage &= ~(BIT(offset));
  650. omap_set_gpio_irqenable(bank, offset, 0);
  651. omap_clear_gpio_irqstatus(bank, offset);
  652. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  653. if (!LINE_USED(bank->mod_usage, offset))
  654. omap_clear_gpio_debounce(bank, offset);
  655. omap_disable_gpio_module(bank, offset);
  656. raw_spin_unlock_irqrestore(&bank->lock, flags);
  657. }
  658. static void omap_gpio_irq_bus_lock(struct irq_data *data)
  659. {
  660. struct gpio_bank *bank = omap_irq_data_get_bank(data);
  661. if (!BANK_USED(bank))
  662. pm_runtime_get_sync(bank->chip.parent);
  663. }
  664. static void gpio_irq_bus_sync_unlock(struct irq_data *data)
  665. {
  666. struct gpio_bank *bank = omap_irq_data_get_bank(data);
  667. /*
  668. * If this is the last IRQ to be freed in the bank,
  669. * disable the bank module.
  670. */
  671. if (!BANK_USED(bank))
  672. pm_runtime_put(bank->chip.parent);
  673. }
  674. static void omap_gpio_ack_irq(struct irq_data *d)
  675. {
  676. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  677. unsigned offset = d->hwirq;
  678. omap_clear_gpio_irqstatus(bank, offset);
  679. }
  680. static void omap_gpio_mask_irq(struct irq_data *d)
  681. {
  682. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  683. unsigned offset = d->hwirq;
  684. unsigned long flags;
  685. raw_spin_lock_irqsave(&bank->lock, flags);
  686. omap_set_gpio_irqenable(bank, offset, 0);
  687. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  688. raw_spin_unlock_irqrestore(&bank->lock, flags);
  689. }
  690. static void omap_gpio_unmask_irq(struct irq_data *d)
  691. {
  692. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  693. unsigned offset = d->hwirq;
  694. u32 trigger = irqd_get_trigger_type(d);
  695. unsigned long flags;
  696. raw_spin_lock_irqsave(&bank->lock, flags);
  697. if (trigger)
  698. omap_set_gpio_triggering(bank, offset, trigger);
  699. /* For level-triggered GPIOs, the clearing must be done after
  700. * the HW source is cleared, thus after the handler has run */
  701. if (bank->level_mask & BIT(offset)) {
  702. omap_set_gpio_irqenable(bank, offset, 0);
  703. omap_clear_gpio_irqstatus(bank, offset);
  704. }
  705. omap_set_gpio_irqenable(bank, offset, 1);
  706. raw_spin_unlock_irqrestore(&bank->lock, flags);
  707. }
  708. /*---------------------------------------------------------------------*/
  709. static int omap_mpuio_suspend_noirq(struct device *dev)
  710. {
  711. struct platform_device *pdev = to_platform_device(dev);
  712. struct gpio_bank *bank = platform_get_drvdata(pdev);
  713. void __iomem *mask_reg = bank->base +
  714. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  715. unsigned long flags;
  716. raw_spin_lock_irqsave(&bank->lock, flags);
  717. writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
  718. raw_spin_unlock_irqrestore(&bank->lock, flags);
  719. return 0;
  720. }
  721. static int omap_mpuio_resume_noirq(struct device *dev)
  722. {
  723. struct platform_device *pdev = to_platform_device(dev);
  724. struct gpio_bank *bank = platform_get_drvdata(pdev);
  725. void __iomem *mask_reg = bank->base +
  726. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  727. unsigned long flags;
  728. raw_spin_lock_irqsave(&bank->lock, flags);
  729. writel_relaxed(bank->context.wake_en, mask_reg);
  730. raw_spin_unlock_irqrestore(&bank->lock, flags);
  731. return 0;
  732. }
  733. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  734. .suspend_noirq = omap_mpuio_suspend_noirq,
  735. .resume_noirq = omap_mpuio_resume_noirq,
  736. };
  737. /* use platform_driver for this. */
  738. static struct platform_driver omap_mpuio_driver = {
  739. .driver = {
  740. .name = "mpuio",
  741. .pm = &omap_mpuio_dev_pm_ops,
  742. },
  743. };
  744. static struct platform_device omap_mpuio_device = {
  745. .name = "mpuio",
  746. .id = -1,
  747. .dev = {
  748. .driver = &omap_mpuio_driver.driver,
  749. }
  750. /* could list the /proc/iomem resources */
  751. };
  752. static inline void omap_mpuio_init(struct gpio_bank *bank)
  753. {
  754. platform_set_drvdata(&omap_mpuio_device, bank);
  755. if (platform_driver_register(&omap_mpuio_driver) == 0)
  756. (void) platform_device_register(&omap_mpuio_device);
  757. }
  758. /*---------------------------------------------------------------------*/
  759. static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
  760. {
  761. struct gpio_bank *bank;
  762. unsigned long flags;
  763. void __iomem *reg;
  764. int dir;
  765. bank = gpiochip_get_data(chip);
  766. reg = bank->base + bank->regs->direction;
  767. raw_spin_lock_irqsave(&bank->lock, flags);
  768. dir = !!(readl_relaxed(reg) & BIT(offset));
  769. raw_spin_unlock_irqrestore(&bank->lock, flags);
  770. return dir;
  771. }
  772. static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
  773. {
  774. struct gpio_bank *bank;
  775. unsigned long flags;
  776. bank = gpiochip_get_data(chip);
  777. raw_spin_lock_irqsave(&bank->lock, flags);
  778. omap_set_gpio_direction(bank, offset, 1);
  779. raw_spin_unlock_irqrestore(&bank->lock, flags);
  780. return 0;
  781. }
  782. static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
  783. {
  784. struct gpio_bank *bank;
  785. bank = gpiochip_get_data(chip);
  786. if (omap_gpio_is_input(bank, offset))
  787. return omap_get_gpio_datain(bank, offset);
  788. else
  789. return omap_get_gpio_dataout(bank, offset);
  790. }
  791. static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  792. {
  793. struct gpio_bank *bank;
  794. unsigned long flags;
  795. bank = gpiochip_get_data(chip);
  796. raw_spin_lock_irqsave(&bank->lock, flags);
  797. bank->set_dataout(bank, offset, value);
  798. omap_set_gpio_direction(bank, offset, 0);
  799. raw_spin_unlock_irqrestore(&bank->lock, flags);
  800. return 0;
  801. }
  802. static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
  803. unsigned debounce)
  804. {
  805. struct gpio_bank *bank;
  806. unsigned long flags;
  807. bank = gpiochip_get_data(chip);
  808. raw_spin_lock_irqsave(&bank->lock, flags);
  809. omap2_set_gpio_debounce(bank, offset, debounce);
  810. raw_spin_unlock_irqrestore(&bank->lock, flags);
  811. return 0;
  812. }
  813. static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  814. {
  815. struct gpio_bank *bank;
  816. unsigned long flags;
  817. bank = gpiochip_get_data(chip);
  818. raw_spin_lock_irqsave(&bank->lock, flags);
  819. bank->set_dataout(bank, offset, value);
  820. raw_spin_unlock_irqrestore(&bank->lock, flags);
  821. }
  822. /*---------------------------------------------------------------------*/
  823. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  824. {
  825. static bool called;
  826. u32 rev;
  827. if (called || bank->regs->revision == USHRT_MAX)
  828. return;
  829. rev = readw_relaxed(bank->base + bank->regs->revision);
  830. pr_info("OMAP GPIO hardware version %d.%d\n",
  831. (rev >> 4) & 0x0f, rev & 0x0f);
  832. called = true;
  833. }
  834. static void omap_gpio_mod_init(struct gpio_bank *bank)
  835. {
  836. void __iomem *base = bank->base;
  837. u32 l = 0xffffffff;
  838. if (bank->width == 16)
  839. l = 0xffff;
  840. if (bank->is_mpuio) {
  841. writel_relaxed(l, bank->base + bank->regs->irqenable);
  842. return;
  843. }
  844. omap_gpio_rmw(base, bank->regs->irqenable, l,
  845. bank->regs->irqenable_inv);
  846. omap_gpio_rmw(base, bank->regs->irqstatus, l,
  847. !bank->regs->irqenable_inv);
  848. if (bank->regs->debounce_en)
  849. writel_relaxed(0, base + bank->regs->debounce_en);
  850. /* Save OE default value (0xffffffff) in the context */
  851. bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
  852. /* Initialize interface clk ungated, module enabled */
  853. if (bank->regs->ctrl)
  854. writel_relaxed(0, base + bank->regs->ctrl);
  855. }
  856. static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
  857. {
  858. static int gpio;
  859. int irq_base = 0;
  860. int ret;
  861. /*
  862. * REVISIT eventually switch from OMAP-specific gpio structs
  863. * over to the generic ones
  864. */
  865. bank->chip.request = omap_gpio_request;
  866. bank->chip.free = omap_gpio_free;
  867. bank->chip.get_direction = omap_gpio_get_direction;
  868. bank->chip.direction_input = omap_gpio_input;
  869. bank->chip.get = omap_gpio_get;
  870. bank->chip.direction_output = omap_gpio_output;
  871. bank->chip.set_debounce = omap_gpio_debounce;
  872. bank->chip.set = omap_gpio_set;
  873. if (bank->is_mpuio) {
  874. bank->chip.label = "mpuio";
  875. if (bank->regs->wkup_en)
  876. bank->chip.parent = &omap_mpuio_device.dev;
  877. bank->chip.base = OMAP_MPUIO(0);
  878. } else {
  879. bank->chip.label = "gpio";
  880. bank->chip.base = gpio;
  881. }
  882. bank->chip.ngpio = bank->width;
  883. ret = gpiochip_add_data(&bank->chip, bank);
  884. if (ret) {
  885. dev_err(bank->chip.parent,
  886. "Could not register gpio chip %d\n", ret);
  887. return ret;
  888. }
  889. if (!bank->is_mpuio)
  890. gpio += bank->width;
  891. #ifdef CONFIG_ARCH_OMAP1
  892. /*
  893. * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
  894. * irq_alloc_descs() since a base IRQ offset will no longer be needed.
  895. */
  896. irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  897. if (irq_base < 0) {
  898. dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
  899. return -ENODEV;
  900. }
  901. #endif
  902. /* MPUIO is a bit different, reading IRQ status clears it */
  903. if (bank->is_mpuio) {
  904. irqc->irq_ack = dummy_irq_chip.irq_ack;
  905. if (!bank->regs->wkup_en)
  906. irqc->irq_set_wake = NULL;
  907. }
  908. ret = gpiochip_irqchip_add(&bank->chip, irqc,
  909. irq_base, handle_bad_irq,
  910. IRQ_TYPE_NONE);
  911. if (ret) {
  912. dev_err(bank->chip.parent,
  913. "Couldn't add irqchip to gpiochip %d\n", ret);
  914. gpiochip_remove(&bank->chip);
  915. return -ENODEV;
  916. }
  917. gpiochip_set_chained_irqchip(&bank->chip, irqc, bank->irq, NULL);
  918. ret = devm_request_irq(bank->chip.parent, bank->irq,
  919. omap_gpio_irq_handler,
  920. 0, dev_name(bank->chip.parent), bank);
  921. if (ret)
  922. gpiochip_remove(&bank->chip);
  923. return ret;
  924. }
  925. static const struct of_device_id omap_gpio_match[];
  926. static int omap_gpio_probe(struct platform_device *pdev)
  927. {
  928. struct device *dev = &pdev->dev;
  929. struct device_node *node = dev->of_node;
  930. const struct of_device_id *match;
  931. const struct omap_gpio_platform_data *pdata;
  932. struct resource *res;
  933. struct gpio_bank *bank;
  934. struct irq_chip *irqc;
  935. int ret;
  936. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  937. pdata = match ? match->data : dev_get_platdata(dev);
  938. if (!pdata)
  939. return -EINVAL;
  940. bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
  941. if (!bank) {
  942. dev_err(dev, "Memory alloc failed\n");
  943. return -ENOMEM;
  944. }
  945. irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
  946. if (!irqc)
  947. return -ENOMEM;
  948. irqc->irq_startup = omap_gpio_irq_startup,
  949. irqc->irq_shutdown = omap_gpio_irq_shutdown,
  950. irqc->irq_ack = omap_gpio_ack_irq,
  951. irqc->irq_mask = omap_gpio_mask_irq,
  952. irqc->irq_unmask = omap_gpio_unmask_irq,
  953. irqc->irq_set_type = omap_gpio_irq_type,
  954. irqc->irq_set_wake = omap_gpio_wake_enable,
  955. irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
  956. irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
  957. irqc->name = dev_name(&pdev->dev);
  958. irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
  959. bank->irq = platform_get_irq(pdev, 0);
  960. if (bank->irq <= 0) {
  961. if (!bank->irq)
  962. bank->irq = -ENXIO;
  963. if (bank->irq != -EPROBE_DEFER)
  964. dev_err(dev,
  965. "can't get irq resource ret=%d\n", bank->irq);
  966. return bank->irq;
  967. }
  968. bank->chip.parent = dev;
  969. bank->chip.owner = THIS_MODULE;
  970. bank->dbck_flag = pdata->dbck_flag;
  971. bank->stride = pdata->bank_stride;
  972. bank->width = pdata->bank_width;
  973. bank->is_mpuio = pdata->is_mpuio;
  974. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  975. bank->regs = pdata->regs;
  976. #ifdef CONFIG_OF_GPIO
  977. bank->chip.of_node = of_node_get(node);
  978. #endif
  979. if (node) {
  980. if (!of_property_read_bool(node, "ti,gpio-always-on"))
  981. bank->loses_context = true;
  982. } else {
  983. bank->loses_context = pdata->loses_context;
  984. if (bank->loses_context)
  985. bank->get_context_loss_count =
  986. pdata->get_context_loss_count;
  987. }
  988. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  989. bank->set_dataout = omap_set_gpio_dataout_reg;
  990. else
  991. bank->set_dataout = omap_set_gpio_dataout_mask;
  992. raw_spin_lock_init(&bank->lock);
  993. raw_spin_lock_init(&bank->wa_lock);
  994. /* Static mapping, never released */
  995. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  996. bank->base = devm_ioremap_resource(dev, res);
  997. if (IS_ERR(bank->base)) {
  998. return PTR_ERR(bank->base);
  999. }
  1000. if (bank->dbck_flag) {
  1001. bank->dbck = devm_clk_get(dev, "dbclk");
  1002. if (IS_ERR(bank->dbck)) {
  1003. dev_err(dev,
  1004. "Could not get gpio dbck. Disable debounce\n");
  1005. bank->dbck_flag = false;
  1006. } else {
  1007. clk_prepare(bank->dbck);
  1008. }
  1009. }
  1010. platform_set_drvdata(pdev, bank);
  1011. pm_runtime_enable(dev);
  1012. pm_runtime_irq_safe(dev);
  1013. pm_runtime_get_sync(dev);
  1014. if (bank->is_mpuio)
  1015. omap_mpuio_init(bank);
  1016. omap_gpio_mod_init(bank);
  1017. ret = omap_gpio_chip_init(bank, irqc);
  1018. if (ret) {
  1019. pm_runtime_put_sync(dev);
  1020. pm_runtime_disable(dev);
  1021. return ret;
  1022. }
  1023. omap_gpio_show_rev(bank);
  1024. pm_runtime_put(dev);
  1025. list_add_tail(&bank->node, &omap_gpio_list);
  1026. return 0;
  1027. }
  1028. static int omap_gpio_remove(struct platform_device *pdev)
  1029. {
  1030. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1031. list_del(&bank->node);
  1032. gpiochip_remove(&bank->chip);
  1033. pm_runtime_disable(&pdev->dev);
  1034. if (bank->dbck_flag)
  1035. clk_unprepare(bank->dbck);
  1036. return 0;
  1037. }
  1038. #ifdef CONFIG_ARCH_OMAP2PLUS
  1039. #if defined(CONFIG_PM)
  1040. static void omap_gpio_restore_context(struct gpio_bank *bank);
  1041. static int omap_gpio_runtime_suspend(struct device *dev)
  1042. {
  1043. struct platform_device *pdev = to_platform_device(dev);
  1044. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1045. u32 l1 = 0, l2 = 0;
  1046. unsigned long flags;
  1047. u32 wake_low, wake_hi;
  1048. raw_spin_lock_irqsave(&bank->lock, flags);
  1049. /*
  1050. * Only edges can generate a wakeup event to the PRCM.
  1051. *
  1052. * Therefore, ensure any wake-up capable GPIOs have
  1053. * edge-detection enabled before going idle to ensure a wakeup
  1054. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1055. * NDA TRM 25.5.3.1)
  1056. *
  1057. * The normal values will be restored upon ->runtime_resume()
  1058. * by writing back the values saved in bank->context.
  1059. */
  1060. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1061. if (wake_low)
  1062. writel_relaxed(wake_low | bank->context.fallingdetect,
  1063. bank->base + bank->regs->fallingdetect);
  1064. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1065. if (wake_hi)
  1066. writel_relaxed(wake_hi | bank->context.risingdetect,
  1067. bank->base + bank->regs->risingdetect);
  1068. if (!bank->enabled_non_wakeup_gpios)
  1069. goto update_gpio_context_count;
  1070. if (bank->power_mode != OFF_MODE) {
  1071. bank->power_mode = 0;
  1072. goto update_gpio_context_count;
  1073. }
  1074. /*
  1075. * If going to OFF, remove triggering for all
  1076. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1077. * generated. See OMAP2420 Errata item 1.101.
  1078. */
  1079. bank->saved_datain = readl_relaxed(bank->base +
  1080. bank->regs->datain);
  1081. l1 = bank->context.fallingdetect;
  1082. l2 = bank->context.risingdetect;
  1083. l1 &= ~bank->enabled_non_wakeup_gpios;
  1084. l2 &= ~bank->enabled_non_wakeup_gpios;
  1085. writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
  1086. writel_relaxed(l2, bank->base + bank->regs->risingdetect);
  1087. bank->workaround_enabled = true;
  1088. update_gpio_context_count:
  1089. if (bank->get_context_loss_count)
  1090. bank->context_loss_count =
  1091. bank->get_context_loss_count(dev);
  1092. omap_gpio_dbck_disable(bank);
  1093. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1094. return 0;
  1095. }
  1096. static void omap_gpio_init_context(struct gpio_bank *p);
  1097. static int omap_gpio_runtime_resume(struct device *dev)
  1098. {
  1099. struct platform_device *pdev = to_platform_device(dev);
  1100. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1101. u32 l = 0, gen, gen0, gen1;
  1102. unsigned long flags;
  1103. int c;
  1104. raw_spin_lock_irqsave(&bank->lock, flags);
  1105. /*
  1106. * On the first resume during the probe, the context has not
  1107. * been initialised and so initialise it now. Also initialise
  1108. * the context loss count.
  1109. */
  1110. if (bank->loses_context && !bank->context_valid) {
  1111. omap_gpio_init_context(bank);
  1112. if (bank->get_context_loss_count)
  1113. bank->context_loss_count =
  1114. bank->get_context_loss_count(dev);
  1115. }
  1116. omap_gpio_dbck_enable(bank);
  1117. /*
  1118. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1119. * GPIOs were set to edge trigger also in order to be able to
  1120. * generate a PRCM wakeup. Here we restore the
  1121. * pre-runtime_suspend() values for edge triggering.
  1122. */
  1123. writel_relaxed(bank->context.fallingdetect,
  1124. bank->base + bank->regs->fallingdetect);
  1125. writel_relaxed(bank->context.risingdetect,
  1126. bank->base + bank->regs->risingdetect);
  1127. if (bank->loses_context) {
  1128. if (!bank->get_context_loss_count) {
  1129. omap_gpio_restore_context(bank);
  1130. } else {
  1131. c = bank->get_context_loss_count(dev);
  1132. if (c != bank->context_loss_count) {
  1133. omap_gpio_restore_context(bank);
  1134. } else {
  1135. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1136. return 0;
  1137. }
  1138. }
  1139. }
  1140. if (!bank->workaround_enabled) {
  1141. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1142. return 0;
  1143. }
  1144. l = readl_relaxed(bank->base + bank->regs->datain);
  1145. /*
  1146. * Check if any of the non-wakeup interrupt GPIOs have changed
  1147. * state. If so, generate an IRQ by software. This is
  1148. * horribly racy, but it's the best we can do to work around
  1149. * this silicon bug.
  1150. */
  1151. l ^= bank->saved_datain;
  1152. l &= bank->enabled_non_wakeup_gpios;
  1153. /*
  1154. * No need to generate IRQs for the rising edge for gpio IRQs
  1155. * configured with falling edge only; and vice versa.
  1156. */
  1157. gen0 = l & bank->context.fallingdetect;
  1158. gen0 &= bank->saved_datain;
  1159. gen1 = l & bank->context.risingdetect;
  1160. gen1 &= ~(bank->saved_datain);
  1161. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1162. gen = l & (~(bank->context.fallingdetect) &
  1163. ~(bank->context.risingdetect));
  1164. /* Consider all GPIO IRQs needed to be updated */
  1165. gen |= gen0 | gen1;
  1166. if (gen) {
  1167. u32 old0, old1;
  1168. old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
  1169. old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
  1170. if (!bank->regs->irqstatus_raw0) {
  1171. writel_relaxed(old0 | gen, bank->base +
  1172. bank->regs->leveldetect0);
  1173. writel_relaxed(old1 | gen, bank->base +
  1174. bank->regs->leveldetect1);
  1175. }
  1176. if (bank->regs->irqstatus_raw0) {
  1177. writel_relaxed(old0 | l, bank->base +
  1178. bank->regs->leveldetect0);
  1179. writel_relaxed(old1 | l, bank->base +
  1180. bank->regs->leveldetect1);
  1181. }
  1182. writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
  1183. writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
  1184. }
  1185. bank->workaround_enabled = false;
  1186. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1187. return 0;
  1188. }
  1189. #endif /* CONFIG_PM */
  1190. #if IS_BUILTIN(CONFIG_GPIO_OMAP)
  1191. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1192. {
  1193. struct gpio_bank *bank;
  1194. list_for_each_entry(bank, &omap_gpio_list, node) {
  1195. if (!BANK_USED(bank) || !bank->loses_context)
  1196. continue;
  1197. bank->power_mode = pwr_mode;
  1198. pm_runtime_put_sync_suspend(bank->chip.parent);
  1199. }
  1200. }
  1201. void omap2_gpio_resume_after_idle(void)
  1202. {
  1203. struct gpio_bank *bank;
  1204. list_for_each_entry(bank, &omap_gpio_list, node) {
  1205. if (!BANK_USED(bank) || !bank->loses_context)
  1206. continue;
  1207. pm_runtime_get_sync(bank->chip.parent);
  1208. }
  1209. }
  1210. #endif
  1211. #if defined(CONFIG_PM)
  1212. static void omap_gpio_init_context(struct gpio_bank *p)
  1213. {
  1214. struct omap_gpio_reg_offs *regs = p->regs;
  1215. void __iomem *base = p->base;
  1216. p->context.ctrl = readl_relaxed(base + regs->ctrl);
  1217. p->context.oe = readl_relaxed(base + regs->direction);
  1218. p->context.wake_en = readl_relaxed(base + regs->wkup_en);
  1219. p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
  1220. p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
  1221. p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
  1222. p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
  1223. p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
  1224. p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
  1225. if (regs->set_dataout && p->regs->clr_dataout)
  1226. p->context.dataout = readl_relaxed(base + regs->set_dataout);
  1227. else
  1228. p->context.dataout = readl_relaxed(base + regs->dataout);
  1229. p->context_valid = true;
  1230. }
  1231. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1232. {
  1233. writel_relaxed(bank->context.wake_en,
  1234. bank->base + bank->regs->wkup_en);
  1235. writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1236. writel_relaxed(bank->context.leveldetect0,
  1237. bank->base + bank->regs->leveldetect0);
  1238. writel_relaxed(bank->context.leveldetect1,
  1239. bank->base + bank->regs->leveldetect1);
  1240. writel_relaxed(bank->context.risingdetect,
  1241. bank->base + bank->regs->risingdetect);
  1242. writel_relaxed(bank->context.fallingdetect,
  1243. bank->base + bank->regs->fallingdetect);
  1244. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1245. writel_relaxed(bank->context.dataout,
  1246. bank->base + bank->regs->set_dataout);
  1247. else
  1248. writel_relaxed(bank->context.dataout,
  1249. bank->base + bank->regs->dataout);
  1250. writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
  1251. if (bank->dbck_enable_mask) {
  1252. writel_relaxed(bank->context.debounce, bank->base +
  1253. bank->regs->debounce);
  1254. writel_relaxed(bank->context.debounce_en,
  1255. bank->base + bank->regs->debounce_en);
  1256. }
  1257. writel_relaxed(bank->context.irqenable1,
  1258. bank->base + bank->regs->irqenable);
  1259. writel_relaxed(bank->context.irqenable2,
  1260. bank->base + bank->regs->irqenable2);
  1261. }
  1262. #endif /* CONFIG_PM */
  1263. #else
  1264. #define omap_gpio_runtime_suspend NULL
  1265. #define omap_gpio_runtime_resume NULL
  1266. static inline void omap_gpio_init_context(struct gpio_bank *p) {}
  1267. #endif
  1268. static const struct dev_pm_ops gpio_pm_ops = {
  1269. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1270. NULL)
  1271. };
  1272. #if defined(CONFIG_OF)
  1273. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1274. .revision = OMAP24XX_GPIO_REVISION,
  1275. .direction = OMAP24XX_GPIO_OE,
  1276. .datain = OMAP24XX_GPIO_DATAIN,
  1277. .dataout = OMAP24XX_GPIO_DATAOUT,
  1278. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1279. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1280. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1281. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1282. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1283. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1284. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1285. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1286. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1287. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1288. .ctrl = OMAP24XX_GPIO_CTRL,
  1289. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1290. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1291. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1292. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1293. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1294. };
  1295. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1296. .revision = OMAP4_GPIO_REVISION,
  1297. .direction = OMAP4_GPIO_OE,
  1298. .datain = OMAP4_GPIO_DATAIN,
  1299. .dataout = OMAP4_GPIO_DATAOUT,
  1300. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1301. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1302. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1303. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1304. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1305. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1306. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1307. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1308. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1309. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1310. .ctrl = OMAP4_GPIO_CTRL,
  1311. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1312. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1313. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1314. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1315. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1316. };
  1317. static const struct omap_gpio_platform_data omap2_pdata = {
  1318. .regs = &omap2_gpio_regs,
  1319. .bank_width = 32,
  1320. .dbck_flag = false,
  1321. };
  1322. static const struct omap_gpio_platform_data omap3_pdata = {
  1323. .regs = &omap2_gpio_regs,
  1324. .bank_width = 32,
  1325. .dbck_flag = true,
  1326. };
  1327. static const struct omap_gpio_platform_data omap4_pdata = {
  1328. .regs = &omap4_gpio_regs,
  1329. .bank_width = 32,
  1330. .dbck_flag = true,
  1331. };
  1332. static const struct of_device_id omap_gpio_match[] = {
  1333. {
  1334. .compatible = "ti,omap4-gpio",
  1335. .data = &omap4_pdata,
  1336. },
  1337. {
  1338. .compatible = "ti,omap3-gpio",
  1339. .data = &omap3_pdata,
  1340. },
  1341. {
  1342. .compatible = "ti,omap2-gpio",
  1343. .data = &omap2_pdata,
  1344. },
  1345. { },
  1346. };
  1347. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1348. #endif
  1349. static struct platform_driver omap_gpio_driver = {
  1350. .probe = omap_gpio_probe,
  1351. .remove = omap_gpio_remove,
  1352. .driver = {
  1353. .name = "omap_gpio",
  1354. .pm = &gpio_pm_ops,
  1355. .of_match_table = of_match_ptr(omap_gpio_match),
  1356. },
  1357. };
  1358. /*
  1359. * gpio driver register needs to be done before
  1360. * machine_init functions access gpio APIs.
  1361. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1362. */
  1363. static int __init omap_gpio_drv_reg(void)
  1364. {
  1365. return platform_driver_register(&omap_gpio_driver);
  1366. }
  1367. postcore_initcall(omap_gpio_drv_reg);
  1368. static void __exit omap_gpio_exit(void)
  1369. {
  1370. platform_driver_unregister(&omap_gpio_driver);
  1371. }
  1372. module_exit(omap_gpio_exit);
  1373. MODULE_DESCRIPTION("omap gpio driver");
  1374. MODULE_ALIAS("platform:gpio-omap");
  1375. MODULE_LICENSE("GPL v2");