gcc-msm8996.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524
  1. /*
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8996.h>
  24. #include "common.h"
  25. #include "clk-regmap.h"
  26. #include "clk-alpha-pll.h"
  27. #include "clk-rcg.h"
  28. #include "clk-branch.h"
  29. #include "reset.h"
  30. #include "gdsc.h"
  31. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  32. enum {
  33. P_XO,
  34. P_GPLL0,
  35. P_GPLL2,
  36. P_GPLL3,
  37. P_GPLL1,
  38. P_GPLL2_EARLY,
  39. P_GPLL0_EARLY_DIV,
  40. P_SLEEP_CLK,
  41. P_GPLL4,
  42. P_AUD_REF_CLK,
  43. P_GPLL1_EARLY_DIV
  44. };
  45. static const struct parent_map gcc_sleep_clk_map[] = {
  46. { P_SLEEP_CLK, 5 }
  47. };
  48. static const char * const gcc_sleep_clk[] = {
  49. "sleep_clk"
  50. };
  51. static const struct parent_map gcc_xo_gpll0_map[] = {
  52. { P_XO, 0 },
  53. { P_GPLL0, 1 }
  54. };
  55. static const char * const gcc_xo_gpll0[] = {
  56. "xo",
  57. "gpll0"
  58. };
  59. static const struct parent_map gcc_xo_sleep_clk_map[] = {
  60. { P_XO, 0 },
  61. { P_SLEEP_CLK, 5 }
  62. };
  63. static const char * const gcc_xo_sleep_clk[] = {
  64. "xo",
  65. "sleep_clk"
  66. };
  67. static const struct parent_map gcc_xo_gpll0_gpll0_early_div_map[] = {
  68. { P_XO, 0 },
  69. { P_GPLL0, 1 },
  70. { P_GPLL0_EARLY_DIV, 6 }
  71. };
  72. static const char * const gcc_xo_gpll0_gpll0_early_div[] = {
  73. "xo",
  74. "gpll0",
  75. "gpll0_early_div"
  76. };
  77. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  78. { P_XO, 0 },
  79. { P_GPLL0, 1 },
  80. { P_GPLL4, 5 }
  81. };
  82. static const char * const gcc_xo_gpll0_gpll4[] = {
  83. "xo",
  84. "gpll0",
  85. "gpll4"
  86. };
  87. static const struct parent_map gcc_xo_gpll0_aud_ref_clk_map[] = {
  88. { P_XO, 0 },
  89. { P_GPLL0, 1 },
  90. { P_AUD_REF_CLK, 2 }
  91. };
  92. static const char * const gcc_xo_gpll0_aud_ref_clk[] = {
  93. "xo",
  94. "gpll0",
  95. "aud_ref_clk"
  96. };
  97. static const struct parent_map gcc_xo_gpll0_sleep_clk_gpll0_early_div_map[] = {
  98. { P_XO, 0 },
  99. { P_GPLL0, 1 },
  100. { P_SLEEP_CLK, 5 },
  101. { P_GPLL0_EARLY_DIV, 6 }
  102. };
  103. static const char * const gcc_xo_gpll0_sleep_clk_gpll0_early_div[] = {
  104. "xo",
  105. "gpll0",
  106. "sleep_clk",
  107. "gpll0_early_div"
  108. };
  109. static const struct parent_map gcc_xo_gpll0_gpll4_gpll0_early_div_map[] = {
  110. { P_XO, 0 },
  111. { P_GPLL0, 1 },
  112. { P_GPLL4, 5 },
  113. { P_GPLL0_EARLY_DIV, 6 }
  114. };
  115. static const char * const gcc_xo_gpll0_gpll4_gpll0_early_div[] = {
  116. "xo",
  117. "gpll0",
  118. "gpll4",
  119. "gpll0_early_div"
  120. };
  121. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll0_early_div_map[] = {
  122. { P_XO, 0 },
  123. { P_GPLL0, 1 },
  124. { P_GPLL2, 2 },
  125. { P_GPLL3, 3 },
  126. { P_GPLL0_EARLY_DIV, 6 }
  127. };
  128. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll0_early_div[] = {
  129. "xo",
  130. "gpll0",
  131. "gpll2",
  132. "gpll3",
  133. "gpll0_early_div"
  134. };
  135. static const struct parent_map gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div_map[] = {
  136. { P_XO, 0 },
  137. { P_GPLL0, 1 },
  138. { P_GPLL1_EARLY_DIV, 3 },
  139. { P_GPLL1, 4 },
  140. { P_GPLL4, 5 },
  141. { P_GPLL0_EARLY_DIV, 6 }
  142. };
  143. static const char * const gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div[] = {
  144. "xo",
  145. "gpll0",
  146. "gpll1_early_div",
  147. "gpll1",
  148. "gpll4",
  149. "gpll0_early_div"
  150. };
  151. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div_map[] = {
  152. { P_XO, 0 },
  153. { P_GPLL0, 1 },
  154. { P_GPLL2, 2 },
  155. { P_GPLL3, 3 },
  156. { P_GPLL1, 4 },
  157. { P_GPLL2_EARLY, 5 },
  158. { P_GPLL0_EARLY_DIV, 6 }
  159. };
  160. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div[] = {
  161. "xo",
  162. "gpll0",
  163. "gpll2",
  164. "gpll3",
  165. "gpll1",
  166. "gpll2_early",
  167. "gpll0_early_div"
  168. };
  169. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll4_gpll0_early_div_map[] = {
  170. { P_XO, 0 },
  171. { P_GPLL0, 1 },
  172. { P_GPLL2, 2 },
  173. { P_GPLL3, 3 },
  174. { P_GPLL1, 4 },
  175. { P_GPLL4, 5 },
  176. { P_GPLL0_EARLY_DIV, 6 }
  177. };
  178. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll4_gpll0_early_div[] = {
  179. "xo",
  180. "gpll0",
  181. "gpll2",
  182. "gpll3",
  183. "gpll1",
  184. "gpll4",
  185. "gpll0_early_div"
  186. };
  187. static struct clk_fixed_factor xo = {
  188. .mult = 1,
  189. .div = 1,
  190. .hw.init = &(struct clk_init_data){
  191. .name = "xo",
  192. .parent_names = (const char *[]){ "xo_board" },
  193. .num_parents = 1,
  194. .ops = &clk_fixed_factor_ops,
  195. },
  196. };
  197. static struct clk_alpha_pll gpll0_early = {
  198. .offset = 0x00000,
  199. .clkr = {
  200. .enable_reg = 0x52000,
  201. .enable_mask = BIT(0),
  202. .hw.init = &(struct clk_init_data){
  203. .name = "gpll0_early",
  204. .parent_names = (const char *[]){ "xo" },
  205. .num_parents = 1,
  206. .ops = &clk_alpha_pll_ops,
  207. },
  208. },
  209. };
  210. static struct clk_fixed_factor gpll0_early_div = {
  211. .mult = 1,
  212. .div = 2,
  213. .hw.init = &(struct clk_init_data){
  214. .name = "gpll0_early_div",
  215. .parent_names = (const char *[]){ "gpll0_early" },
  216. .num_parents = 1,
  217. .ops = &clk_fixed_factor_ops,
  218. },
  219. };
  220. static struct clk_alpha_pll_postdiv gpll0 = {
  221. .offset = 0x00000,
  222. .clkr.hw.init = &(struct clk_init_data){
  223. .name = "gpll0",
  224. .parent_names = (const char *[]){ "gpll0_early" },
  225. .num_parents = 1,
  226. .ops = &clk_alpha_pll_postdiv_ops,
  227. },
  228. };
  229. static struct clk_alpha_pll gpll4_early = {
  230. .offset = 0x77000,
  231. .clkr = {
  232. .enable_reg = 0x52000,
  233. .enable_mask = BIT(4),
  234. .hw.init = &(struct clk_init_data){
  235. .name = "gpll4_early",
  236. .parent_names = (const char *[]){ "xo" },
  237. .num_parents = 1,
  238. .ops = &clk_alpha_pll_ops,
  239. },
  240. },
  241. };
  242. static struct clk_alpha_pll_postdiv gpll4 = {
  243. .offset = 0x77000,
  244. .clkr.hw.init = &(struct clk_init_data){
  245. .name = "gpll4",
  246. .parent_names = (const char *[]){ "gpll4_early" },
  247. .num_parents = 1,
  248. .ops = &clk_alpha_pll_postdiv_ops,
  249. },
  250. };
  251. static const struct freq_tbl ftbl_system_noc_clk_src[] = {
  252. F(19200000, P_XO, 1, 0, 0),
  253. F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
  254. F(100000000, P_GPLL0, 6, 0, 0),
  255. F(150000000, P_GPLL0, 4, 0, 0),
  256. F(200000000, P_GPLL0, 3, 0, 0),
  257. F(240000000, P_GPLL0, 2.5, 0, 0),
  258. { }
  259. };
  260. static struct clk_rcg2 system_noc_clk_src = {
  261. .cmd_rcgr = 0x0401c,
  262. .hid_width = 5,
  263. .parent_map = gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div_map,
  264. .freq_tbl = ftbl_system_noc_clk_src,
  265. .clkr.hw.init = &(struct clk_init_data){
  266. .name = "system_noc_clk_src",
  267. .parent_names = gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div,
  268. .num_parents = 7,
  269. .ops = &clk_rcg2_ops,
  270. },
  271. };
  272. static const struct freq_tbl ftbl_config_noc_clk_src[] = {
  273. F(19200000, P_XO, 1, 0, 0),
  274. F(37500000, P_GPLL0, 16, 0, 0),
  275. F(75000000, P_GPLL0, 8, 0, 0),
  276. { }
  277. };
  278. static struct clk_rcg2 config_noc_clk_src = {
  279. .cmd_rcgr = 0x0500c,
  280. .hid_width = 5,
  281. .parent_map = gcc_xo_gpll0_map,
  282. .freq_tbl = ftbl_config_noc_clk_src,
  283. .clkr.hw.init = &(struct clk_init_data){
  284. .name = "config_noc_clk_src",
  285. .parent_names = gcc_xo_gpll0,
  286. .num_parents = 2,
  287. .ops = &clk_rcg2_ops,
  288. },
  289. };
  290. static const struct freq_tbl ftbl_periph_noc_clk_src[] = {
  291. F(19200000, P_XO, 1, 0, 0),
  292. F(37500000, P_GPLL0, 16, 0, 0),
  293. F(50000000, P_GPLL0, 12, 0, 0),
  294. F(75000000, P_GPLL0, 8, 0, 0),
  295. F(100000000, P_GPLL0, 6, 0, 0),
  296. { }
  297. };
  298. static struct clk_rcg2 periph_noc_clk_src = {
  299. .cmd_rcgr = 0x06014,
  300. .hid_width = 5,
  301. .parent_map = gcc_xo_gpll0_map,
  302. .freq_tbl = ftbl_periph_noc_clk_src,
  303. .clkr.hw.init = &(struct clk_init_data){
  304. .name = "periph_noc_clk_src",
  305. .parent_names = gcc_xo_gpll0,
  306. .num_parents = 2,
  307. .ops = &clk_rcg2_ops,
  308. },
  309. };
  310. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  311. F(19200000, P_XO, 1, 0, 0),
  312. F(120000000, P_GPLL0, 5, 0, 0),
  313. F(150000000, P_GPLL0, 4, 0, 0),
  314. { }
  315. };
  316. static struct clk_rcg2 usb30_master_clk_src = {
  317. .cmd_rcgr = 0x0f014,
  318. .mnd_width = 8,
  319. .hid_width = 5,
  320. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  321. .freq_tbl = ftbl_usb30_master_clk_src,
  322. .clkr.hw.init = &(struct clk_init_data){
  323. .name = "usb30_master_clk_src",
  324. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  325. .num_parents = 3,
  326. .ops = &clk_rcg2_ops,
  327. },
  328. };
  329. static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  330. F(19200000, P_XO, 1, 0, 0),
  331. { }
  332. };
  333. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  334. .cmd_rcgr = 0x0f028,
  335. .hid_width = 5,
  336. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  337. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  338. .clkr.hw.init = &(struct clk_init_data){
  339. .name = "usb30_mock_utmi_clk_src",
  340. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  341. .num_parents = 3,
  342. .ops = &clk_rcg2_ops,
  343. },
  344. };
  345. static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  346. F(1200000, P_XO, 16, 0, 0),
  347. { }
  348. };
  349. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  350. .cmd_rcgr = 0x5000c,
  351. .hid_width = 5,
  352. .parent_map = gcc_xo_sleep_clk_map,
  353. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  354. .clkr.hw.init = &(struct clk_init_data){
  355. .name = "usb3_phy_aux_clk_src",
  356. .parent_names = gcc_xo_sleep_clk,
  357. .num_parents = 2,
  358. .ops = &clk_rcg2_ops,
  359. },
  360. };
  361. static const struct freq_tbl ftbl_usb20_master_clk_src[] = {
  362. F(120000000, P_GPLL0, 5, 0, 0),
  363. { }
  364. };
  365. static struct clk_rcg2 usb20_master_clk_src = {
  366. .cmd_rcgr = 0x12010,
  367. .mnd_width = 8,
  368. .hid_width = 5,
  369. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  370. .freq_tbl = ftbl_usb20_master_clk_src,
  371. .clkr.hw.init = &(struct clk_init_data){
  372. .name = "usb20_master_clk_src",
  373. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  374. .num_parents = 3,
  375. .ops = &clk_rcg2_ops,
  376. },
  377. };
  378. static struct clk_rcg2 usb20_mock_utmi_clk_src = {
  379. .cmd_rcgr = 0x12024,
  380. .hid_width = 5,
  381. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  382. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  383. .clkr.hw.init = &(struct clk_init_data){
  384. .name = "usb20_mock_utmi_clk_src",
  385. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  386. .num_parents = 3,
  387. .ops = &clk_rcg2_ops,
  388. },
  389. };
  390. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  391. F(144000, P_XO, 16, 3, 25),
  392. F(400000, P_XO, 12, 1, 4),
  393. F(20000000, P_GPLL0, 15, 1, 2),
  394. F(25000000, P_GPLL0, 12, 1, 2),
  395. F(50000000, P_GPLL0, 12, 0, 0),
  396. F(96000000, P_GPLL4, 4, 0, 0),
  397. F(192000000, P_GPLL4, 2, 0, 0),
  398. F(384000000, P_GPLL4, 1, 0, 0),
  399. { }
  400. };
  401. static struct clk_rcg2 sdcc1_apps_clk_src = {
  402. .cmd_rcgr = 0x13010,
  403. .mnd_width = 8,
  404. .hid_width = 5,
  405. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  406. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  407. .clkr.hw.init = &(struct clk_init_data){
  408. .name = "sdcc1_apps_clk_src",
  409. .parent_names = gcc_xo_gpll0_gpll4_gpll0_early_div,
  410. .num_parents = 4,
  411. .ops = &clk_rcg2_floor_ops,
  412. },
  413. };
  414. static struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
  415. F(19200000, P_XO, 1, 0, 0),
  416. F(150000000, P_GPLL0, 4, 0, 0),
  417. F(300000000, P_GPLL0, 2, 0, 0),
  418. { }
  419. };
  420. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  421. .cmd_rcgr = 0x13024,
  422. .hid_width = 5,
  423. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  424. .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
  425. .clkr.hw.init = &(struct clk_init_data){
  426. .name = "sdcc1_ice_core_clk_src",
  427. .parent_names = gcc_xo_gpll0_gpll4_gpll0_early_div,
  428. .num_parents = 4,
  429. .ops = &clk_rcg2_ops,
  430. },
  431. };
  432. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  433. F(144000, P_XO, 16, 3, 25),
  434. F(400000, P_XO, 12, 1, 4),
  435. F(20000000, P_GPLL0, 15, 1, 2),
  436. F(25000000, P_GPLL0, 12, 1, 2),
  437. F(50000000, P_GPLL0, 12, 0, 0),
  438. F(100000000, P_GPLL0, 6, 0, 0),
  439. F(200000000, P_GPLL0, 3, 0, 0),
  440. { }
  441. };
  442. static struct clk_rcg2 sdcc2_apps_clk_src = {
  443. .cmd_rcgr = 0x14010,
  444. .mnd_width = 8,
  445. .hid_width = 5,
  446. .parent_map = gcc_xo_gpll0_gpll4_map,
  447. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  448. .clkr.hw.init = &(struct clk_init_data){
  449. .name = "sdcc2_apps_clk_src",
  450. .parent_names = gcc_xo_gpll0_gpll4,
  451. .num_parents = 3,
  452. .ops = &clk_rcg2_floor_ops,
  453. },
  454. };
  455. static struct clk_rcg2 sdcc3_apps_clk_src = {
  456. .cmd_rcgr = 0x15010,
  457. .mnd_width = 8,
  458. .hid_width = 5,
  459. .parent_map = gcc_xo_gpll0_gpll4_map,
  460. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  461. .clkr.hw.init = &(struct clk_init_data){
  462. .name = "sdcc3_apps_clk_src",
  463. .parent_names = gcc_xo_gpll0_gpll4,
  464. .num_parents = 3,
  465. .ops = &clk_rcg2_floor_ops,
  466. },
  467. };
  468. static const struct freq_tbl ftbl_sdcc4_apps_clk_src[] = {
  469. F(144000, P_XO, 16, 3, 25),
  470. F(400000, P_XO, 12, 1, 4),
  471. F(20000000, P_GPLL0, 15, 1, 2),
  472. F(25000000, P_GPLL0, 12, 1, 2),
  473. F(50000000, P_GPLL0, 12, 0, 0),
  474. F(100000000, P_GPLL0, 6, 0, 0),
  475. { }
  476. };
  477. static struct clk_rcg2 sdcc4_apps_clk_src = {
  478. .cmd_rcgr = 0x16010,
  479. .mnd_width = 8,
  480. .hid_width = 5,
  481. .parent_map = gcc_xo_gpll0_map,
  482. .freq_tbl = ftbl_sdcc4_apps_clk_src,
  483. .clkr.hw.init = &(struct clk_init_data){
  484. .name = "sdcc4_apps_clk_src",
  485. .parent_names = gcc_xo_gpll0,
  486. .num_parents = 2,
  487. .ops = &clk_rcg2_floor_ops,
  488. },
  489. };
  490. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  491. F(960000, P_XO, 10, 1, 2),
  492. F(4800000, P_XO, 4, 0, 0),
  493. F(9600000, P_XO, 2, 0, 0),
  494. F(15000000, P_GPLL0, 10, 1, 4),
  495. F(19200000, P_XO, 1, 0, 0),
  496. F(25000000, P_GPLL0, 12, 1, 2),
  497. F(50000000, P_GPLL0, 12, 0, 0),
  498. { }
  499. };
  500. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  501. .cmd_rcgr = 0x1900c,
  502. .mnd_width = 8,
  503. .hid_width = 5,
  504. .parent_map = gcc_xo_gpll0_map,
  505. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  506. .clkr.hw.init = &(struct clk_init_data){
  507. .name = "blsp1_qup1_spi_apps_clk_src",
  508. .parent_names = gcc_xo_gpll0,
  509. .num_parents = 2,
  510. .ops = &clk_rcg2_ops,
  511. },
  512. };
  513. static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
  514. F(19200000, P_XO, 1, 0, 0),
  515. F(50000000, P_GPLL0, 12, 0, 0),
  516. { }
  517. };
  518. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  519. .cmd_rcgr = 0x19020,
  520. .hid_width = 5,
  521. .parent_map = gcc_xo_gpll0_map,
  522. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  523. .clkr.hw.init = &(struct clk_init_data){
  524. .name = "blsp1_qup1_i2c_apps_clk_src",
  525. .parent_names = gcc_xo_gpll0,
  526. .num_parents = 2,
  527. .ops = &clk_rcg2_ops,
  528. },
  529. };
  530. static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
  531. F(3686400, P_GPLL0, 1, 96, 15625),
  532. F(7372800, P_GPLL0, 1, 192, 15625),
  533. F(14745600, P_GPLL0, 1, 384, 15625),
  534. F(16000000, P_GPLL0, 5, 2, 15),
  535. F(19200000, P_XO, 1, 0, 0),
  536. F(24000000, P_GPLL0, 5, 1, 5),
  537. F(32000000, P_GPLL0, 1, 4, 75),
  538. F(40000000, P_GPLL0, 15, 0, 0),
  539. F(46400000, P_GPLL0, 1, 29, 375),
  540. F(48000000, P_GPLL0, 12.5, 0, 0),
  541. F(51200000, P_GPLL0, 1, 32, 375),
  542. F(56000000, P_GPLL0, 1, 7, 75),
  543. F(58982400, P_GPLL0, 1, 1536, 15625),
  544. F(60000000, P_GPLL0, 10, 0, 0),
  545. F(63157895, P_GPLL0, 9.5, 0, 0),
  546. { }
  547. };
  548. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  549. .cmd_rcgr = 0x1a00c,
  550. .mnd_width = 16,
  551. .hid_width = 5,
  552. .parent_map = gcc_xo_gpll0_map,
  553. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  554. .clkr.hw.init = &(struct clk_init_data){
  555. .name = "blsp1_uart1_apps_clk_src",
  556. .parent_names = gcc_xo_gpll0,
  557. .num_parents = 2,
  558. .ops = &clk_rcg2_ops,
  559. },
  560. };
  561. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  562. .cmd_rcgr = 0x1b00c,
  563. .mnd_width = 8,
  564. .hid_width = 5,
  565. .parent_map = gcc_xo_gpll0_map,
  566. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  567. .clkr.hw.init = &(struct clk_init_data){
  568. .name = "blsp1_qup2_spi_apps_clk_src",
  569. .parent_names = gcc_xo_gpll0,
  570. .num_parents = 2,
  571. .ops = &clk_rcg2_ops,
  572. },
  573. };
  574. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  575. .cmd_rcgr = 0x1b020,
  576. .hid_width = 5,
  577. .parent_map = gcc_xo_gpll0_map,
  578. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  579. .clkr.hw.init = &(struct clk_init_data){
  580. .name = "blsp1_qup2_i2c_apps_clk_src",
  581. .parent_names = gcc_xo_gpll0,
  582. .num_parents = 2,
  583. .ops = &clk_rcg2_ops,
  584. },
  585. };
  586. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  587. .cmd_rcgr = 0x1c00c,
  588. .mnd_width = 16,
  589. .hid_width = 5,
  590. .parent_map = gcc_xo_gpll0_map,
  591. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  592. .clkr.hw.init = &(struct clk_init_data){
  593. .name = "blsp1_uart2_apps_clk_src",
  594. .parent_names = gcc_xo_gpll0,
  595. .num_parents = 2,
  596. .ops = &clk_rcg2_ops,
  597. },
  598. };
  599. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  600. .cmd_rcgr = 0x1d00c,
  601. .mnd_width = 8,
  602. .hid_width = 5,
  603. .parent_map = gcc_xo_gpll0_map,
  604. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  605. .clkr.hw.init = &(struct clk_init_data){
  606. .name = "blsp1_qup3_spi_apps_clk_src",
  607. .parent_names = gcc_xo_gpll0,
  608. .num_parents = 2,
  609. .ops = &clk_rcg2_ops,
  610. },
  611. };
  612. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  613. .cmd_rcgr = 0x1d020,
  614. .hid_width = 5,
  615. .parent_map = gcc_xo_gpll0_map,
  616. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  617. .clkr.hw.init = &(struct clk_init_data){
  618. .name = "blsp1_qup3_i2c_apps_clk_src",
  619. .parent_names = gcc_xo_gpll0,
  620. .num_parents = 2,
  621. .ops = &clk_rcg2_ops,
  622. },
  623. };
  624. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  625. .cmd_rcgr = 0x1e00c,
  626. .mnd_width = 16,
  627. .hid_width = 5,
  628. .parent_map = gcc_xo_gpll0_map,
  629. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  630. .clkr.hw.init = &(struct clk_init_data){
  631. .name = "blsp1_uart3_apps_clk_src",
  632. .parent_names = gcc_xo_gpll0,
  633. .num_parents = 2,
  634. .ops = &clk_rcg2_ops,
  635. },
  636. };
  637. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  638. .cmd_rcgr = 0x1f00c,
  639. .mnd_width = 8,
  640. .hid_width = 5,
  641. .parent_map = gcc_xo_gpll0_map,
  642. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  643. .clkr.hw.init = &(struct clk_init_data){
  644. .name = "blsp1_qup4_spi_apps_clk_src",
  645. .parent_names = gcc_xo_gpll0,
  646. .num_parents = 2,
  647. .ops = &clk_rcg2_ops,
  648. },
  649. };
  650. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  651. .cmd_rcgr = 0x1f020,
  652. .hid_width = 5,
  653. .parent_map = gcc_xo_gpll0_map,
  654. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  655. .clkr.hw.init = &(struct clk_init_data){
  656. .name = "blsp1_qup4_i2c_apps_clk_src",
  657. .parent_names = gcc_xo_gpll0,
  658. .num_parents = 2,
  659. .ops = &clk_rcg2_ops,
  660. },
  661. };
  662. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  663. .cmd_rcgr = 0x2000c,
  664. .mnd_width = 16,
  665. .hid_width = 5,
  666. .parent_map = gcc_xo_gpll0_map,
  667. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  668. .clkr.hw.init = &(struct clk_init_data){
  669. .name = "blsp1_uart4_apps_clk_src",
  670. .parent_names = gcc_xo_gpll0,
  671. .num_parents = 2,
  672. .ops = &clk_rcg2_ops,
  673. },
  674. };
  675. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  676. .cmd_rcgr = 0x2100c,
  677. .mnd_width = 8,
  678. .hid_width = 5,
  679. .parent_map = gcc_xo_gpll0_map,
  680. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  681. .clkr.hw.init = &(struct clk_init_data){
  682. .name = "blsp1_qup5_spi_apps_clk_src",
  683. .parent_names = gcc_xo_gpll0,
  684. .num_parents = 2,
  685. .ops = &clk_rcg2_ops,
  686. },
  687. };
  688. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  689. .cmd_rcgr = 0x21020,
  690. .hid_width = 5,
  691. .parent_map = gcc_xo_gpll0_map,
  692. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  693. .clkr.hw.init = &(struct clk_init_data){
  694. .name = "blsp1_qup5_i2c_apps_clk_src",
  695. .parent_names = gcc_xo_gpll0,
  696. .num_parents = 2,
  697. .ops = &clk_rcg2_ops,
  698. },
  699. };
  700. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  701. .cmd_rcgr = 0x2200c,
  702. .mnd_width = 16,
  703. .hid_width = 5,
  704. .parent_map = gcc_xo_gpll0_map,
  705. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  706. .clkr.hw.init = &(struct clk_init_data){
  707. .name = "blsp1_uart5_apps_clk_src",
  708. .parent_names = gcc_xo_gpll0,
  709. .num_parents = 2,
  710. .ops = &clk_rcg2_ops,
  711. },
  712. };
  713. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  714. .cmd_rcgr = 0x2300c,
  715. .mnd_width = 8,
  716. .hid_width = 5,
  717. .parent_map = gcc_xo_gpll0_map,
  718. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  719. .clkr.hw.init = &(struct clk_init_data){
  720. .name = "blsp1_qup6_spi_apps_clk_src",
  721. .parent_names = gcc_xo_gpll0,
  722. .num_parents = 2,
  723. .ops = &clk_rcg2_ops,
  724. },
  725. };
  726. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  727. .cmd_rcgr = 0x23020,
  728. .hid_width = 5,
  729. .parent_map = gcc_xo_gpll0_map,
  730. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  731. .clkr.hw.init = &(struct clk_init_data){
  732. .name = "blsp1_qup6_i2c_apps_clk_src",
  733. .parent_names = gcc_xo_gpll0,
  734. .num_parents = 2,
  735. .ops = &clk_rcg2_ops,
  736. },
  737. };
  738. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  739. .cmd_rcgr = 0x2400c,
  740. .mnd_width = 16,
  741. .hid_width = 5,
  742. .parent_map = gcc_xo_gpll0_map,
  743. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  744. .clkr.hw.init = &(struct clk_init_data){
  745. .name = "blsp1_uart6_apps_clk_src",
  746. .parent_names = gcc_xo_gpll0,
  747. .num_parents = 2,
  748. .ops = &clk_rcg2_ops,
  749. },
  750. };
  751. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  752. .cmd_rcgr = 0x2600c,
  753. .mnd_width = 8,
  754. .hid_width = 5,
  755. .parent_map = gcc_xo_gpll0_map,
  756. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  757. .clkr.hw.init = &(struct clk_init_data){
  758. .name = "blsp2_qup1_spi_apps_clk_src",
  759. .parent_names = gcc_xo_gpll0,
  760. .num_parents = 2,
  761. .ops = &clk_rcg2_ops,
  762. },
  763. };
  764. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  765. .cmd_rcgr = 0x26020,
  766. .hid_width = 5,
  767. .parent_map = gcc_xo_gpll0_map,
  768. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  769. .clkr.hw.init = &(struct clk_init_data){
  770. .name = "blsp2_qup1_i2c_apps_clk_src",
  771. .parent_names = gcc_xo_gpll0,
  772. .num_parents = 2,
  773. .ops = &clk_rcg2_ops,
  774. },
  775. };
  776. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  777. .cmd_rcgr = 0x2700c,
  778. .mnd_width = 16,
  779. .hid_width = 5,
  780. .parent_map = gcc_xo_gpll0_map,
  781. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  782. .clkr.hw.init = &(struct clk_init_data){
  783. .name = "blsp2_uart1_apps_clk_src",
  784. .parent_names = gcc_xo_gpll0,
  785. .num_parents = 2,
  786. .ops = &clk_rcg2_ops,
  787. },
  788. };
  789. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  790. .cmd_rcgr = 0x2800c,
  791. .mnd_width = 8,
  792. .hid_width = 5,
  793. .parent_map = gcc_xo_gpll0_map,
  794. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  795. .clkr.hw.init = &(struct clk_init_data){
  796. .name = "blsp2_qup2_spi_apps_clk_src",
  797. .parent_names = gcc_xo_gpll0,
  798. .num_parents = 2,
  799. .ops = &clk_rcg2_ops,
  800. },
  801. };
  802. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  803. .cmd_rcgr = 0x28020,
  804. .hid_width = 5,
  805. .parent_map = gcc_xo_gpll0_map,
  806. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  807. .clkr.hw.init = &(struct clk_init_data){
  808. .name = "blsp2_qup2_i2c_apps_clk_src",
  809. .parent_names = gcc_xo_gpll0,
  810. .num_parents = 2,
  811. .ops = &clk_rcg2_ops,
  812. },
  813. };
  814. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  815. .cmd_rcgr = 0x2900c,
  816. .mnd_width = 16,
  817. .hid_width = 5,
  818. .parent_map = gcc_xo_gpll0_map,
  819. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  820. .clkr.hw.init = &(struct clk_init_data){
  821. .name = "blsp2_uart2_apps_clk_src",
  822. .parent_names = gcc_xo_gpll0,
  823. .num_parents = 2,
  824. .ops = &clk_rcg2_ops,
  825. },
  826. };
  827. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  828. .cmd_rcgr = 0x2a00c,
  829. .mnd_width = 8,
  830. .hid_width = 5,
  831. .parent_map = gcc_xo_gpll0_map,
  832. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  833. .clkr.hw.init = &(struct clk_init_data){
  834. .name = "blsp2_qup3_spi_apps_clk_src",
  835. .parent_names = gcc_xo_gpll0,
  836. .num_parents = 2,
  837. .ops = &clk_rcg2_ops,
  838. },
  839. };
  840. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  841. .cmd_rcgr = 0x2a020,
  842. .hid_width = 5,
  843. .parent_map = gcc_xo_gpll0_map,
  844. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  845. .clkr.hw.init = &(struct clk_init_data){
  846. .name = "blsp2_qup3_i2c_apps_clk_src",
  847. .parent_names = gcc_xo_gpll0,
  848. .num_parents = 2,
  849. .ops = &clk_rcg2_ops,
  850. },
  851. };
  852. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  853. .cmd_rcgr = 0x2b00c,
  854. .mnd_width = 16,
  855. .hid_width = 5,
  856. .parent_map = gcc_xo_gpll0_map,
  857. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  858. .clkr.hw.init = &(struct clk_init_data){
  859. .name = "blsp2_uart3_apps_clk_src",
  860. .parent_names = gcc_xo_gpll0,
  861. .num_parents = 2,
  862. .ops = &clk_rcg2_ops,
  863. },
  864. };
  865. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  866. .cmd_rcgr = 0x2c00c,
  867. .mnd_width = 8,
  868. .hid_width = 5,
  869. .parent_map = gcc_xo_gpll0_map,
  870. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  871. .clkr.hw.init = &(struct clk_init_data){
  872. .name = "blsp2_qup4_spi_apps_clk_src",
  873. .parent_names = gcc_xo_gpll0,
  874. .num_parents = 2,
  875. .ops = &clk_rcg2_ops,
  876. },
  877. };
  878. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  879. .cmd_rcgr = 0x2c020,
  880. .hid_width = 5,
  881. .parent_map = gcc_xo_gpll0_map,
  882. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  883. .clkr.hw.init = &(struct clk_init_data){
  884. .name = "blsp2_qup4_i2c_apps_clk_src",
  885. .parent_names = gcc_xo_gpll0,
  886. .num_parents = 2,
  887. .ops = &clk_rcg2_ops,
  888. },
  889. };
  890. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  891. .cmd_rcgr = 0x2d00c,
  892. .mnd_width = 16,
  893. .hid_width = 5,
  894. .parent_map = gcc_xo_gpll0_map,
  895. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  896. .clkr.hw.init = &(struct clk_init_data){
  897. .name = "blsp2_uart4_apps_clk_src",
  898. .parent_names = gcc_xo_gpll0,
  899. .num_parents = 2,
  900. .ops = &clk_rcg2_ops,
  901. },
  902. };
  903. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  904. .cmd_rcgr = 0x2e00c,
  905. .mnd_width = 8,
  906. .hid_width = 5,
  907. .parent_map = gcc_xo_gpll0_map,
  908. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  909. .clkr.hw.init = &(struct clk_init_data){
  910. .name = "blsp2_qup5_spi_apps_clk_src",
  911. .parent_names = gcc_xo_gpll0,
  912. .num_parents = 2,
  913. .ops = &clk_rcg2_ops,
  914. },
  915. };
  916. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  917. .cmd_rcgr = 0x2e020,
  918. .hid_width = 5,
  919. .parent_map = gcc_xo_gpll0_map,
  920. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  921. .clkr.hw.init = &(struct clk_init_data){
  922. .name = "blsp2_qup5_i2c_apps_clk_src",
  923. .parent_names = gcc_xo_gpll0,
  924. .num_parents = 2,
  925. .ops = &clk_rcg2_ops,
  926. },
  927. };
  928. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  929. .cmd_rcgr = 0x2f00c,
  930. .mnd_width = 16,
  931. .hid_width = 5,
  932. .parent_map = gcc_xo_gpll0_map,
  933. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  934. .clkr.hw.init = &(struct clk_init_data){
  935. .name = "blsp2_uart5_apps_clk_src",
  936. .parent_names = gcc_xo_gpll0,
  937. .num_parents = 2,
  938. .ops = &clk_rcg2_ops,
  939. },
  940. };
  941. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  942. .cmd_rcgr = 0x3000c,
  943. .mnd_width = 8,
  944. .hid_width = 5,
  945. .parent_map = gcc_xo_gpll0_map,
  946. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  947. .clkr.hw.init = &(struct clk_init_data){
  948. .name = "blsp2_qup6_spi_apps_clk_src",
  949. .parent_names = gcc_xo_gpll0,
  950. .num_parents = 2,
  951. .ops = &clk_rcg2_ops,
  952. },
  953. };
  954. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  955. .cmd_rcgr = 0x30020,
  956. .hid_width = 5,
  957. .parent_map = gcc_xo_gpll0_map,
  958. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  959. .clkr.hw.init = &(struct clk_init_data){
  960. .name = "blsp2_qup6_i2c_apps_clk_src",
  961. .parent_names = gcc_xo_gpll0,
  962. .num_parents = 2,
  963. .ops = &clk_rcg2_ops,
  964. },
  965. };
  966. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  967. .cmd_rcgr = 0x3100c,
  968. .mnd_width = 16,
  969. .hid_width = 5,
  970. .parent_map = gcc_xo_gpll0_map,
  971. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  972. .clkr.hw.init = &(struct clk_init_data){
  973. .name = "blsp2_uart6_apps_clk_src",
  974. .parent_names = gcc_xo_gpll0,
  975. .num_parents = 2,
  976. .ops = &clk_rcg2_ops,
  977. },
  978. };
  979. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  980. F(60000000, P_GPLL0, 10, 0, 0),
  981. { }
  982. };
  983. static struct clk_rcg2 pdm2_clk_src = {
  984. .cmd_rcgr = 0x33010,
  985. .hid_width = 5,
  986. .parent_map = gcc_xo_gpll0_map,
  987. .freq_tbl = ftbl_pdm2_clk_src,
  988. .clkr.hw.init = &(struct clk_init_data){
  989. .name = "pdm2_clk_src",
  990. .parent_names = gcc_xo_gpll0,
  991. .num_parents = 2,
  992. .ops = &clk_rcg2_ops,
  993. },
  994. };
  995. static const struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  996. F(105495, P_XO, 1, 1, 182),
  997. { }
  998. };
  999. static struct clk_rcg2 tsif_ref_clk_src = {
  1000. .cmd_rcgr = 0x36010,
  1001. .mnd_width = 8,
  1002. .hid_width = 5,
  1003. .parent_map = gcc_xo_gpll0_aud_ref_clk_map,
  1004. .freq_tbl = ftbl_tsif_ref_clk_src,
  1005. .clkr.hw.init = &(struct clk_init_data){
  1006. .name = "tsif_ref_clk_src",
  1007. .parent_names = gcc_xo_gpll0_aud_ref_clk,
  1008. .num_parents = 3,
  1009. .ops = &clk_rcg2_ops,
  1010. },
  1011. };
  1012. static struct clk_rcg2 gcc_sleep_clk_src = {
  1013. .cmd_rcgr = 0x43014,
  1014. .hid_width = 5,
  1015. .parent_map = gcc_sleep_clk_map,
  1016. .clkr.hw.init = &(struct clk_init_data){
  1017. .name = "gcc_sleep_clk_src",
  1018. .parent_names = gcc_sleep_clk,
  1019. .num_parents = 1,
  1020. .ops = &clk_rcg2_ops,
  1021. },
  1022. };
  1023. static struct clk_rcg2 hmss_rbcpr_clk_src = {
  1024. .cmd_rcgr = 0x48040,
  1025. .hid_width = 5,
  1026. .parent_map = gcc_xo_gpll0_map,
  1027. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  1028. .clkr.hw.init = &(struct clk_init_data){
  1029. .name = "hmss_rbcpr_clk_src",
  1030. .parent_names = gcc_xo_gpll0,
  1031. .num_parents = 2,
  1032. .ops = &clk_rcg2_ops,
  1033. },
  1034. };
  1035. static struct clk_rcg2 hmss_gpll0_clk_src = {
  1036. .cmd_rcgr = 0x48058,
  1037. .hid_width = 5,
  1038. .parent_map = gcc_xo_gpll0_map,
  1039. .clkr.hw.init = &(struct clk_init_data){
  1040. .name = "hmss_gpll0_clk_src",
  1041. .parent_names = gcc_xo_gpll0,
  1042. .num_parents = 2,
  1043. .ops = &clk_rcg2_ops,
  1044. },
  1045. };
  1046. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  1047. F(19200000, P_XO, 1, 0, 0),
  1048. F(100000000, P_GPLL0, 6, 0, 0),
  1049. F(200000000, P_GPLL0, 3, 0, 0),
  1050. { }
  1051. };
  1052. static struct clk_rcg2 gp1_clk_src = {
  1053. .cmd_rcgr = 0x64004,
  1054. .mnd_width = 8,
  1055. .hid_width = 5,
  1056. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1057. .freq_tbl = ftbl_gp1_clk_src,
  1058. .clkr.hw.init = &(struct clk_init_data){
  1059. .name = "gp1_clk_src",
  1060. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1061. .num_parents = 4,
  1062. .ops = &clk_rcg2_ops,
  1063. },
  1064. };
  1065. static struct clk_rcg2 gp2_clk_src = {
  1066. .cmd_rcgr = 0x65004,
  1067. .mnd_width = 8,
  1068. .hid_width = 5,
  1069. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1070. .freq_tbl = ftbl_gp1_clk_src,
  1071. .clkr.hw.init = &(struct clk_init_data){
  1072. .name = "gp2_clk_src",
  1073. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1074. .num_parents = 4,
  1075. .ops = &clk_rcg2_ops,
  1076. },
  1077. };
  1078. static struct clk_rcg2 gp3_clk_src = {
  1079. .cmd_rcgr = 0x66004,
  1080. .mnd_width = 8,
  1081. .hid_width = 5,
  1082. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1083. .freq_tbl = ftbl_gp1_clk_src,
  1084. .clkr.hw.init = &(struct clk_init_data){
  1085. .name = "gp3_clk_src",
  1086. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1087. .num_parents = 4,
  1088. .ops = &clk_rcg2_ops,
  1089. },
  1090. };
  1091. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  1092. F(1010526, P_XO, 1, 1, 19),
  1093. { }
  1094. };
  1095. static struct clk_rcg2 pcie_aux_clk_src = {
  1096. .cmd_rcgr = 0x6c000,
  1097. .mnd_width = 16,
  1098. .hid_width = 5,
  1099. .parent_map = gcc_xo_sleep_clk_map,
  1100. .freq_tbl = ftbl_pcie_aux_clk_src,
  1101. .clkr.hw.init = &(struct clk_init_data){
  1102. .name = "pcie_aux_clk_src",
  1103. .parent_names = gcc_xo_sleep_clk,
  1104. .num_parents = 2,
  1105. .ops = &clk_rcg2_ops,
  1106. },
  1107. };
  1108. static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  1109. F(100000000, P_GPLL0, 6, 0, 0),
  1110. F(200000000, P_GPLL0, 3, 0, 0),
  1111. F(240000000, P_GPLL0, 2.5, 0, 0),
  1112. { }
  1113. };
  1114. static struct clk_rcg2 ufs_axi_clk_src = {
  1115. .cmd_rcgr = 0x75024,
  1116. .mnd_width = 8,
  1117. .hid_width = 5,
  1118. .parent_map = gcc_xo_gpll0_map,
  1119. .freq_tbl = ftbl_ufs_axi_clk_src,
  1120. .clkr.hw.init = &(struct clk_init_data){
  1121. .name = "ufs_axi_clk_src",
  1122. .parent_names = gcc_xo_gpll0,
  1123. .num_parents = 2,
  1124. .ops = &clk_rcg2_ops,
  1125. },
  1126. };
  1127. static const struct freq_tbl ftbl_ufs_ice_core_clk_src[] = {
  1128. F(19200000, P_XO, 1, 0, 0),
  1129. F(150000000, P_GPLL0, 4, 0, 0),
  1130. F(300000000, P_GPLL0, 2, 0, 0),
  1131. { }
  1132. };
  1133. static struct clk_rcg2 ufs_ice_core_clk_src = {
  1134. .cmd_rcgr = 0x76014,
  1135. .hid_width = 5,
  1136. .parent_map = gcc_xo_gpll0_map,
  1137. .freq_tbl = ftbl_ufs_ice_core_clk_src,
  1138. .clkr.hw.init = &(struct clk_init_data){
  1139. .name = "ufs_ice_core_clk_src",
  1140. .parent_names = gcc_xo_gpll0,
  1141. .num_parents = 2,
  1142. .ops = &clk_rcg2_ops,
  1143. },
  1144. };
  1145. static const struct freq_tbl ftbl_qspi_ser_clk_src[] = {
  1146. F(75000000, P_GPLL0, 8, 0, 0),
  1147. F(150000000, P_GPLL0, 4, 0, 0),
  1148. F(256000000, P_GPLL4, 1.5, 0, 0),
  1149. F(300000000, P_GPLL0, 2, 0, 0),
  1150. { }
  1151. };
  1152. static struct clk_rcg2 qspi_ser_clk_src = {
  1153. .cmd_rcgr = 0x8b00c,
  1154. .hid_width = 5,
  1155. .parent_map = gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div_map,
  1156. .freq_tbl = ftbl_qspi_ser_clk_src,
  1157. .clkr.hw.init = &(struct clk_init_data){
  1158. .name = "qspi_ser_clk_src",
  1159. .parent_names = gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div,
  1160. .num_parents = 6,
  1161. .ops = &clk_rcg2_ops,
  1162. },
  1163. };
  1164. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  1165. .halt_reg = 0x0f03c,
  1166. .clkr = {
  1167. .enable_reg = 0x0f03c,
  1168. .enable_mask = BIT(0),
  1169. .hw.init = &(struct clk_init_data){
  1170. .name = "gcc_sys_noc_usb3_axi_clk",
  1171. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  1172. .num_parents = 1,
  1173. .flags = CLK_SET_RATE_PARENT,
  1174. .ops = &clk_branch2_ops,
  1175. },
  1176. },
  1177. };
  1178. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  1179. .halt_reg = 0x75038,
  1180. .clkr = {
  1181. .enable_reg = 0x75038,
  1182. .enable_mask = BIT(0),
  1183. .hw.init = &(struct clk_init_data){
  1184. .name = "gcc_sys_noc_ufs_axi_clk",
  1185. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  1186. .num_parents = 1,
  1187. .flags = CLK_SET_RATE_PARENT,
  1188. .ops = &clk_branch2_ops,
  1189. },
  1190. },
  1191. };
  1192. static struct clk_branch gcc_periph_noc_usb20_ahb_clk = {
  1193. .halt_reg = 0x6010,
  1194. .clkr = {
  1195. .enable_reg = 0x6010,
  1196. .enable_mask = BIT(0),
  1197. .hw.init = &(struct clk_init_data){
  1198. .name = "gcc_periph_noc_usb20_ahb_clk",
  1199. .parent_names = (const char *[]){ "usb20_master_clk_src" },
  1200. .num_parents = 1,
  1201. .flags = CLK_SET_RATE_PARENT,
  1202. .ops = &clk_branch2_ops,
  1203. },
  1204. },
  1205. };
  1206. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1207. .halt_reg = 0x9008,
  1208. .clkr = {
  1209. .enable_reg = 0x9008,
  1210. .enable_mask = BIT(0),
  1211. .hw.init = &(struct clk_init_data){
  1212. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1213. .parent_names = (const char *[]){ "config_noc_clk_src" },
  1214. .num_parents = 1,
  1215. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1216. .ops = &clk_branch2_ops,
  1217. },
  1218. },
  1219. };
  1220. static struct clk_branch gcc_mmss_bimc_gfx_clk = {
  1221. .halt_reg = 0x9010,
  1222. .clkr = {
  1223. .enable_reg = 0x9010,
  1224. .enable_mask = BIT(0),
  1225. .hw.init = &(struct clk_init_data){
  1226. .name = "gcc_mmss_bimc_gfx_clk",
  1227. .flags = CLK_SET_RATE_PARENT,
  1228. .ops = &clk_branch2_ops,
  1229. },
  1230. },
  1231. };
  1232. static struct clk_branch gcc_usb30_master_clk = {
  1233. .halt_reg = 0x0f008,
  1234. .clkr = {
  1235. .enable_reg = 0x0f008,
  1236. .enable_mask = BIT(0),
  1237. .hw.init = &(struct clk_init_data){
  1238. .name = "gcc_usb30_master_clk",
  1239. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  1240. .num_parents = 1,
  1241. .flags = CLK_SET_RATE_PARENT,
  1242. .ops = &clk_branch2_ops,
  1243. },
  1244. },
  1245. };
  1246. static struct clk_branch gcc_usb30_sleep_clk = {
  1247. .halt_reg = 0x0f00c,
  1248. .clkr = {
  1249. .enable_reg = 0x0f00c,
  1250. .enable_mask = BIT(0),
  1251. .hw.init = &(struct clk_init_data){
  1252. .name = "gcc_usb30_sleep_clk",
  1253. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1254. .num_parents = 1,
  1255. .flags = CLK_SET_RATE_PARENT,
  1256. .ops = &clk_branch2_ops,
  1257. },
  1258. },
  1259. };
  1260. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  1261. .halt_reg = 0x0f010,
  1262. .clkr = {
  1263. .enable_reg = 0x0f010,
  1264. .enable_mask = BIT(0),
  1265. .hw.init = &(struct clk_init_data){
  1266. .name = "gcc_usb30_mock_utmi_clk",
  1267. .parent_names = (const char *[]){ "usb30_mock_utmi_clk_src" },
  1268. .num_parents = 1,
  1269. .flags = CLK_SET_RATE_PARENT,
  1270. .ops = &clk_branch2_ops,
  1271. },
  1272. },
  1273. };
  1274. static struct clk_branch gcc_usb3_phy_aux_clk = {
  1275. .halt_reg = 0x50000,
  1276. .clkr = {
  1277. .enable_reg = 0x50000,
  1278. .enable_mask = BIT(0),
  1279. .hw.init = &(struct clk_init_data){
  1280. .name = "gcc_usb3_phy_aux_clk",
  1281. .parent_names = (const char *[]){ "usb3_phy_aux_clk_src" },
  1282. .num_parents = 1,
  1283. .flags = CLK_SET_RATE_PARENT,
  1284. .ops = &clk_branch2_ops,
  1285. },
  1286. },
  1287. };
  1288. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  1289. .halt_reg = 0x50004,
  1290. .clkr = {
  1291. .enable_reg = 0x50004,
  1292. .enable_mask = BIT(0),
  1293. .hw.init = &(struct clk_init_data){
  1294. .name = "gcc_usb3_phy_pipe_clk",
  1295. .parent_names = (const char *[]){ "usb3_phy_pipe_clk_src" },
  1296. .num_parents = 1,
  1297. .flags = CLK_SET_RATE_PARENT,
  1298. .ops = &clk_branch2_ops,
  1299. },
  1300. },
  1301. };
  1302. static struct clk_branch gcc_usb20_master_clk = {
  1303. .halt_reg = 0x12004,
  1304. .clkr = {
  1305. .enable_reg = 0x12004,
  1306. .enable_mask = BIT(0),
  1307. .hw.init = &(struct clk_init_data){
  1308. .name = "gcc_usb20_master_clk",
  1309. .parent_names = (const char *[]){ "usb20_master_clk_src" },
  1310. .num_parents = 1,
  1311. .flags = CLK_SET_RATE_PARENT,
  1312. .ops = &clk_branch2_ops,
  1313. },
  1314. },
  1315. };
  1316. static struct clk_branch gcc_usb20_sleep_clk = {
  1317. .halt_reg = 0x12008,
  1318. .clkr = {
  1319. .enable_reg = 0x12008,
  1320. .enable_mask = BIT(0),
  1321. .hw.init = &(struct clk_init_data){
  1322. .name = "gcc_usb20_sleep_clk",
  1323. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1324. .num_parents = 1,
  1325. .flags = CLK_SET_RATE_PARENT,
  1326. .ops = &clk_branch2_ops,
  1327. },
  1328. },
  1329. };
  1330. static struct clk_branch gcc_usb20_mock_utmi_clk = {
  1331. .halt_reg = 0x1200c,
  1332. .clkr = {
  1333. .enable_reg = 0x1200c,
  1334. .enable_mask = BIT(0),
  1335. .hw.init = &(struct clk_init_data){
  1336. .name = "gcc_usb20_mock_utmi_clk",
  1337. .parent_names = (const char *[]){ "usb20_mock_utmi_clk_src" },
  1338. .num_parents = 1,
  1339. .flags = CLK_SET_RATE_PARENT,
  1340. .ops = &clk_branch2_ops,
  1341. },
  1342. },
  1343. };
  1344. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  1345. .halt_reg = 0x6a004,
  1346. .clkr = {
  1347. .enable_reg = 0x6a004,
  1348. .enable_mask = BIT(0),
  1349. .hw.init = &(struct clk_init_data){
  1350. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  1351. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1352. .num_parents = 1,
  1353. .flags = CLK_SET_RATE_PARENT,
  1354. .ops = &clk_branch2_ops,
  1355. },
  1356. },
  1357. };
  1358. static struct clk_branch gcc_sdcc1_apps_clk = {
  1359. .halt_reg = 0x13004,
  1360. .clkr = {
  1361. .enable_reg = 0x13004,
  1362. .enable_mask = BIT(0),
  1363. .hw.init = &(struct clk_init_data){
  1364. .name = "gcc_sdcc1_apps_clk",
  1365. .parent_names = (const char *[]){ "sdcc1_apps_clk_src" },
  1366. .num_parents = 1,
  1367. .flags = CLK_SET_RATE_PARENT,
  1368. .ops = &clk_branch2_ops,
  1369. },
  1370. },
  1371. };
  1372. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1373. .halt_reg = 0x13008,
  1374. .clkr = {
  1375. .enable_reg = 0x13008,
  1376. .enable_mask = BIT(0),
  1377. .hw.init = &(struct clk_init_data){
  1378. .name = "gcc_sdcc1_ahb_clk",
  1379. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1380. .num_parents = 1,
  1381. .flags = CLK_SET_RATE_PARENT,
  1382. .ops = &clk_branch2_ops,
  1383. },
  1384. },
  1385. };
  1386. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  1387. .halt_reg = 0x13038,
  1388. .clkr = {
  1389. .enable_reg = 0x13038,
  1390. .enable_mask = BIT(0),
  1391. .hw.init = &(struct clk_init_data){
  1392. .name = "gcc_sdcc1_ice_core_clk",
  1393. .parent_names = (const char *[]){ "sdcc1_ice_core_clk_src" },
  1394. .num_parents = 1,
  1395. .flags = CLK_SET_RATE_PARENT,
  1396. .ops = &clk_branch2_ops,
  1397. },
  1398. },
  1399. };
  1400. static struct clk_branch gcc_sdcc2_apps_clk = {
  1401. .halt_reg = 0x14004,
  1402. .clkr = {
  1403. .enable_reg = 0x14004,
  1404. .enable_mask = BIT(0),
  1405. .hw.init = &(struct clk_init_data){
  1406. .name = "gcc_sdcc2_apps_clk",
  1407. .parent_names = (const char *[]){ "sdcc2_apps_clk_src" },
  1408. .num_parents = 1,
  1409. .flags = CLK_SET_RATE_PARENT,
  1410. .ops = &clk_branch2_ops,
  1411. },
  1412. },
  1413. };
  1414. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1415. .halt_reg = 0x14008,
  1416. .clkr = {
  1417. .enable_reg = 0x14008,
  1418. .enable_mask = BIT(0),
  1419. .hw.init = &(struct clk_init_data){
  1420. .name = "gcc_sdcc2_ahb_clk",
  1421. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1422. .num_parents = 1,
  1423. .flags = CLK_SET_RATE_PARENT,
  1424. .ops = &clk_branch2_ops,
  1425. },
  1426. },
  1427. };
  1428. static struct clk_branch gcc_sdcc3_apps_clk = {
  1429. .halt_reg = 0x15004,
  1430. .clkr = {
  1431. .enable_reg = 0x15004,
  1432. .enable_mask = BIT(0),
  1433. .hw.init = &(struct clk_init_data){
  1434. .name = "gcc_sdcc3_apps_clk",
  1435. .parent_names = (const char *[]){ "sdcc3_apps_clk_src" },
  1436. .num_parents = 1,
  1437. .flags = CLK_SET_RATE_PARENT,
  1438. .ops = &clk_branch2_ops,
  1439. },
  1440. },
  1441. };
  1442. static struct clk_branch gcc_sdcc3_ahb_clk = {
  1443. .halt_reg = 0x15008,
  1444. .clkr = {
  1445. .enable_reg = 0x15008,
  1446. .enable_mask = BIT(0),
  1447. .hw.init = &(struct clk_init_data){
  1448. .name = "gcc_sdcc3_ahb_clk",
  1449. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1450. .num_parents = 1,
  1451. .flags = CLK_SET_RATE_PARENT,
  1452. .ops = &clk_branch2_ops,
  1453. },
  1454. },
  1455. };
  1456. static struct clk_branch gcc_sdcc4_apps_clk = {
  1457. .halt_reg = 0x16004,
  1458. .clkr = {
  1459. .enable_reg = 0x16004,
  1460. .enable_mask = BIT(0),
  1461. .hw.init = &(struct clk_init_data){
  1462. .name = "gcc_sdcc4_apps_clk",
  1463. .parent_names = (const char *[]){ "sdcc4_apps_clk_src" },
  1464. .num_parents = 1,
  1465. .flags = CLK_SET_RATE_PARENT,
  1466. .ops = &clk_branch2_ops,
  1467. },
  1468. },
  1469. };
  1470. static struct clk_branch gcc_sdcc4_ahb_clk = {
  1471. .halt_reg = 0x16008,
  1472. .clkr = {
  1473. .enable_reg = 0x16008,
  1474. .enable_mask = BIT(0),
  1475. .hw.init = &(struct clk_init_data){
  1476. .name = "gcc_sdcc4_ahb_clk",
  1477. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1478. .num_parents = 1,
  1479. .flags = CLK_SET_RATE_PARENT,
  1480. .ops = &clk_branch2_ops,
  1481. },
  1482. },
  1483. };
  1484. static struct clk_branch gcc_blsp1_ahb_clk = {
  1485. .halt_reg = 0x17004,
  1486. .halt_check = BRANCH_HALT_VOTED,
  1487. .clkr = {
  1488. .enable_reg = 0x52004,
  1489. .enable_mask = BIT(17),
  1490. .hw.init = &(struct clk_init_data){
  1491. .name = "gcc_blsp1_ahb_clk",
  1492. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1493. .num_parents = 1,
  1494. .flags = CLK_SET_RATE_PARENT,
  1495. .ops = &clk_branch2_ops,
  1496. },
  1497. },
  1498. };
  1499. static struct clk_branch gcc_blsp1_sleep_clk = {
  1500. .halt_reg = 0x17008,
  1501. .halt_check = BRANCH_HALT_VOTED,
  1502. .clkr = {
  1503. .enable_reg = 0x52004,
  1504. .enable_mask = BIT(16),
  1505. .hw.init = &(struct clk_init_data){
  1506. .name = "gcc_blsp1_sleep_clk",
  1507. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1508. .num_parents = 1,
  1509. .flags = CLK_SET_RATE_PARENT,
  1510. .ops = &clk_branch2_ops,
  1511. },
  1512. },
  1513. };
  1514. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1515. .halt_reg = 0x19004,
  1516. .clkr = {
  1517. .enable_reg = 0x19004,
  1518. .enable_mask = BIT(0),
  1519. .hw.init = &(struct clk_init_data){
  1520. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1521. .parent_names = (const char *[]){ "blsp1_qup1_spi_apps_clk_src" },
  1522. .num_parents = 1,
  1523. .flags = CLK_SET_RATE_PARENT,
  1524. .ops = &clk_branch2_ops,
  1525. },
  1526. },
  1527. };
  1528. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1529. .halt_reg = 0x19008,
  1530. .clkr = {
  1531. .enable_reg = 0x19008,
  1532. .enable_mask = BIT(0),
  1533. .hw.init = &(struct clk_init_data){
  1534. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1535. .parent_names = (const char *[]){ "blsp1_qup1_i2c_apps_clk_src" },
  1536. .num_parents = 1,
  1537. .flags = CLK_SET_RATE_PARENT,
  1538. .ops = &clk_branch2_ops,
  1539. },
  1540. },
  1541. };
  1542. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1543. .halt_reg = 0x1a004,
  1544. .clkr = {
  1545. .enable_reg = 0x1a004,
  1546. .enable_mask = BIT(0),
  1547. .hw.init = &(struct clk_init_data){
  1548. .name = "gcc_blsp1_uart1_apps_clk",
  1549. .parent_names = (const char *[]){ "blsp1_uart1_apps_clk_src" },
  1550. .num_parents = 1,
  1551. .flags = CLK_SET_RATE_PARENT,
  1552. .ops = &clk_branch2_ops,
  1553. },
  1554. },
  1555. };
  1556. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1557. .halt_reg = 0x1b004,
  1558. .clkr = {
  1559. .enable_reg = 0x1b004,
  1560. .enable_mask = BIT(0),
  1561. .hw.init = &(struct clk_init_data){
  1562. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1563. .parent_names = (const char *[]){ "blsp1_qup2_spi_apps_clk_src" },
  1564. .num_parents = 1,
  1565. .flags = CLK_SET_RATE_PARENT,
  1566. .ops = &clk_branch2_ops,
  1567. },
  1568. },
  1569. };
  1570. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1571. .halt_reg = 0x1b008,
  1572. .clkr = {
  1573. .enable_reg = 0x1b008,
  1574. .enable_mask = BIT(0),
  1575. .hw.init = &(struct clk_init_data){
  1576. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1577. .parent_names = (const char *[]){ "blsp1_qup2_i2c_apps_clk_src" },
  1578. .num_parents = 1,
  1579. .flags = CLK_SET_RATE_PARENT,
  1580. .ops = &clk_branch2_ops,
  1581. },
  1582. },
  1583. };
  1584. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1585. .halt_reg = 0x1c004,
  1586. .clkr = {
  1587. .enable_reg = 0x1c004,
  1588. .enable_mask = BIT(0),
  1589. .hw.init = &(struct clk_init_data){
  1590. .name = "gcc_blsp1_uart2_apps_clk",
  1591. .parent_names = (const char *[]){ "blsp1_uart2_apps_clk_src" },
  1592. .num_parents = 1,
  1593. .flags = CLK_SET_RATE_PARENT,
  1594. .ops = &clk_branch2_ops,
  1595. },
  1596. },
  1597. };
  1598. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1599. .halt_reg = 0x1d004,
  1600. .clkr = {
  1601. .enable_reg = 0x1d004,
  1602. .enable_mask = BIT(0),
  1603. .hw.init = &(struct clk_init_data){
  1604. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1605. .parent_names = (const char *[]){ "blsp1_qup3_spi_apps_clk_src" },
  1606. .num_parents = 1,
  1607. .flags = CLK_SET_RATE_PARENT,
  1608. .ops = &clk_branch2_ops,
  1609. },
  1610. },
  1611. };
  1612. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1613. .halt_reg = 0x1d008,
  1614. .clkr = {
  1615. .enable_reg = 0x1d008,
  1616. .enable_mask = BIT(0),
  1617. .hw.init = &(struct clk_init_data){
  1618. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1619. .parent_names = (const char *[]){ "blsp1_qup3_i2c_apps_clk_src" },
  1620. .num_parents = 1,
  1621. .flags = CLK_SET_RATE_PARENT,
  1622. .ops = &clk_branch2_ops,
  1623. },
  1624. },
  1625. };
  1626. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1627. .halt_reg = 0x1e004,
  1628. .clkr = {
  1629. .enable_reg = 0x1e004,
  1630. .enable_mask = BIT(0),
  1631. .hw.init = &(struct clk_init_data){
  1632. .name = "gcc_blsp1_uart3_apps_clk",
  1633. .parent_names = (const char *[]){ "blsp1_uart3_apps_clk_src" },
  1634. .num_parents = 1,
  1635. .flags = CLK_SET_RATE_PARENT,
  1636. .ops = &clk_branch2_ops,
  1637. },
  1638. },
  1639. };
  1640. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1641. .halt_reg = 0x1f004,
  1642. .clkr = {
  1643. .enable_reg = 0x1f004,
  1644. .enable_mask = BIT(0),
  1645. .hw.init = &(struct clk_init_data){
  1646. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1647. .parent_names = (const char *[]){ "blsp1_qup4_spi_apps_clk_src" },
  1648. .num_parents = 1,
  1649. .flags = CLK_SET_RATE_PARENT,
  1650. .ops = &clk_branch2_ops,
  1651. },
  1652. },
  1653. };
  1654. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1655. .halt_reg = 0x1f008,
  1656. .clkr = {
  1657. .enable_reg = 0x1f008,
  1658. .enable_mask = BIT(0),
  1659. .hw.init = &(struct clk_init_data){
  1660. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1661. .parent_names = (const char *[]){ "blsp1_qup4_i2c_apps_clk_src" },
  1662. .num_parents = 1,
  1663. .flags = CLK_SET_RATE_PARENT,
  1664. .ops = &clk_branch2_ops,
  1665. },
  1666. },
  1667. };
  1668. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1669. .halt_reg = 0x20004,
  1670. .clkr = {
  1671. .enable_reg = 0x20004,
  1672. .enable_mask = BIT(0),
  1673. .hw.init = &(struct clk_init_data){
  1674. .name = "gcc_blsp1_uart4_apps_clk",
  1675. .parent_names = (const char *[]){ "blsp1_uart4_apps_clk_src" },
  1676. .num_parents = 1,
  1677. .flags = CLK_SET_RATE_PARENT,
  1678. .ops = &clk_branch2_ops,
  1679. },
  1680. },
  1681. };
  1682. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1683. .halt_reg = 0x21004,
  1684. .clkr = {
  1685. .enable_reg = 0x21004,
  1686. .enable_mask = BIT(0),
  1687. .hw.init = &(struct clk_init_data){
  1688. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1689. .parent_names = (const char *[]){ "blsp1_qup5_spi_apps_clk_src" },
  1690. .num_parents = 1,
  1691. .flags = CLK_SET_RATE_PARENT,
  1692. .ops = &clk_branch2_ops,
  1693. },
  1694. },
  1695. };
  1696. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1697. .halt_reg = 0x21008,
  1698. .clkr = {
  1699. .enable_reg = 0x21008,
  1700. .enable_mask = BIT(0),
  1701. .hw.init = &(struct clk_init_data){
  1702. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1703. .parent_names = (const char *[]){ "blsp1_qup5_i2c_apps_clk_src" },
  1704. .num_parents = 1,
  1705. .flags = CLK_SET_RATE_PARENT,
  1706. .ops = &clk_branch2_ops,
  1707. },
  1708. },
  1709. };
  1710. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1711. .halt_reg = 0x22004,
  1712. .clkr = {
  1713. .enable_reg = 0x22004,
  1714. .enable_mask = BIT(0),
  1715. .hw.init = &(struct clk_init_data){
  1716. .name = "gcc_blsp1_uart5_apps_clk",
  1717. .parent_names = (const char *[]){ "blsp1_uart5_apps_clk_src" },
  1718. .num_parents = 1,
  1719. .flags = CLK_SET_RATE_PARENT,
  1720. .ops = &clk_branch2_ops,
  1721. },
  1722. },
  1723. };
  1724. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1725. .halt_reg = 0x23004,
  1726. .clkr = {
  1727. .enable_reg = 0x23004,
  1728. .enable_mask = BIT(0),
  1729. .hw.init = &(struct clk_init_data){
  1730. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1731. .parent_names = (const char *[]){ "blsp1_qup6_spi_apps_clk_src" },
  1732. .num_parents = 1,
  1733. .flags = CLK_SET_RATE_PARENT,
  1734. .ops = &clk_branch2_ops,
  1735. },
  1736. },
  1737. };
  1738. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1739. .halt_reg = 0x23008,
  1740. .clkr = {
  1741. .enable_reg = 0x23008,
  1742. .enable_mask = BIT(0),
  1743. .hw.init = &(struct clk_init_data){
  1744. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1745. .parent_names = (const char *[]){ "blsp1_qup6_i2c_apps_clk_src" },
  1746. .num_parents = 1,
  1747. .flags = CLK_SET_RATE_PARENT,
  1748. .ops = &clk_branch2_ops,
  1749. },
  1750. },
  1751. };
  1752. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1753. .halt_reg = 0x24004,
  1754. .clkr = {
  1755. .enable_reg = 0x24004,
  1756. .enable_mask = BIT(0),
  1757. .hw.init = &(struct clk_init_data){
  1758. .name = "gcc_blsp1_uart6_apps_clk",
  1759. .parent_names = (const char *[]){ "blsp1_uart6_apps_clk_src" },
  1760. .num_parents = 1,
  1761. .flags = CLK_SET_RATE_PARENT,
  1762. .ops = &clk_branch2_ops,
  1763. },
  1764. },
  1765. };
  1766. static struct clk_branch gcc_blsp2_ahb_clk = {
  1767. .halt_reg = 0x25004,
  1768. .halt_check = BRANCH_HALT_VOTED,
  1769. .clkr = {
  1770. .enable_reg = 0x52004,
  1771. .enable_mask = BIT(15),
  1772. .hw.init = &(struct clk_init_data){
  1773. .name = "gcc_blsp2_ahb_clk",
  1774. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1775. .num_parents = 1,
  1776. .flags = CLK_SET_RATE_PARENT,
  1777. .ops = &clk_branch2_ops,
  1778. },
  1779. },
  1780. };
  1781. static struct clk_branch gcc_blsp2_sleep_clk = {
  1782. .halt_reg = 0x25008,
  1783. .halt_check = BRANCH_HALT_VOTED,
  1784. .clkr = {
  1785. .enable_reg = 0x52004,
  1786. .enable_mask = BIT(14),
  1787. .hw.init = &(struct clk_init_data){
  1788. .name = "gcc_blsp2_sleep_clk",
  1789. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1790. .num_parents = 1,
  1791. .flags = CLK_SET_RATE_PARENT,
  1792. .ops = &clk_branch2_ops,
  1793. },
  1794. },
  1795. };
  1796. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1797. .halt_reg = 0x26004,
  1798. .clkr = {
  1799. .enable_reg = 0x26004,
  1800. .enable_mask = BIT(0),
  1801. .hw.init = &(struct clk_init_data){
  1802. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1803. .parent_names = (const char *[]){ "blsp2_qup1_spi_apps_clk_src" },
  1804. .num_parents = 1,
  1805. .flags = CLK_SET_RATE_PARENT,
  1806. .ops = &clk_branch2_ops,
  1807. },
  1808. },
  1809. };
  1810. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1811. .halt_reg = 0x26008,
  1812. .clkr = {
  1813. .enable_reg = 0x26008,
  1814. .enable_mask = BIT(0),
  1815. .hw.init = &(struct clk_init_data){
  1816. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1817. .parent_names = (const char *[]){ "blsp2_qup1_i2c_apps_clk_src" },
  1818. .num_parents = 1,
  1819. .flags = CLK_SET_RATE_PARENT,
  1820. .ops = &clk_branch2_ops,
  1821. },
  1822. },
  1823. };
  1824. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1825. .halt_reg = 0x27004,
  1826. .clkr = {
  1827. .enable_reg = 0x27004,
  1828. .enable_mask = BIT(0),
  1829. .hw.init = &(struct clk_init_data){
  1830. .name = "gcc_blsp2_uart1_apps_clk",
  1831. .parent_names = (const char *[]){ "blsp2_uart1_apps_clk_src" },
  1832. .num_parents = 1,
  1833. .flags = CLK_SET_RATE_PARENT,
  1834. .ops = &clk_branch2_ops,
  1835. },
  1836. },
  1837. };
  1838. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1839. .halt_reg = 0x28004,
  1840. .clkr = {
  1841. .enable_reg = 0x28004,
  1842. .enable_mask = BIT(0),
  1843. .hw.init = &(struct clk_init_data){
  1844. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1845. .parent_names = (const char *[]){ "blsp2_qup2_spi_apps_clk_src" },
  1846. .num_parents = 1,
  1847. .flags = CLK_SET_RATE_PARENT,
  1848. .ops = &clk_branch2_ops,
  1849. },
  1850. },
  1851. };
  1852. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1853. .halt_reg = 0x28008,
  1854. .clkr = {
  1855. .enable_reg = 0x28008,
  1856. .enable_mask = BIT(0),
  1857. .hw.init = &(struct clk_init_data){
  1858. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1859. .parent_names = (const char *[]){ "blsp2_qup2_i2c_apps_clk_src" },
  1860. .num_parents = 1,
  1861. .flags = CLK_SET_RATE_PARENT,
  1862. .ops = &clk_branch2_ops,
  1863. },
  1864. },
  1865. };
  1866. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1867. .halt_reg = 0x29004,
  1868. .clkr = {
  1869. .enable_reg = 0x29004,
  1870. .enable_mask = BIT(0),
  1871. .hw.init = &(struct clk_init_data){
  1872. .name = "gcc_blsp2_uart2_apps_clk",
  1873. .parent_names = (const char *[]){ "blsp2_uart2_apps_clk_src" },
  1874. .num_parents = 1,
  1875. .flags = CLK_SET_RATE_PARENT,
  1876. .ops = &clk_branch2_ops,
  1877. },
  1878. },
  1879. };
  1880. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1881. .halt_reg = 0x2a004,
  1882. .clkr = {
  1883. .enable_reg = 0x2a004,
  1884. .enable_mask = BIT(0),
  1885. .hw.init = &(struct clk_init_data){
  1886. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1887. .parent_names = (const char *[]){ "blsp2_qup3_spi_apps_clk_src" },
  1888. .num_parents = 1,
  1889. .flags = CLK_SET_RATE_PARENT,
  1890. .ops = &clk_branch2_ops,
  1891. },
  1892. },
  1893. };
  1894. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1895. .halt_reg = 0x2a008,
  1896. .clkr = {
  1897. .enable_reg = 0x2a008,
  1898. .enable_mask = BIT(0),
  1899. .hw.init = &(struct clk_init_data){
  1900. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1901. .parent_names = (const char *[]){ "blsp2_qup3_i2c_apps_clk_src" },
  1902. .num_parents = 1,
  1903. .flags = CLK_SET_RATE_PARENT,
  1904. .ops = &clk_branch2_ops,
  1905. },
  1906. },
  1907. };
  1908. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1909. .halt_reg = 0x2b004,
  1910. .clkr = {
  1911. .enable_reg = 0x2b004,
  1912. .enable_mask = BIT(0),
  1913. .hw.init = &(struct clk_init_data){
  1914. .name = "gcc_blsp2_uart3_apps_clk",
  1915. .parent_names = (const char *[]){ "blsp2_uart3_apps_clk_src" },
  1916. .num_parents = 1,
  1917. .flags = CLK_SET_RATE_PARENT,
  1918. .ops = &clk_branch2_ops,
  1919. },
  1920. },
  1921. };
  1922. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1923. .halt_reg = 0x2c004,
  1924. .clkr = {
  1925. .enable_reg = 0x2c004,
  1926. .enable_mask = BIT(0),
  1927. .hw.init = &(struct clk_init_data){
  1928. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1929. .parent_names = (const char *[]){ "blsp2_qup4_spi_apps_clk_src" },
  1930. .num_parents = 1,
  1931. .flags = CLK_SET_RATE_PARENT,
  1932. .ops = &clk_branch2_ops,
  1933. },
  1934. },
  1935. };
  1936. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1937. .halt_reg = 0x2c008,
  1938. .clkr = {
  1939. .enable_reg = 0x2c008,
  1940. .enable_mask = BIT(0),
  1941. .hw.init = &(struct clk_init_data){
  1942. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1943. .parent_names = (const char *[]){ "blsp2_qup4_i2c_apps_clk_src" },
  1944. .num_parents = 1,
  1945. .flags = CLK_SET_RATE_PARENT,
  1946. .ops = &clk_branch2_ops,
  1947. },
  1948. },
  1949. };
  1950. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1951. .halt_reg = 0x2d004,
  1952. .clkr = {
  1953. .enable_reg = 0x2d004,
  1954. .enable_mask = BIT(0),
  1955. .hw.init = &(struct clk_init_data){
  1956. .name = "gcc_blsp2_uart4_apps_clk",
  1957. .parent_names = (const char *[]){ "blsp2_uart4_apps_clk_src" },
  1958. .num_parents = 1,
  1959. .flags = CLK_SET_RATE_PARENT,
  1960. .ops = &clk_branch2_ops,
  1961. },
  1962. },
  1963. };
  1964. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1965. .halt_reg = 0x2e004,
  1966. .clkr = {
  1967. .enable_reg = 0x2e004,
  1968. .enable_mask = BIT(0),
  1969. .hw.init = &(struct clk_init_data){
  1970. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1971. .parent_names = (const char *[]){ "blsp2_qup5_spi_apps_clk_src" },
  1972. .num_parents = 1,
  1973. .flags = CLK_SET_RATE_PARENT,
  1974. .ops = &clk_branch2_ops,
  1975. },
  1976. },
  1977. };
  1978. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1979. .halt_reg = 0x2e008,
  1980. .clkr = {
  1981. .enable_reg = 0x2e008,
  1982. .enable_mask = BIT(0),
  1983. .hw.init = &(struct clk_init_data){
  1984. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1985. .parent_names = (const char *[]){ "blsp2_qup5_i2c_apps_clk_src" },
  1986. .num_parents = 1,
  1987. .flags = CLK_SET_RATE_PARENT,
  1988. .ops = &clk_branch2_ops,
  1989. },
  1990. },
  1991. };
  1992. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1993. .halt_reg = 0x2f004,
  1994. .clkr = {
  1995. .enable_reg = 0x2f004,
  1996. .enable_mask = BIT(0),
  1997. .hw.init = &(struct clk_init_data){
  1998. .name = "gcc_blsp2_uart5_apps_clk",
  1999. .parent_names = (const char *[]){ "blsp2_uart5_apps_clk_src" },
  2000. .num_parents = 1,
  2001. .flags = CLK_SET_RATE_PARENT,
  2002. .ops = &clk_branch2_ops,
  2003. },
  2004. },
  2005. };
  2006. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  2007. .halt_reg = 0x30004,
  2008. .clkr = {
  2009. .enable_reg = 0x30004,
  2010. .enable_mask = BIT(0),
  2011. .hw.init = &(struct clk_init_data){
  2012. .name = "gcc_blsp2_qup6_spi_apps_clk",
  2013. .parent_names = (const char *[]){ "blsp2_qup6_spi_apps_clk_src" },
  2014. .num_parents = 1,
  2015. .flags = CLK_SET_RATE_PARENT,
  2016. .ops = &clk_branch2_ops,
  2017. },
  2018. },
  2019. };
  2020. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  2021. .halt_reg = 0x30008,
  2022. .clkr = {
  2023. .enable_reg = 0x30008,
  2024. .enable_mask = BIT(0),
  2025. .hw.init = &(struct clk_init_data){
  2026. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  2027. .parent_names = (const char *[]){ "blsp2_qup6_i2c_apps_clk_src" },
  2028. .num_parents = 1,
  2029. .flags = CLK_SET_RATE_PARENT,
  2030. .ops = &clk_branch2_ops,
  2031. },
  2032. },
  2033. };
  2034. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  2035. .halt_reg = 0x31004,
  2036. .clkr = {
  2037. .enable_reg = 0x31004,
  2038. .enable_mask = BIT(0),
  2039. .hw.init = &(struct clk_init_data){
  2040. .name = "gcc_blsp2_uart6_apps_clk",
  2041. .parent_names = (const char *[]){ "blsp2_uart6_apps_clk_src" },
  2042. .num_parents = 1,
  2043. .flags = CLK_SET_RATE_PARENT,
  2044. .ops = &clk_branch2_ops,
  2045. },
  2046. },
  2047. };
  2048. static struct clk_branch gcc_pdm_ahb_clk = {
  2049. .halt_reg = 0x33004,
  2050. .clkr = {
  2051. .enable_reg = 0x33004,
  2052. .enable_mask = BIT(0),
  2053. .hw.init = &(struct clk_init_data){
  2054. .name = "gcc_pdm_ahb_clk",
  2055. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2056. .num_parents = 1,
  2057. .flags = CLK_SET_RATE_PARENT,
  2058. .ops = &clk_branch2_ops,
  2059. },
  2060. },
  2061. };
  2062. static struct clk_branch gcc_pdm2_clk = {
  2063. .halt_reg = 0x3300c,
  2064. .clkr = {
  2065. .enable_reg = 0x3300c,
  2066. .enable_mask = BIT(0),
  2067. .hw.init = &(struct clk_init_data){
  2068. .name = "gcc_pdm2_clk",
  2069. .parent_names = (const char *[]){ "pdm2_clk_src" },
  2070. .num_parents = 1,
  2071. .flags = CLK_SET_RATE_PARENT,
  2072. .ops = &clk_branch2_ops,
  2073. },
  2074. },
  2075. };
  2076. static struct clk_branch gcc_prng_ahb_clk = {
  2077. .halt_reg = 0x34004,
  2078. .halt_check = BRANCH_HALT_VOTED,
  2079. .clkr = {
  2080. .enable_reg = 0x52004,
  2081. .enable_mask = BIT(13),
  2082. .hw.init = &(struct clk_init_data){
  2083. .name = "gcc_prng_ahb_clk",
  2084. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2085. .num_parents = 1,
  2086. .flags = CLK_SET_RATE_PARENT,
  2087. .ops = &clk_branch2_ops,
  2088. },
  2089. },
  2090. };
  2091. static struct clk_branch gcc_tsif_ahb_clk = {
  2092. .halt_reg = 0x36004,
  2093. .clkr = {
  2094. .enable_reg = 0x36004,
  2095. .enable_mask = BIT(0),
  2096. .hw.init = &(struct clk_init_data){
  2097. .name = "gcc_tsif_ahb_clk",
  2098. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2099. .num_parents = 1,
  2100. .flags = CLK_SET_RATE_PARENT,
  2101. .ops = &clk_branch2_ops,
  2102. },
  2103. },
  2104. };
  2105. static struct clk_branch gcc_tsif_ref_clk = {
  2106. .halt_reg = 0x36008,
  2107. .clkr = {
  2108. .enable_reg = 0x36008,
  2109. .enable_mask = BIT(0),
  2110. .hw.init = &(struct clk_init_data){
  2111. .name = "gcc_tsif_ref_clk",
  2112. .parent_names = (const char *[]){ "tsif_ref_clk_src" },
  2113. .num_parents = 1,
  2114. .flags = CLK_SET_RATE_PARENT,
  2115. .ops = &clk_branch2_ops,
  2116. },
  2117. },
  2118. };
  2119. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2120. .halt_reg = 0x3600c,
  2121. .clkr = {
  2122. .enable_reg = 0x3600c,
  2123. .enable_mask = BIT(0),
  2124. .hw.init = &(struct clk_init_data){
  2125. .name = "gcc_tsif_inactivity_timers_clk",
  2126. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  2127. .num_parents = 1,
  2128. .flags = CLK_SET_RATE_PARENT,
  2129. .ops = &clk_branch2_ops,
  2130. },
  2131. },
  2132. };
  2133. static struct clk_branch gcc_boot_rom_ahb_clk = {
  2134. .halt_reg = 0x38004,
  2135. .halt_check = BRANCH_HALT_VOTED,
  2136. .clkr = {
  2137. .enable_reg = 0x52004,
  2138. .enable_mask = BIT(10),
  2139. .hw.init = &(struct clk_init_data){
  2140. .name = "gcc_boot_rom_ahb_clk",
  2141. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2142. .num_parents = 1,
  2143. .flags = CLK_SET_RATE_PARENT,
  2144. .ops = &clk_branch2_ops,
  2145. },
  2146. },
  2147. };
  2148. static struct clk_branch gcc_bimc_gfx_clk = {
  2149. .halt_reg = 0x46018,
  2150. .clkr = {
  2151. .enable_reg = 0x46018,
  2152. .enable_mask = BIT(0),
  2153. .hw.init = &(struct clk_init_data){
  2154. .name = "gcc_bimc_gfx_clk",
  2155. .flags = CLK_SET_RATE_PARENT,
  2156. .ops = &clk_branch2_ops,
  2157. },
  2158. },
  2159. };
  2160. static struct clk_branch gcc_hmss_rbcpr_clk = {
  2161. .halt_reg = 0x4800c,
  2162. .clkr = {
  2163. .enable_reg = 0x4800c,
  2164. .enable_mask = BIT(0),
  2165. .hw.init = &(struct clk_init_data){
  2166. .name = "gcc_hmss_rbcpr_clk",
  2167. .parent_names = (const char *[]){ "hmss_rbcpr_clk_src" },
  2168. .num_parents = 1,
  2169. .flags = CLK_SET_RATE_PARENT,
  2170. .ops = &clk_branch2_ops,
  2171. },
  2172. },
  2173. };
  2174. static struct clk_branch gcc_gp1_clk = {
  2175. .halt_reg = 0x64000,
  2176. .clkr = {
  2177. .enable_reg = 0x64000,
  2178. .enable_mask = BIT(0),
  2179. .hw.init = &(struct clk_init_data){
  2180. .name = "gcc_gp1_clk",
  2181. .parent_names = (const char *[]){ "gp1_clk_src" },
  2182. .num_parents = 1,
  2183. .flags = CLK_SET_RATE_PARENT,
  2184. .ops = &clk_branch2_ops,
  2185. },
  2186. },
  2187. };
  2188. static struct clk_branch gcc_gp2_clk = {
  2189. .halt_reg = 0x65000,
  2190. .clkr = {
  2191. .enable_reg = 0x65000,
  2192. .enable_mask = BIT(0),
  2193. .hw.init = &(struct clk_init_data){
  2194. .name = "gcc_gp2_clk",
  2195. .parent_names = (const char *[]){ "gp2_clk_src" },
  2196. .num_parents = 1,
  2197. .flags = CLK_SET_RATE_PARENT,
  2198. .ops = &clk_branch2_ops,
  2199. },
  2200. },
  2201. };
  2202. static struct clk_branch gcc_gp3_clk = {
  2203. .halt_reg = 0x66000,
  2204. .clkr = {
  2205. .enable_reg = 0x66000,
  2206. .enable_mask = BIT(0),
  2207. .hw.init = &(struct clk_init_data){
  2208. .name = "gcc_gp3_clk",
  2209. .parent_names = (const char *[]){ "gp3_clk_src" },
  2210. .num_parents = 1,
  2211. .flags = CLK_SET_RATE_PARENT,
  2212. .ops = &clk_branch2_ops,
  2213. },
  2214. },
  2215. };
  2216. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  2217. .halt_reg = 0x6b008,
  2218. .clkr = {
  2219. .enable_reg = 0x6b008,
  2220. .enable_mask = BIT(0),
  2221. .hw.init = &(struct clk_init_data){
  2222. .name = "gcc_pcie_0_slv_axi_clk",
  2223. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2224. .num_parents = 1,
  2225. .flags = CLK_SET_RATE_PARENT,
  2226. .ops = &clk_branch2_ops,
  2227. },
  2228. },
  2229. };
  2230. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  2231. .halt_reg = 0x6b00c,
  2232. .clkr = {
  2233. .enable_reg = 0x6b00c,
  2234. .enable_mask = BIT(0),
  2235. .hw.init = &(struct clk_init_data){
  2236. .name = "gcc_pcie_0_mstr_axi_clk",
  2237. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2238. .num_parents = 1,
  2239. .flags = CLK_SET_RATE_PARENT,
  2240. .ops = &clk_branch2_ops,
  2241. },
  2242. },
  2243. };
  2244. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  2245. .halt_reg = 0x6b010,
  2246. .clkr = {
  2247. .enable_reg = 0x6b010,
  2248. .enable_mask = BIT(0),
  2249. .hw.init = &(struct clk_init_data){
  2250. .name = "gcc_pcie_0_cfg_ahb_clk",
  2251. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2252. .num_parents = 1,
  2253. .flags = CLK_SET_RATE_PARENT,
  2254. .ops = &clk_branch2_ops,
  2255. },
  2256. },
  2257. };
  2258. static struct clk_branch gcc_pcie_0_aux_clk = {
  2259. .halt_reg = 0x6b014,
  2260. .clkr = {
  2261. .enable_reg = 0x6b014,
  2262. .enable_mask = BIT(0),
  2263. .hw.init = &(struct clk_init_data){
  2264. .name = "gcc_pcie_0_aux_clk",
  2265. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2266. .num_parents = 1,
  2267. .flags = CLK_SET_RATE_PARENT,
  2268. .ops = &clk_branch2_ops,
  2269. },
  2270. },
  2271. };
  2272. static struct clk_branch gcc_pcie_0_pipe_clk = {
  2273. .halt_reg = 0x6b018,
  2274. .clkr = {
  2275. .enable_reg = 0x6b018,
  2276. .enable_mask = BIT(0),
  2277. .hw.init = &(struct clk_init_data){
  2278. .name = "gcc_pcie_0_pipe_clk",
  2279. .parent_names = (const char *[]){ "pcie_0_pipe_clk_src" },
  2280. .num_parents = 1,
  2281. .flags = CLK_SET_RATE_PARENT,
  2282. .ops = &clk_branch2_ops,
  2283. },
  2284. },
  2285. };
  2286. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2287. .halt_reg = 0x6d008,
  2288. .clkr = {
  2289. .enable_reg = 0x6d008,
  2290. .enable_mask = BIT(0),
  2291. .hw.init = &(struct clk_init_data){
  2292. .name = "gcc_pcie_1_slv_axi_clk",
  2293. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2294. .num_parents = 1,
  2295. .flags = CLK_SET_RATE_PARENT,
  2296. .ops = &clk_branch2_ops,
  2297. },
  2298. },
  2299. };
  2300. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2301. .halt_reg = 0x6d00c,
  2302. .clkr = {
  2303. .enable_reg = 0x6d00c,
  2304. .enable_mask = BIT(0),
  2305. .hw.init = &(struct clk_init_data){
  2306. .name = "gcc_pcie_1_mstr_axi_clk",
  2307. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2308. .num_parents = 1,
  2309. .flags = CLK_SET_RATE_PARENT,
  2310. .ops = &clk_branch2_ops,
  2311. },
  2312. },
  2313. };
  2314. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  2315. .halt_reg = 0x6d010,
  2316. .clkr = {
  2317. .enable_reg = 0x6d010,
  2318. .enable_mask = BIT(0),
  2319. .hw.init = &(struct clk_init_data){
  2320. .name = "gcc_pcie_1_cfg_ahb_clk",
  2321. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2322. .num_parents = 1,
  2323. .flags = CLK_SET_RATE_PARENT,
  2324. .ops = &clk_branch2_ops,
  2325. },
  2326. },
  2327. };
  2328. static struct clk_branch gcc_pcie_1_aux_clk = {
  2329. .halt_reg = 0x6d014,
  2330. .clkr = {
  2331. .enable_reg = 0x6d014,
  2332. .enable_mask = BIT(0),
  2333. .hw.init = &(struct clk_init_data){
  2334. .name = "gcc_pcie_1_aux_clk",
  2335. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2336. .num_parents = 1,
  2337. .flags = CLK_SET_RATE_PARENT,
  2338. .ops = &clk_branch2_ops,
  2339. },
  2340. },
  2341. };
  2342. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2343. .halt_reg = 0x6d018,
  2344. .clkr = {
  2345. .enable_reg = 0x6d018,
  2346. .enable_mask = BIT(0),
  2347. .hw.init = &(struct clk_init_data){
  2348. .name = "gcc_pcie_1_pipe_clk",
  2349. .parent_names = (const char *[]){ "pcie_1_pipe_clk_src" },
  2350. .num_parents = 1,
  2351. .flags = CLK_SET_RATE_PARENT,
  2352. .ops = &clk_branch2_ops,
  2353. },
  2354. },
  2355. };
  2356. static struct clk_branch gcc_pcie_2_slv_axi_clk = {
  2357. .halt_reg = 0x6e008,
  2358. .clkr = {
  2359. .enable_reg = 0x6e008,
  2360. .enable_mask = BIT(0),
  2361. .hw.init = &(struct clk_init_data){
  2362. .name = "gcc_pcie_2_slv_axi_clk",
  2363. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2364. .num_parents = 1,
  2365. .flags = CLK_SET_RATE_PARENT,
  2366. .ops = &clk_branch2_ops,
  2367. },
  2368. },
  2369. };
  2370. static struct clk_branch gcc_pcie_2_mstr_axi_clk = {
  2371. .halt_reg = 0x6e00c,
  2372. .clkr = {
  2373. .enable_reg = 0x6e00c,
  2374. .enable_mask = BIT(0),
  2375. .hw.init = &(struct clk_init_data){
  2376. .name = "gcc_pcie_2_mstr_axi_clk",
  2377. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2378. .num_parents = 1,
  2379. .flags = CLK_SET_RATE_PARENT,
  2380. .ops = &clk_branch2_ops,
  2381. },
  2382. },
  2383. };
  2384. static struct clk_branch gcc_pcie_2_cfg_ahb_clk = {
  2385. .halt_reg = 0x6e010,
  2386. .clkr = {
  2387. .enable_reg = 0x6e010,
  2388. .enable_mask = BIT(0),
  2389. .hw.init = &(struct clk_init_data){
  2390. .name = "gcc_pcie_2_cfg_ahb_clk",
  2391. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2392. .num_parents = 1,
  2393. .flags = CLK_SET_RATE_PARENT,
  2394. .ops = &clk_branch2_ops,
  2395. },
  2396. },
  2397. };
  2398. static struct clk_branch gcc_pcie_2_aux_clk = {
  2399. .halt_reg = 0x6e014,
  2400. .clkr = {
  2401. .enable_reg = 0x6e014,
  2402. .enable_mask = BIT(0),
  2403. .hw.init = &(struct clk_init_data){
  2404. .name = "gcc_pcie_2_aux_clk",
  2405. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2406. .num_parents = 1,
  2407. .flags = CLK_SET_RATE_PARENT,
  2408. .ops = &clk_branch2_ops,
  2409. },
  2410. },
  2411. };
  2412. static struct clk_branch gcc_pcie_2_pipe_clk = {
  2413. .halt_reg = 0x6e018,
  2414. .clkr = {
  2415. .enable_reg = 0x6e018,
  2416. .enable_mask = BIT(0),
  2417. .hw.init = &(struct clk_init_data){
  2418. .name = "gcc_pcie_2_pipe_clk",
  2419. .parent_names = (const char *[]){ "pcie_2_pipe_clk_src" },
  2420. .num_parents = 1,
  2421. .flags = CLK_SET_RATE_PARENT,
  2422. .ops = &clk_branch2_ops,
  2423. },
  2424. },
  2425. };
  2426. static struct clk_branch gcc_pcie_phy_cfg_ahb_clk = {
  2427. .halt_reg = 0x6f004,
  2428. .clkr = {
  2429. .enable_reg = 0x6f004,
  2430. .enable_mask = BIT(0),
  2431. .hw.init = &(struct clk_init_data){
  2432. .name = "gcc_pcie_phy_cfg_ahb_clk",
  2433. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2434. .num_parents = 1,
  2435. .flags = CLK_SET_RATE_PARENT,
  2436. .ops = &clk_branch2_ops,
  2437. },
  2438. },
  2439. };
  2440. static struct clk_branch gcc_pcie_phy_aux_clk = {
  2441. .halt_reg = 0x6f008,
  2442. .clkr = {
  2443. .enable_reg = 0x6f008,
  2444. .enable_mask = BIT(0),
  2445. .hw.init = &(struct clk_init_data){
  2446. .name = "gcc_pcie_phy_aux_clk",
  2447. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2448. .num_parents = 1,
  2449. .flags = CLK_SET_RATE_PARENT,
  2450. .ops = &clk_branch2_ops,
  2451. },
  2452. },
  2453. };
  2454. static struct clk_branch gcc_ufs_axi_clk = {
  2455. .halt_reg = 0x75008,
  2456. .clkr = {
  2457. .enable_reg = 0x75008,
  2458. .enable_mask = BIT(0),
  2459. .hw.init = &(struct clk_init_data){
  2460. .name = "gcc_ufs_axi_clk",
  2461. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2462. .num_parents = 1,
  2463. .flags = CLK_SET_RATE_PARENT,
  2464. .ops = &clk_branch2_ops,
  2465. },
  2466. },
  2467. };
  2468. static struct clk_branch gcc_ufs_ahb_clk = {
  2469. .halt_reg = 0x7500c,
  2470. .clkr = {
  2471. .enable_reg = 0x7500c,
  2472. .enable_mask = BIT(0),
  2473. .hw.init = &(struct clk_init_data){
  2474. .name = "gcc_ufs_ahb_clk",
  2475. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2476. .num_parents = 1,
  2477. .flags = CLK_SET_RATE_PARENT,
  2478. .ops = &clk_branch2_ops,
  2479. },
  2480. },
  2481. };
  2482. static struct clk_fixed_factor ufs_tx_cfg_clk_src = {
  2483. .mult = 1,
  2484. .div = 16,
  2485. .hw.init = &(struct clk_init_data){
  2486. .name = "ufs_tx_cfg_clk_src",
  2487. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2488. .num_parents = 1,
  2489. .flags = CLK_SET_RATE_PARENT,
  2490. .ops = &clk_fixed_factor_ops,
  2491. },
  2492. };
  2493. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  2494. .halt_reg = 0x75010,
  2495. .clkr = {
  2496. .enable_reg = 0x75010,
  2497. .enable_mask = BIT(0),
  2498. .hw.init = &(struct clk_init_data){
  2499. .name = "gcc_ufs_tx_cfg_clk",
  2500. .parent_names = (const char *[]){ "ufs_tx_cfg_clk_src" },
  2501. .num_parents = 1,
  2502. .flags = CLK_SET_RATE_PARENT,
  2503. .ops = &clk_branch2_ops,
  2504. },
  2505. },
  2506. };
  2507. static struct clk_fixed_factor ufs_rx_cfg_clk_src = {
  2508. .mult = 1,
  2509. .div = 16,
  2510. .hw.init = &(struct clk_init_data){
  2511. .name = "ufs_rx_cfg_clk_src",
  2512. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2513. .num_parents = 1,
  2514. .flags = CLK_SET_RATE_PARENT,
  2515. .ops = &clk_fixed_factor_ops,
  2516. },
  2517. };
  2518. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  2519. .halt_reg = 0x75014,
  2520. .clkr = {
  2521. .enable_reg = 0x75014,
  2522. .enable_mask = BIT(0),
  2523. .hw.init = &(struct clk_init_data){
  2524. .name = "gcc_ufs_rx_cfg_clk",
  2525. .parent_names = (const char *[]){ "ufs_rx_cfg_clk_src" },
  2526. .num_parents = 1,
  2527. .flags = CLK_SET_RATE_PARENT,
  2528. .ops = &clk_branch2_ops,
  2529. },
  2530. },
  2531. };
  2532. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2533. .halt_reg = 0x75018,
  2534. .clkr = {
  2535. .enable_reg = 0x75018,
  2536. .enable_mask = BIT(0),
  2537. .hw.init = &(struct clk_init_data){
  2538. .name = "gcc_ufs_tx_symbol_0_clk",
  2539. .parent_names = (const char *[]){ "ufs_tx_symbol_0_clk_src" },
  2540. .num_parents = 1,
  2541. .flags = CLK_SET_RATE_PARENT,
  2542. .ops = &clk_branch2_ops,
  2543. },
  2544. },
  2545. };
  2546. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2547. .halt_reg = 0x7501c,
  2548. .clkr = {
  2549. .enable_reg = 0x7501c,
  2550. .enable_mask = BIT(0),
  2551. .hw.init = &(struct clk_init_data){
  2552. .name = "gcc_ufs_rx_symbol_0_clk",
  2553. .parent_names = (const char *[]){ "ufs_rx_symbol_0_clk_src" },
  2554. .num_parents = 1,
  2555. .flags = CLK_SET_RATE_PARENT,
  2556. .ops = &clk_branch2_ops,
  2557. },
  2558. },
  2559. };
  2560. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2561. .halt_reg = 0x75020,
  2562. .clkr = {
  2563. .enable_reg = 0x75020,
  2564. .enable_mask = BIT(0),
  2565. .hw.init = &(struct clk_init_data){
  2566. .name = "gcc_ufs_rx_symbol_1_clk",
  2567. .parent_names = (const char *[]){ "ufs_rx_symbol_1_clk_src" },
  2568. .num_parents = 1,
  2569. .flags = CLK_SET_RATE_PARENT,
  2570. .ops = &clk_branch2_ops,
  2571. },
  2572. },
  2573. };
  2574. static struct clk_fixed_factor ufs_ice_core_postdiv_clk_src = {
  2575. .mult = 1,
  2576. .div = 2,
  2577. .hw.init = &(struct clk_init_data){
  2578. .name = "ufs_ice_core_postdiv_clk_src",
  2579. .parent_names = (const char *[]){ "ufs_ice_core_clk_src" },
  2580. .num_parents = 1,
  2581. .flags = CLK_SET_RATE_PARENT,
  2582. .ops = &clk_fixed_factor_ops,
  2583. },
  2584. };
  2585. static struct clk_branch gcc_ufs_unipro_core_clk = {
  2586. .halt_reg = 0x7600c,
  2587. .clkr = {
  2588. .enable_reg = 0x7600c,
  2589. .enable_mask = BIT(0),
  2590. .hw.init = &(struct clk_init_data){
  2591. .name = "gcc_ufs_unipro_core_clk",
  2592. .parent_names = (const char *[]){ "ufs_ice_core_postdiv_clk_src" },
  2593. .num_parents = 1,
  2594. .flags = CLK_SET_RATE_PARENT,
  2595. .ops = &clk_branch2_ops,
  2596. },
  2597. },
  2598. };
  2599. static struct clk_branch gcc_ufs_ice_core_clk = {
  2600. .halt_reg = 0x76010,
  2601. .clkr = {
  2602. .enable_reg = 0x76010,
  2603. .enable_mask = BIT(0),
  2604. .hw.init = &(struct clk_init_data){
  2605. .name = "gcc_ufs_ice_core_clk",
  2606. .parent_names = (const char *[]){ "ufs_ice_core_clk_src" },
  2607. .num_parents = 1,
  2608. .flags = CLK_SET_RATE_PARENT,
  2609. .ops = &clk_branch2_ops,
  2610. },
  2611. },
  2612. };
  2613. static struct clk_branch gcc_ufs_sys_clk_core_clk = {
  2614. .halt_check = BRANCH_HALT_DELAY,
  2615. .clkr = {
  2616. .enable_reg = 0x76030,
  2617. .enable_mask = BIT(0),
  2618. .hw.init = &(struct clk_init_data){
  2619. .name = "gcc_ufs_sys_clk_core_clk",
  2620. .ops = &clk_branch2_ops,
  2621. },
  2622. },
  2623. };
  2624. static struct clk_branch gcc_ufs_tx_symbol_clk_core_clk = {
  2625. .halt_check = BRANCH_HALT_DELAY,
  2626. .clkr = {
  2627. .enable_reg = 0x76034,
  2628. .enable_mask = BIT(0),
  2629. .hw.init = &(struct clk_init_data){
  2630. .name = "gcc_ufs_tx_symbol_clk_core_clk",
  2631. .ops = &clk_branch2_ops,
  2632. },
  2633. },
  2634. };
  2635. static struct clk_branch gcc_aggre0_snoc_axi_clk = {
  2636. .halt_reg = 0x81008,
  2637. .clkr = {
  2638. .enable_reg = 0x81008,
  2639. .enable_mask = BIT(0),
  2640. .hw.init = &(struct clk_init_data){
  2641. .name = "gcc_aggre0_snoc_axi_clk",
  2642. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2643. .num_parents = 1,
  2644. .flags = CLK_SET_RATE_PARENT,
  2645. .ops = &clk_branch2_ops,
  2646. },
  2647. },
  2648. };
  2649. static struct clk_branch gcc_aggre0_cnoc_ahb_clk = {
  2650. .halt_reg = 0x8100c,
  2651. .clkr = {
  2652. .enable_reg = 0x8100c,
  2653. .enable_mask = BIT(0),
  2654. .hw.init = &(struct clk_init_data){
  2655. .name = "gcc_aggre0_cnoc_ahb_clk",
  2656. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2657. .num_parents = 1,
  2658. .flags = CLK_SET_RATE_PARENT,
  2659. .ops = &clk_branch2_ops,
  2660. },
  2661. },
  2662. };
  2663. static struct clk_branch gcc_smmu_aggre0_axi_clk = {
  2664. .halt_reg = 0x81014,
  2665. .clkr = {
  2666. .enable_reg = 0x81014,
  2667. .enable_mask = BIT(0),
  2668. .hw.init = &(struct clk_init_data){
  2669. .name = "gcc_smmu_aggre0_axi_clk",
  2670. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2671. .num_parents = 1,
  2672. .flags = CLK_SET_RATE_PARENT,
  2673. .ops = &clk_branch2_ops,
  2674. },
  2675. },
  2676. };
  2677. static struct clk_branch gcc_smmu_aggre0_ahb_clk = {
  2678. .halt_reg = 0x81018,
  2679. .clkr = {
  2680. .enable_reg = 0x81018,
  2681. .enable_mask = BIT(0),
  2682. .hw.init = &(struct clk_init_data){
  2683. .name = "gcc_smmu_aggre0_ahb_clk",
  2684. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2685. .num_parents = 1,
  2686. .flags = CLK_SET_RATE_PARENT,
  2687. .ops = &clk_branch2_ops,
  2688. },
  2689. },
  2690. };
  2691. static struct clk_branch gcc_aggre2_ufs_axi_clk = {
  2692. .halt_reg = 0x83014,
  2693. .clkr = {
  2694. .enable_reg = 0x83014,
  2695. .enable_mask = BIT(0),
  2696. .hw.init = &(struct clk_init_data){
  2697. .name = "gcc_aggre2_ufs_axi_clk",
  2698. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2699. .num_parents = 1,
  2700. .flags = CLK_SET_RATE_PARENT,
  2701. .ops = &clk_branch2_ops,
  2702. },
  2703. },
  2704. };
  2705. static struct clk_branch gcc_aggre2_usb3_axi_clk = {
  2706. .halt_reg = 0x83018,
  2707. .clkr = {
  2708. .enable_reg = 0x83018,
  2709. .enable_mask = BIT(0),
  2710. .hw.init = &(struct clk_init_data){
  2711. .name = "gcc_aggre2_usb3_axi_clk",
  2712. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  2713. .num_parents = 1,
  2714. .flags = CLK_SET_RATE_PARENT,
  2715. .ops = &clk_branch2_ops,
  2716. },
  2717. },
  2718. };
  2719. static struct clk_branch gcc_qspi_ahb_clk = {
  2720. .halt_reg = 0x8b004,
  2721. .clkr = {
  2722. .enable_reg = 0x8b004,
  2723. .enable_mask = BIT(0),
  2724. .hw.init = &(struct clk_init_data){
  2725. .name = "gcc_qspi_ahb_clk",
  2726. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2727. .num_parents = 1,
  2728. .flags = CLK_SET_RATE_PARENT,
  2729. .ops = &clk_branch2_ops,
  2730. },
  2731. },
  2732. };
  2733. static struct clk_branch gcc_qspi_ser_clk = {
  2734. .halt_reg = 0x8b008,
  2735. .clkr = {
  2736. .enable_reg = 0x8b008,
  2737. .enable_mask = BIT(0),
  2738. .hw.init = &(struct clk_init_data){
  2739. .name = "gcc_qspi_ser_clk",
  2740. .parent_names = (const char *[]){ "qspi_ser_clk_src" },
  2741. .num_parents = 1,
  2742. .flags = CLK_SET_RATE_PARENT,
  2743. .ops = &clk_branch2_ops,
  2744. },
  2745. },
  2746. };
  2747. static struct clk_branch gcc_usb3_clkref_clk = {
  2748. .halt_reg = 0x8800C,
  2749. .clkr = {
  2750. .enable_reg = 0x8800C,
  2751. .enable_mask = BIT(0),
  2752. .hw.init = &(struct clk_init_data){
  2753. .name = "gcc_usb3_clkref_clk",
  2754. .parent_names = (const char *[]){ "xo" },
  2755. .num_parents = 1,
  2756. .ops = &clk_branch2_ops,
  2757. },
  2758. },
  2759. };
  2760. static struct clk_branch gcc_hdmi_clkref_clk = {
  2761. .halt_reg = 0x88000,
  2762. .clkr = {
  2763. .enable_reg = 0x88000,
  2764. .enable_mask = BIT(0),
  2765. .hw.init = &(struct clk_init_data){
  2766. .name = "gcc_hdmi_clkref_clk",
  2767. .parent_names = (const char *[]){ "xo" },
  2768. .num_parents = 1,
  2769. .ops = &clk_branch2_ops,
  2770. },
  2771. },
  2772. };
  2773. static struct clk_branch gcc_ufs_clkref_clk = {
  2774. .halt_reg = 0x88008,
  2775. .clkr = {
  2776. .enable_reg = 0x88008,
  2777. .enable_mask = BIT(0),
  2778. .hw.init = &(struct clk_init_data){
  2779. .name = "gcc_ufs_clkref_clk",
  2780. .parent_names = (const char *[]){ "xo" },
  2781. .num_parents = 1,
  2782. .ops = &clk_branch2_ops,
  2783. },
  2784. },
  2785. };
  2786. static struct clk_branch gcc_pcie_clkref_clk = {
  2787. .halt_reg = 0x88010,
  2788. .clkr = {
  2789. .enable_reg = 0x88010,
  2790. .enable_mask = BIT(0),
  2791. .hw.init = &(struct clk_init_data){
  2792. .name = "gcc_pcie_clkref_clk",
  2793. .parent_names = (const char *[]){ "xo" },
  2794. .num_parents = 1,
  2795. .ops = &clk_branch2_ops,
  2796. },
  2797. },
  2798. };
  2799. static struct clk_branch gcc_rx2_usb2_clkref_clk = {
  2800. .halt_reg = 0x88014,
  2801. .clkr = {
  2802. .enable_reg = 0x88014,
  2803. .enable_mask = BIT(0),
  2804. .hw.init = &(struct clk_init_data){
  2805. .name = "gcc_rx2_usb2_clkref_clk",
  2806. .parent_names = (const char *[]){ "xo" },
  2807. .num_parents = 1,
  2808. .ops = &clk_branch2_ops,
  2809. },
  2810. },
  2811. };
  2812. static struct clk_branch gcc_rx1_usb2_clkref_clk = {
  2813. .halt_reg = 0x88018,
  2814. .clkr = {
  2815. .enable_reg = 0x88018,
  2816. .enable_mask = BIT(0),
  2817. .hw.init = &(struct clk_init_data){
  2818. .name = "gcc_rx1_usb2_clkref_clk",
  2819. .parent_names = (const char *[]){ "xo" },
  2820. .num_parents = 1,
  2821. .ops = &clk_branch2_ops,
  2822. },
  2823. },
  2824. };
  2825. static struct clk_hw *gcc_msm8996_hws[] = {
  2826. &xo.hw,
  2827. &gpll0_early_div.hw,
  2828. &ufs_tx_cfg_clk_src.hw,
  2829. &ufs_rx_cfg_clk_src.hw,
  2830. &ufs_ice_core_postdiv_clk_src.hw,
  2831. };
  2832. static struct gdsc aggre0_noc_gdsc = {
  2833. .gdscr = 0x81004,
  2834. .gds_hw_ctrl = 0x81028,
  2835. .pd = {
  2836. .name = "aggre0_noc",
  2837. },
  2838. .pwrsts = PWRSTS_OFF_ON,
  2839. .flags = VOTABLE,
  2840. };
  2841. static struct gdsc hlos1_vote_aggre0_noc_gdsc = {
  2842. .gdscr = 0x7d024,
  2843. .pd = {
  2844. .name = "hlos1_vote_aggre0_noc",
  2845. },
  2846. .pwrsts = PWRSTS_OFF_ON,
  2847. .flags = VOTABLE,
  2848. };
  2849. static struct gdsc hlos1_vote_lpass_adsp_gdsc = {
  2850. .gdscr = 0x7d034,
  2851. .pd = {
  2852. .name = "hlos1_vote_lpass_adsp",
  2853. },
  2854. .pwrsts = PWRSTS_OFF_ON,
  2855. .flags = VOTABLE,
  2856. };
  2857. static struct gdsc hlos1_vote_lpass_core_gdsc = {
  2858. .gdscr = 0x7d038,
  2859. .pd = {
  2860. .name = "hlos1_vote_lpass_core",
  2861. },
  2862. .pwrsts = PWRSTS_OFF_ON,
  2863. .flags = VOTABLE,
  2864. };
  2865. static struct gdsc usb30_gdsc = {
  2866. .gdscr = 0xf004,
  2867. .pd = {
  2868. .name = "usb30",
  2869. },
  2870. .pwrsts = PWRSTS_OFF_ON,
  2871. };
  2872. static struct gdsc pcie0_gdsc = {
  2873. .gdscr = 0x6b004,
  2874. .pd = {
  2875. .name = "pcie0",
  2876. },
  2877. .pwrsts = PWRSTS_OFF_ON,
  2878. };
  2879. static struct gdsc pcie1_gdsc = {
  2880. .gdscr = 0x6d004,
  2881. .pd = {
  2882. .name = "pcie1",
  2883. },
  2884. .pwrsts = PWRSTS_OFF_ON,
  2885. };
  2886. static struct gdsc pcie2_gdsc = {
  2887. .gdscr = 0x6e004,
  2888. .pd = {
  2889. .name = "pcie2",
  2890. },
  2891. .pwrsts = PWRSTS_OFF_ON,
  2892. };
  2893. static struct gdsc ufs_gdsc = {
  2894. .gdscr = 0x75004,
  2895. .pd = {
  2896. .name = "ufs",
  2897. },
  2898. .pwrsts = PWRSTS_OFF_ON,
  2899. };
  2900. static struct clk_regmap *gcc_msm8996_clocks[] = {
  2901. [GPLL0_EARLY] = &gpll0_early.clkr,
  2902. [GPLL0] = &gpll0.clkr,
  2903. [GPLL4_EARLY] = &gpll4_early.clkr,
  2904. [GPLL4] = &gpll4.clkr,
  2905. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  2906. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  2907. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  2908. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2909. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2910. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2911. [USB20_MASTER_CLK_SRC] = &usb20_master_clk_src.clkr,
  2912. [USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
  2913. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2914. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  2915. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2916. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2917. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2918. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2919. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2920. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2921. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2922. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2923. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2924. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2925. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2926. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2927. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2928. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2929. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2930. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2931. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2932. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2933. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2934. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2935. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2936. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2937. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2938. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2939. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2940. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2941. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2942. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2943. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2944. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2945. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2946. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2947. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2948. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2949. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2950. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2951. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2952. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2953. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2954. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2955. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2956. [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
  2957. [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
  2958. [HMSS_GPLL0_CLK_SRC] = &hmss_gpll0_clk_src.clkr,
  2959. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2960. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2961. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2962. [PCIE_AUX_CLK_SRC] = &pcie_aux_clk_src.clkr,
  2963. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  2964. [UFS_ICE_CORE_CLK_SRC] = &ufs_ice_core_clk_src.clkr,
  2965. [QSPI_SER_CLK_SRC] = &qspi_ser_clk_src.clkr,
  2966. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  2967. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  2968. [GCC_PERIPH_NOC_USB20_AHB_CLK] = &gcc_periph_noc_usb20_ahb_clk.clkr,
  2969. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  2970. [GCC_MMSS_BIMC_GFX_CLK] = &gcc_mmss_bimc_gfx_clk.clkr,
  2971. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2972. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2973. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2974. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2975. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  2976. [GCC_USB20_MASTER_CLK] = &gcc_usb20_master_clk.clkr,
  2977. [GCC_USB20_SLEEP_CLK] = &gcc_usb20_sleep_clk.clkr,
  2978. [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
  2979. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  2980. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2981. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2982. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  2983. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2984. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2985. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2986. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  2987. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2988. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2989. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2990. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  2991. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2992. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2993. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2994. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2995. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2996. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2997. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2998. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2999. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3000. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3001. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3002. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3003. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3004. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3005. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3006. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3007. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3008. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3009. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3010. [GCC_BLSP2_SLEEP_CLK] = &gcc_blsp2_sleep_clk.clkr,
  3011. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3012. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3013. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3014. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3015. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3016. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3017. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3018. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3019. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  3020. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3021. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3022. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  3023. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  3024. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  3025. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  3026. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  3027. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  3028. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  3029. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3030. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3031. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3032. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3033. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3034. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3035. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3036. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  3037. [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
  3038. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3039. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3040. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3041. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3042. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3043. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3044. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3045. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3046. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3047. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3048. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3049. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3050. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3051. [GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr,
  3052. [GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr,
  3053. [GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr,
  3054. [GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr,
  3055. [GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr,
  3056. [GCC_PCIE_PHY_CFG_AHB_CLK] = &gcc_pcie_phy_cfg_ahb_clk.clkr,
  3057. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  3058. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  3059. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  3060. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  3061. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  3062. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  3063. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  3064. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  3065. [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
  3066. [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
  3067. [GCC_UFS_SYS_CLK_CORE_CLK] = &gcc_ufs_sys_clk_core_clk.clkr,
  3068. [GCC_UFS_TX_SYMBOL_CLK_CORE_CLK] = &gcc_ufs_tx_symbol_clk_core_clk.clkr,
  3069. [GCC_AGGRE0_SNOC_AXI_CLK] = &gcc_aggre0_snoc_axi_clk.clkr,
  3070. [GCC_AGGRE0_CNOC_AHB_CLK] = &gcc_aggre0_cnoc_ahb_clk.clkr,
  3071. [GCC_SMMU_AGGRE0_AXI_CLK] = &gcc_smmu_aggre0_axi_clk.clkr,
  3072. [GCC_SMMU_AGGRE0_AHB_CLK] = &gcc_smmu_aggre0_ahb_clk.clkr,
  3073. [GCC_AGGRE2_UFS_AXI_CLK] = &gcc_aggre2_ufs_axi_clk.clkr,
  3074. [GCC_AGGRE2_USB3_AXI_CLK] = &gcc_aggre2_usb3_axi_clk.clkr,
  3075. [GCC_QSPI_AHB_CLK] = &gcc_qspi_ahb_clk.clkr,
  3076. [GCC_QSPI_SER_CLK] = &gcc_qspi_ser_clk.clkr,
  3077. [GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr,
  3078. [GCC_HDMI_CLKREF_CLK] = &gcc_hdmi_clkref_clk.clkr,
  3079. [GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
  3080. [GCC_PCIE_CLKREF_CLK] = &gcc_pcie_clkref_clk.clkr,
  3081. [GCC_RX2_USB2_CLKREF_CLK] = &gcc_rx2_usb2_clkref_clk.clkr,
  3082. [GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr,
  3083. };
  3084. static struct gdsc *gcc_msm8996_gdscs[] = {
  3085. [AGGRE0_NOC_GDSC] = &aggre0_noc_gdsc,
  3086. [HLOS1_VOTE_AGGRE0_NOC_GDSC] = &hlos1_vote_aggre0_noc_gdsc,
  3087. [HLOS1_VOTE_LPASS_ADSP_GDSC] = &hlos1_vote_lpass_adsp_gdsc,
  3088. [HLOS1_VOTE_LPASS_CORE_GDSC] = &hlos1_vote_lpass_core_gdsc,
  3089. [USB30_GDSC] = &usb30_gdsc,
  3090. [PCIE0_GDSC] = &pcie0_gdsc,
  3091. [PCIE1_GDSC] = &pcie1_gdsc,
  3092. [PCIE2_GDSC] = &pcie2_gdsc,
  3093. [UFS_GDSC] = &ufs_gdsc,
  3094. };
  3095. static const struct qcom_reset_map gcc_msm8996_resets[] = {
  3096. [GCC_SYSTEM_NOC_BCR] = { 0x4000 },
  3097. [GCC_CONFIG_NOC_BCR] = { 0x5000 },
  3098. [GCC_PERIPH_NOC_BCR] = { 0x6000 },
  3099. [GCC_IMEM_BCR] = { 0x8000 },
  3100. [GCC_MMSS_BCR] = { 0x9000 },
  3101. [GCC_PIMEM_BCR] = { 0x0a000 },
  3102. [GCC_QDSS_BCR] = { 0x0c000 },
  3103. [GCC_USB_30_BCR] = { 0x0f000 },
  3104. [GCC_USB_20_BCR] = { 0x12000 },
  3105. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12038 },
  3106. [GCC_QUSB2PHY_SEC_BCR] = { 0x1203c },
  3107. [GCC_USB3_PHY_BCR] = { 0x50020 },
  3108. [GCC_USB3PHY_PHY_BCR] = { 0x50024 },
  3109. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3110. [GCC_SDCC1_BCR] = { 0x13000 },
  3111. [GCC_SDCC2_BCR] = { 0x14000 },
  3112. [GCC_SDCC3_BCR] = { 0x15000 },
  3113. [GCC_SDCC4_BCR] = { 0x16000 },
  3114. [GCC_BLSP1_BCR] = { 0x17000 },
  3115. [GCC_BLSP1_QUP1_BCR] = { 0x19000 },
  3116. [GCC_BLSP1_UART1_BCR] = { 0x1a000 },
  3117. [GCC_BLSP1_QUP2_BCR] = { 0x1b000 },
  3118. [GCC_BLSP1_UART2_BCR] = { 0x1c000 },
  3119. [GCC_BLSP1_QUP3_BCR] = { 0x1d000 },
  3120. [GCC_BLSP1_UART3_BCR] = { 0x1e000 },
  3121. [GCC_BLSP1_QUP4_BCR] = { 0x1f000 },
  3122. [GCC_BLSP1_UART4_BCR] = { 0x20000 },
  3123. [GCC_BLSP1_QUP5_BCR] = { 0x21000 },
  3124. [GCC_BLSP1_UART5_BCR] = { 0x22000 },
  3125. [GCC_BLSP1_QUP6_BCR] = { 0x23000 },
  3126. [GCC_BLSP1_UART6_BCR] = { 0x24000 },
  3127. [GCC_BLSP2_BCR] = { 0x25000 },
  3128. [GCC_BLSP2_QUP1_BCR] = { 0x26000 },
  3129. [GCC_BLSP2_UART1_BCR] = { 0x27000 },
  3130. [GCC_BLSP2_QUP2_BCR] = { 0x28000 },
  3131. [GCC_BLSP2_UART2_BCR] = { 0x29000 },
  3132. [GCC_BLSP2_QUP3_BCR] = { 0x2a000 },
  3133. [GCC_BLSP2_UART3_BCR] = { 0x2b000 },
  3134. [GCC_BLSP2_QUP4_BCR] = { 0x2c000 },
  3135. [GCC_BLSP2_UART4_BCR] = { 0x2d000 },
  3136. [GCC_BLSP2_QUP5_BCR] = { 0x2e000 },
  3137. [GCC_BLSP2_UART5_BCR] = { 0x2f000 },
  3138. [GCC_BLSP2_QUP6_BCR] = { 0x30000 },
  3139. [GCC_BLSP2_UART6_BCR] = { 0x31000 },
  3140. [GCC_PDM_BCR] = { 0x33000 },
  3141. [GCC_PRNG_BCR] = { 0x34000 },
  3142. [GCC_TSIF_BCR] = { 0x36000 },
  3143. [GCC_TCSR_BCR] = { 0x37000 },
  3144. [GCC_BOOT_ROM_BCR] = { 0x38000 },
  3145. [GCC_MSG_RAM_BCR] = { 0x39000 },
  3146. [GCC_TLMM_BCR] = { 0x3a000 },
  3147. [GCC_MPM_BCR] = { 0x3b000 },
  3148. [GCC_SEC_CTRL_BCR] = { 0x3d000 },
  3149. [GCC_SPMI_BCR] = { 0x3f000 },
  3150. [GCC_SPDM_BCR] = { 0x40000 },
  3151. [GCC_CE1_BCR] = { 0x41000 },
  3152. [GCC_BIMC_BCR] = { 0x44000 },
  3153. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x49000 },
  3154. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x49008 },
  3155. [GCC_SNOC_BUS_TIMEOUT1_BCR] = { 0x49010 },
  3156. [GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x49018 },
  3157. [GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x49020 },
  3158. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x4a000 },
  3159. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x4a008 },
  3160. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x4a010 },
  3161. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x4a018 },
  3162. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x4a020 },
  3163. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x4b000 },
  3164. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x4b008 },
  3165. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x4b010 },
  3166. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x4b018 },
  3167. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x4b020 },
  3168. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x4b028 },
  3169. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x4b030 },
  3170. [GCC_CNOC_BUS_TIMEOUT7_BCR] = { 0x4b038 },
  3171. [GCC_CNOC_BUS_TIMEOUT8_BCR] = { 0x80000 },
  3172. [GCC_CNOC_BUS_TIMEOUT9_BCR] = { 0x80008 },
  3173. [GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x80010 },
  3174. [GCC_APB2JTAG_BCR] = { 0x4c000 },
  3175. [GCC_RBCPR_CX_BCR] = { 0x4e000 },
  3176. [GCC_RBCPR_MX_BCR] = { 0x4f000 },
  3177. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3178. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3179. [GCC_PCIE_1_BCR] = { 0x6d000 },
  3180. [GCC_PCIE_1_PHY_BCR] = { 0x6d038 },
  3181. [GCC_PCIE_2_BCR] = { 0x6e000 },
  3182. [GCC_PCIE_2_PHY_BCR] = { 0x6e038 },
  3183. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3184. [GCC_PCIE_PHY_COM_BCR] = { 0x6f014 },
  3185. [GCC_PCIE_PHY_COM_NOCSR_BCR] = { 0x6f00c },
  3186. [GCC_DCD_BCR] = { 0x70000 },
  3187. [GCC_OBT_ODT_BCR] = { 0x73000 },
  3188. [GCC_UFS_BCR] = { 0x75000 },
  3189. [GCC_SSC_BCR] = { 0x63000 },
  3190. [GCC_VS_BCR] = { 0x7a000 },
  3191. [GCC_AGGRE0_NOC_BCR] = { 0x81000 },
  3192. [GCC_AGGRE1_NOC_BCR] = { 0x82000 },
  3193. [GCC_AGGRE2_NOC_BCR] = { 0x83000 },
  3194. [GCC_DCC_BCR] = { 0x84000 },
  3195. [GCC_IPA_BCR] = { 0x89000 },
  3196. [GCC_QSPI_BCR] = { 0x8b000 },
  3197. [GCC_SKL_BCR] = { 0x8c000 },
  3198. [GCC_MSMPU_BCR] = { 0x8d000 },
  3199. [GCC_MSS_Q6_BCR] = { 0x8e000 },
  3200. [GCC_QREFS_VBG_CAL_BCR] = { 0x88020 },
  3201. };
  3202. static const struct regmap_config gcc_msm8996_regmap_config = {
  3203. .reg_bits = 32,
  3204. .reg_stride = 4,
  3205. .val_bits = 32,
  3206. .max_register = 0x8f010,
  3207. .fast_io = true,
  3208. };
  3209. static const struct qcom_cc_desc gcc_msm8996_desc = {
  3210. .config = &gcc_msm8996_regmap_config,
  3211. .clks = gcc_msm8996_clocks,
  3212. .num_clks = ARRAY_SIZE(gcc_msm8996_clocks),
  3213. .resets = gcc_msm8996_resets,
  3214. .num_resets = ARRAY_SIZE(gcc_msm8996_resets),
  3215. .gdscs = gcc_msm8996_gdscs,
  3216. .num_gdscs = ARRAY_SIZE(gcc_msm8996_gdscs),
  3217. };
  3218. static const struct of_device_id gcc_msm8996_match_table[] = {
  3219. { .compatible = "qcom,gcc-msm8996" },
  3220. { }
  3221. };
  3222. MODULE_DEVICE_TABLE(of, gcc_msm8996_match_table);
  3223. static int gcc_msm8996_probe(struct platform_device *pdev)
  3224. {
  3225. struct device *dev = &pdev->dev;
  3226. int i, ret;
  3227. struct regmap *regmap;
  3228. regmap = qcom_cc_map(pdev, &gcc_msm8996_desc);
  3229. if (IS_ERR(regmap))
  3230. return PTR_ERR(regmap);
  3231. /*
  3232. * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
  3233. * turned off by hardware during certain apps low power modes.
  3234. */
  3235. regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
  3236. for (i = 0; i < ARRAY_SIZE(gcc_msm8996_hws); i++) {
  3237. ret = devm_clk_hw_register(dev, gcc_msm8996_hws[i]);
  3238. if (ret)
  3239. return ret;
  3240. }
  3241. return qcom_cc_really_probe(pdev, &gcc_msm8996_desc, regmap);
  3242. }
  3243. static struct platform_driver gcc_msm8996_driver = {
  3244. .probe = gcc_msm8996_probe,
  3245. .driver = {
  3246. .name = "gcc-msm8996",
  3247. .of_match_table = gcc_msm8996_match_table,
  3248. },
  3249. };
  3250. static int __init gcc_msm8996_init(void)
  3251. {
  3252. return platform_driver_register(&gcc_msm8996_driver);
  3253. }
  3254. core_initcall(gcc_msm8996_init);
  3255. static void __exit gcc_msm8996_exit(void)
  3256. {
  3257. platform_driver_unregister(&gcc_msm8996_driver);
  3258. }
  3259. module_exit(gcc_msm8996_exit);
  3260. MODULE_DESCRIPTION("QCOM GCC MSM8996 Driver");
  3261. MODULE_LICENSE("GPL v2");
  3262. MODULE_ALIAS("platform:gcc-msm8996");