gcc-msm8994.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300
  1. /* Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/err.h>
  15. #include <linux/ctype.h>
  16. #include <linux/io.h>
  17. #include <linux/of.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/module.h>
  20. #include <linux/regmap.h>
  21. #include <dt-bindings/clock/qcom,gcc-msm8994.h>
  22. #include "common.h"
  23. #include "clk-regmap.h"
  24. #include "clk-alpha-pll.h"
  25. #include "clk-rcg.h"
  26. #include "clk-branch.h"
  27. #include "reset.h"
  28. enum {
  29. P_XO,
  30. P_GPLL0,
  31. P_GPLL4,
  32. };
  33. static const struct parent_map gcc_xo_gpll0_map[] = {
  34. { P_XO, 0 },
  35. { P_GPLL0, 1 },
  36. };
  37. static const char * const gcc_xo_gpll0[] = {
  38. "xo",
  39. "gpll0",
  40. };
  41. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  42. { P_XO, 0 },
  43. { P_GPLL0, 1 },
  44. { P_GPLL4, 5 },
  45. };
  46. static const char * const gcc_xo_gpll0_gpll4[] = {
  47. "xo",
  48. "gpll0",
  49. "gpll4",
  50. };
  51. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  52. static struct clk_fixed_factor xo = {
  53. .mult = 1,
  54. .div = 1,
  55. .hw.init = &(struct clk_init_data)
  56. {
  57. .name = "xo",
  58. .parent_names = (const char *[]) { "xo_board" },
  59. .num_parents = 1,
  60. .ops = &clk_fixed_factor_ops,
  61. },
  62. };
  63. static struct clk_alpha_pll gpll0_early = {
  64. .offset = 0x00000,
  65. .clkr = {
  66. .enable_reg = 0x1480,
  67. .enable_mask = BIT(0),
  68. .hw.init = &(struct clk_init_data)
  69. {
  70. .name = "gpll0_early",
  71. .parent_names = (const char *[]) { "xo" },
  72. .num_parents = 1,
  73. .ops = &clk_alpha_pll_ops,
  74. },
  75. },
  76. };
  77. static struct clk_alpha_pll_postdiv gpll0 = {
  78. .offset = 0x00000,
  79. .clkr.hw.init = &(struct clk_init_data)
  80. {
  81. .name = "gpll0",
  82. .parent_names = (const char *[]) { "gpll0_early" },
  83. .num_parents = 1,
  84. .ops = &clk_alpha_pll_postdiv_ops,
  85. },
  86. };
  87. static struct clk_alpha_pll gpll4_early = {
  88. .offset = 0x1dc0,
  89. .clkr = {
  90. .enable_reg = 0x1480,
  91. .enable_mask = BIT(4),
  92. .hw.init = &(struct clk_init_data)
  93. {
  94. .name = "gpll4_early",
  95. .parent_names = (const char *[]) { "xo" },
  96. .num_parents = 1,
  97. .ops = &clk_alpha_pll_ops,
  98. },
  99. },
  100. };
  101. static struct clk_alpha_pll_postdiv gpll4 = {
  102. .offset = 0x1dc0,
  103. .clkr.hw.init = &(struct clk_init_data)
  104. {
  105. .name = "gpll4",
  106. .parent_names = (const char *[]) { "gpll4_early" },
  107. .num_parents = 1,
  108. .ops = &clk_alpha_pll_postdiv_ops,
  109. },
  110. };
  111. static struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  112. F(50000000, P_GPLL0, 12, 0, 0),
  113. F(100000000, P_GPLL0, 6, 0, 0),
  114. F(150000000, P_GPLL0, 4, 0, 0),
  115. F(171430000, P_GPLL0, 3.5, 0, 0),
  116. F(200000000, P_GPLL0, 3, 0, 0),
  117. F(240000000, P_GPLL0, 2.5, 0, 0),
  118. { }
  119. };
  120. static struct clk_rcg2 ufs_axi_clk_src = {
  121. .cmd_rcgr = 0x1d68,
  122. .mnd_width = 8,
  123. .hid_width = 5,
  124. .parent_map = gcc_xo_gpll0_map,
  125. .freq_tbl = ftbl_ufs_axi_clk_src,
  126. .clkr.hw.init = &(struct clk_init_data)
  127. {
  128. .name = "ufs_axi_clk_src",
  129. .parent_names = gcc_xo_gpll0,
  130. .num_parents = 2,
  131. .ops = &clk_rcg2_ops,
  132. },
  133. };
  134. static struct freq_tbl ftbl_usb30_master_clk_src[] = {
  135. F(19200000, P_XO, 1, 0, 0),
  136. F(125000000, P_GPLL0, 1, 5, 24),
  137. { }
  138. };
  139. static struct clk_rcg2 usb30_master_clk_src = {
  140. .cmd_rcgr = 0x03d4,
  141. .mnd_width = 8,
  142. .hid_width = 5,
  143. .parent_map = gcc_xo_gpll0_map,
  144. .freq_tbl = ftbl_usb30_master_clk_src,
  145. .clkr.hw.init = &(struct clk_init_data)
  146. {
  147. .name = "usb30_master_clk_src",
  148. .parent_names = gcc_xo_gpll0,
  149. .num_parents = 2,
  150. .ops = &clk_rcg2_ops,
  151. },
  152. };
  153. static struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
  154. F(19200000, P_XO, 1, 0, 0),
  155. F(50000000, P_GPLL0, 12, 0, 0),
  156. { }
  157. };
  158. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  159. .cmd_rcgr = 0x0660,
  160. .hid_width = 5,
  161. .parent_map = gcc_xo_gpll0_map,
  162. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  163. .clkr.hw.init = &(struct clk_init_data)
  164. {
  165. .name = "blsp1_qup1_i2c_apps_clk_src",
  166. .parent_names = gcc_xo_gpll0,
  167. .num_parents = 2,
  168. .ops = &clk_rcg2_ops,
  169. },
  170. };
  171. static struct freq_tbl ftbl_blspqup_spi_apps_clk_src[] = {
  172. F(960000, P_XO, 10, 1, 2),
  173. F(4800000, P_XO, 4, 0, 0),
  174. F(9600000, P_XO, 2, 0, 0),
  175. F(15000000, P_GPLL0, 10, 1, 4),
  176. F(19200000, P_XO, 1, 0, 0),
  177. F(24000000, P_GPLL0, 12.5, 1, 2),
  178. F(25000000, P_GPLL0, 12, 1, 2),
  179. F(48000000, P_GPLL0, 12.5, 0, 0),
  180. F(50000000, P_GPLL0, 12, 0, 0),
  181. { }
  182. };
  183. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  184. .cmd_rcgr = 0x064c,
  185. .mnd_width = 8,
  186. .hid_width = 5,
  187. .parent_map = gcc_xo_gpll0_map,
  188. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  189. .clkr.hw.init = &(struct clk_init_data)
  190. {
  191. .name = "blsp1_qup1_spi_apps_clk_src",
  192. .parent_names = gcc_xo_gpll0,
  193. .num_parents = 2,
  194. .ops = &clk_rcg2_ops,
  195. },
  196. };
  197. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  198. .cmd_rcgr = 0x06e0,
  199. .hid_width = 5,
  200. .parent_map = gcc_xo_gpll0_map,
  201. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  202. .clkr.hw.init = &(struct clk_init_data)
  203. {
  204. .name = "blsp1_qup2_i2c_apps_clk_src",
  205. .parent_names = gcc_xo_gpll0,
  206. .num_parents = 2,
  207. .ops = &clk_rcg2_ops,
  208. },
  209. };
  210. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  211. .cmd_rcgr = 0x06cc,
  212. .mnd_width = 8,
  213. .hid_width = 5,
  214. .parent_map = gcc_xo_gpll0_map,
  215. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  216. .clkr.hw.init = &(struct clk_init_data)
  217. {
  218. .name = "blsp1_qup2_spi_apps_clk_src",
  219. .parent_names = gcc_xo_gpll0,
  220. .num_parents = 2,
  221. .ops = &clk_rcg2_ops,
  222. },
  223. };
  224. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  225. .cmd_rcgr = 0x0760,
  226. .hid_width = 5,
  227. .parent_map = gcc_xo_gpll0_map,
  228. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  229. .clkr.hw.init = &(struct clk_init_data)
  230. {
  231. .name = "blsp1_qup3_i2c_apps_clk_src",
  232. .parent_names = gcc_xo_gpll0,
  233. .num_parents = 2,
  234. .ops = &clk_rcg2_ops,
  235. },
  236. };
  237. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  238. .cmd_rcgr = 0x074c,
  239. .mnd_width = 8,
  240. .hid_width = 5,
  241. .parent_map = gcc_xo_gpll0_map,
  242. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  243. .clkr.hw.init = &(struct clk_init_data)
  244. {
  245. .name = "blsp1_qup3_spi_apps_clk_src",
  246. .parent_names = gcc_xo_gpll0,
  247. .num_parents = 2,
  248. .ops = &clk_rcg2_ops,
  249. },
  250. };
  251. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  252. .cmd_rcgr = 0x07e0,
  253. .hid_width = 5,
  254. .parent_map = gcc_xo_gpll0_map,
  255. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  256. .clkr.hw.init = &(struct clk_init_data)
  257. {
  258. .name = "blsp1_qup4_i2c_apps_clk_src",
  259. .parent_names = gcc_xo_gpll0,
  260. .num_parents = 2,
  261. .ops = &clk_rcg2_ops,
  262. },
  263. };
  264. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  265. .cmd_rcgr = 0x07cc,
  266. .mnd_width = 8,
  267. .hid_width = 5,
  268. .parent_map = gcc_xo_gpll0_map,
  269. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  270. .clkr.hw.init = &(struct clk_init_data)
  271. {
  272. .name = "blsp1_qup4_spi_apps_clk_src",
  273. .parent_names = gcc_xo_gpll0,
  274. .num_parents = 2,
  275. .ops = &clk_rcg2_ops,
  276. },
  277. };
  278. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  279. .cmd_rcgr = 0x0860,
  280. .hid_width = 5,
  281. .parent_map = gcc_xo_gpll0_map,
  282. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  283. .clkr.hw.init = &(struct clk_init_data)
  284. {
  285. .name = "blsp1_qup5_i2c_apps_clk_src",
  286. .parent_names = gcc_xo_gpll0,
  287. .num_parents = 2,
  288. .ops = &clk_rcg2_ops,
  289. },
  290. };
  291. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  292. .cmd_rcgr = 0x084c,
  293. .mnd_width = 8,
  294. .hid_width = 5,
  295. .parent_map = gcc_xo_gpll0_map,
  296. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  297. .clkr.hw.init = &(struct clk_init_data)
  298. {
  299. .name = "blsp1_qup5_spi_apps_clk_src",
  300. .parent_names = gcc_xo_gpll0,
  301. .num_parents = 2,
  302. .ops = &clk_rcg2_ops,
  303. },
  304. };
  305. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  306. .cmd_rcgr = 0x08e0,
  307. .hid_width = 5,
  308. .parent_map = gcc_xo_gpll0_map,
  309. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  310. .clkr.hw.init = &(struct clk_init_data)
  311. {
  312. .name = "blsp1_qup6_i2c_apps_clk_src",
  313. .parent_names = gcc_xo_gpll0,
  314. .num_parents = 2,
  315. .ops = &clk_rcg2_ops,
  316. },
  317. };
  318. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  319. .cmd_rcgr = 0x08cc,
  320. .mnd_width = 8,
  321. .hid_width = 5,
  322. .parent_map = gcc_xo_gpll0_map,
  323. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  324. .clkr.hw.init = &(struct clk_init_data)
  325. {
  326. .name = "blsp1_qup6_spi_apps_clk_src",
  327. .parent_names = gcc_xo_gpll0,
  328. .num_parents = 2,
  329. .ops = &clk_rcg2_ops,
  330. },
  331. };
  332. static struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
  333. F(3686400, P_GPLL0, 1, 96, 15625),
  334. F(7372800, P_GPLL0, 1, 192, 15625),
  335. F(14745600, P_GPLL0, 1, 384, 15625),
  336. F(16000000, P_GPLL0, 5, 2, 15),
  337. F(19200000, P_XO, 1, 0, 0),
  338. F(24000000, P_GPLL0, 5, 1, 5),
  339. F(32000000, P_GPLL0, 1, 4, 75),
  340. F(40000000, P_GPLL0, 15, 0, 0),
  341. F(46400000, P_GPLL0, 1, 29, 375),
  342. F(48000000, P_GPLL0, 12.5, 0, 0),
  343. F(51200000, P_GPLL0, 1, 32, 375),
  344. F(56000000, P_GPLL0, 1, 7, 75),
  345. F(58982400, P_GPLL0, 1, 1536, 15625),
  346. F(60000000, P_GPLL0, 10, 0, 0),
  347. F(63160000, P_GPLL0, 9.5, 0, 0),
  348. { }
  349. };
  350. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  351. .cmd_rcgr = 0x068c,
  352. .mnd_width = 16,
  353. .hid_width = 5,
  354. .parent_map = gcc_xo_gpll0_map,
  355. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  356. .clkr.hw.init = &(struct clk_init_data)
  357. {
  358. .name = "blsp1_uart1_apps_clk_src",
  359. .parent_names = gcc_xo_gpll0,
  360. .num_parents = 2,
  361. .ops = &clk_rcg2_ops,
  362. },
  363. };
  364. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  365. .cmd_rcgr = 0x070c,
  366. .mnd_width = 16,
  367. .hid_width = 5,
  368. .parent_map = gcc_xo_gpll0_map,
  369. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  370. .clkr.hw.init = &(struct clk_init_data)
  371. {
  372. .name = "blsp1_uart2_apps_clk_src",
  373. .parent_names = gcc_xo_gpll0,
  374. .num_parents = 2,
  375. .ops = &clk_rcg2_ops,
  376. },
  377. };
  378. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  379. .cmd_rcgr = 0x078c,
  380. .mnd_width = 16,
  381. .hid_width = 5,
  382. .parent_map = gcc_xo_gpll0_map,
  383. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  384. .clkr.hw.init = &(struct clk_init_data)
  385. {
  386. .name = "blsp1_uart3_apps_clk_src",
  387. .parent_names = gcc_xo_gpll0,
  388. .num_parents = 2,
  389. .ops = &clk_rcg2_ops,
  390. },
  391. };
  392. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  393. .cmd_rcgr = 0x080c,
  394. .mnd_width = 16,
  395. .hid_width = 5,
  396. .parent_map = gcc_xo_gpll0_map,
  397. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  398. .clkr.hw.init = &(struct clk_init_data)
  399. {
  400. .name = "blsp1_uart4_apps_clk_src",
  401. .parent_names = gcc_xo_gpll0,
  402. .num_parents = 2,
  403. .ops = &clk_rcg2_ops,
  404. },
  405. };
  406. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  407. .cmd_rcgr = 0x088c,
  408. .mnd_width = 16,
  409. .hid_width = 5,
  410. .parent_map = gcc_xo_gpll0_map,
  411. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  412. .clkr.hw.init = &(struct clk_init_data)
  413. {
  414. .name = "blsp1_uart5_apps_clk_src",
  415. .parent_names = gcc_xo_gpll0,
  416. .num_parents = 2,
  417. .ops = &clk_rcg2_ops,
  418. },
  419. };
  420. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  421. .cmd_rcgr = 0x090c,
  422. .mnd_width = 16,
  423. .hid_width = 5,
  424. .parent_map = gcc_xo_gpll0_map,
  425. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  426. .clkr.hw.init = &(struct clk_init_data)
  427. {
  428. .name = "blsp1_uart6_apps_clk_src",
  429. .parent_names = gcc_xo_gpll0,
  430. .num_parents = 2,
  431. .ops = &clk_rcg2_ops,
  432. },
  433. };
  434. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  435. .cmd_rcgr = 0x09a0,
  436. .hid_width = 5,
  437. .parent_map = gcc_xo_gpll0_map,
  438. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  439. .clkr.hw.init = &(struct clk_init_data)
  440. {
  441. .name = "blsp2_qup1_i2c_apps_clk_src",
  442. .parent_names = gcc_xo_gpll0,
  443. .num_parents = 2,
  444. .ops = &clk_rcg2_ops,
  445. },
  446. };
  447. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  448. .cmd_rcgr = 0x098c,
  449. .mnd_width = 8,
  450. .hid_width = 5,
  451. .parent_map = gcc_xo_gpll0_map,
  452. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  453. .clkr.hw.init = &(struct clk_init_data)
  454. {
  455. .name = "blsp2_qup1_spi_apps_clk_src",
  456. .parent_names = gcc_xo_gpll0,
  457. .num_parents = 2,
  458. .ops = &clk_rcg2_ops,
  459. },
  460. };
  461. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  462. .cmd_rcgr = 0x0a20,
  463. .hid_width = 5,
  464. .parent_map = gcc_xo_gpll0_map,
  465. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  466. .clkr.hw.init = &(struct clk_init_data)
  467. {
  468. .name = "blsp2_qup2_i2c_apps_clk_src",
  469. .parent_names = gcc_xo_gpll0,
  470. .num_parents = 2,
  471. .ops = &clk_rcg2_ops,
  472. },
  473. };
  474. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  475. .cmd_rcgr = 0x0a0c,
  476. .mnd_width = 8,
  477. .hid_width = 5,
  478. .parent_map = gcc_xo_gpll0_map,
  479. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  480. .clkr.hw.init = &(struct clk_init_data)
  481. {
  482. .name = "blsp2_qup2_spi_apps_clk_src",
  483. .parent_names = gcc_xo_gpll0,
  484. .num_parents = 2,
  485. .ops = &clk_rcg2_ops,
  486. },
  487. };
  488. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  489. .cmd_rcgr = 0x0aa0,
  490. .hid_width = 5,
  491. .parent_map = gcc_xo_gpll0_map,
  492. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  493. .clkr.hw.init = &(struct clk_init_data)
  494. {
  495. .name = "blsp2_qup3_i2c_apps_clk_src",
  496. .parent_names = gcc_xo_gpll0,
  497. .num_parents = 2,
  498. .ops = &clk_rcg2_ops,
  499. },
  500. };
  501. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  502. .cmd_rcgr = 0x0a8c,
  503. .mnd_width = 8,
  504. .hid_width = 5,
  505. .parent_map = gcc_xo_gpll0_map,
  506. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  507. .clkr.hw.init = &(struct clk_init_data)
  508. {
  509. .name = "blsp2_qup3_spi_apps_clk_src",
  510. .parent_names = gcc_xo_gpll0,
  511. .num_parents = 2,
  512. .ops = &clk_rcg2_ops,
  513. },
  514. };
  515. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  516. .cmd_rcgr = 0x0b20,
  517. .hid_width = 5,
  518. .parent_map = gcc_xo_gpll0_map,
  519. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  520. .clkr.hw.init = &(struct clk_init_data)
  521. {
  522. .name = "blsp2_qup4_i2c_apps_clk_src",
  523. .parent_names = gcc_xo_gpll0,
  524. .num_parents = 2,
  525. .ops = &clk_rcg2_ops,
  526. },
  527. };
  528. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  529. .cmd_rcgr = 0x0b0c,
  530. .mnd_width = 8,
  531. .hid_width = 5,
  532. .parent_map = gcc_xo_gpll0_map,
  533. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  534. .clkr.hw.init = &(struct clk_init_data)
  535. {
  536. .name = "blsp2_qup4_spi_apps_clk_src",
  537. .parent_names = gcc_xo_gpll0,
  538. .num_parents = 2,
  539. .ops = &clk_rcg2_ops,
  540. },
  541. };
  542. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  543. .cmd_rcgr = 0x0ba0,
  544. .hid_width = 5,
  545. .parent_map = gcc_xo_gpll0_map,
  546. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  547. .clkr.hw.init = &(struct clk_init_data)
  548. {
  549. .name = "blsp2_qup5_i2c_apps_clk_src",
  550. .parent_names = gcc_xo_gpll0,
  551. .num_parents = 2,
  552. .ops = &clk_rcg2_ops,
  553. },
  554. };
  555. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  556. .cmd_rcgr = 0x0b8c,
  557. .mnd_width = 8,
  558. .hid_width = 5,
  559. .parent_map = gcc_xo_gpll0_map,
  560. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  561. .clkr.hw.init = &(struct clk_init_data)
  562. {
  563. .name = "blsp2_qup5_spi_apps_clk_src",
  564. .parent_names = gcc_xo_gpll0,
  565. .num_parents = 2,
  566. .ops = &clk_rcg2_ops,
  567. },
  568. };
  569. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  570. .cmd_rcgr = 0x0c20,
  571. .hid_width = 5,
  572. .parent_map = gcc_xo_gpll0_map,
  573. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  574. .clkr.hw.init = &(struct clk_init_data)
  575. {
  576. .name = "blsp2_qup6_i2c_apps_clk_src",
  577. .parent_names = gcc_xo_gpll0,
  578. .num_parents = 2,
  579. .ops = &clk_rcg2_ops,
  580. },
  581. };
  582. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  583. .cmd_rcgr = 0x0c0c,
  584. .mnd_width = 8,
  585. .hid_width = 5,
  586. .parent_map = gcc_xo_gpll0_map,
  587. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  588. .clkr.hw.init = &(struct clk_init_data)
  589. {
  590. .name = "blsp2_qup6_spi_apps_clk_src",
  591. .parent_names = gcc_xo_gpll0,
  592. .num_parents = 2,
  593. .ops = &clk_rcg2_ops,
  594. },
  595. };
  596. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  597. .cmd_rcgr = 0x09cc,
  598. .mnd_width = 16,
  599. .hid_width = 5,
  600. .parent_map = gcc_xo_gpll0_map,
  601. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  602. .clkr.hw.init = &(struct clk_init_data)
  603. {
  604. .name = "blsp2_uart1_apps_clk_src",
  605. .parent_names = gcc_xo_gpll0,
  606. .num_parents = 2,
  607. .ops = &clk_rcg2_ops,
  608. },
  609. };
  610. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  611. .cmd_rcgr = 0x0a4c,
  612. .mnd_width = 16,
  613. .hid_width = 5,
  614. .parent_map = gcc_xo_gpll0_map,
  615. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  616. .clkr.hw.init = &(struct clk_init_data)
  617. {
  618. .name = "blsp2_uart2_apps_clk_src",
  619. .parent_names = gcc_xo_gpll0,
  620. .num_parents = 2,
  621. .ops = &clk_rcg2_ops,
  622. },
  623. };
  624. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  625. .cmd_rcgr = 0x0acc,
  626. .mnd_width = 16,
  627. .hid_width = 5,
  628. .parent_map = gcc_xo_gpll0_map,
  629. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  630. .clkr.hw.init = &(struct clk_init_data)
  631. {
  632. .name = "blsp2_uart3_apps_clk_src",
  633. .parent_names = gcc_xo_gpll0,
  634. .num_parents = 2,
  635. .ops = &clk_rcg2_ops,
  636. },
  637. };
  638. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  639. .cmd_rcgr = 0x0b4c,
  640. .mnd_width = 16,
  641. .hid_width = 5,
  642. .parent_map = gcc_xo_gpll0_map,
  643. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  644. .clkr.hw.init = &(struct clk_init_data)
  645. {
  646. .name = "blsp2_uart4_apps_clk_src",
  647. .parent_names = gcc_xo_gpll0,
  648. .num_parents = 2,
  649. .ops = &clk_rcg2_ops,
  650. },
  651. };
  652. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  653. .cmd_rcgr = 0x0bcc,
  654. .mnd_width = 16,
  655. .hid_width = 5,
  656. .parent_map = gcc_xo_gpll0_map,
  657. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  658. .clkr.hw.init = &(struct clk_init_data)
  659. {
  660. .name = "blsp2_uart5_apps_clk_src",
  661. .parent_names = gcc_xo_gpll0,
  662. .num_parents = 2,
  663. .ops = &clk_rcg2_ops,
  664. },
  665. };
  666. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  667. .cmd_rcgr = 0x0c4c,
  668. .mnd_width = 16,
  669. .hid_width = 5,
  670. .parent_map = gcc_xo_gpll0_map,
  671. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  672. .clkr.hw.init = &(struct clk_init_data)
  673. {
  674. .name = "blsp2_uart6_apps_clk_src",
  675. .parent_names = gcc_xo_gpll0,
  676. .num_parents = 2,
  677. .ops = &clk_rcg2_ops,
  678. },
  679. };
  680. static struct freq_tbl ftbl_gp1_clk_src[] = {
  681. F(19200000, P_XO, 1, 0, 0),
  682. F(100000000, P_GPLL0, 6, 0, 0),
  683. F(200000000, P_GPLL0, 3, 0, 0),
  684. { }
  685. };
  686. static struct clk_rcg2 gp1_clk_src = {
  687. .cmd_rcgr = 0x1904,
  688. .mnd_width = 8,
  689. .hid_width = 5,
  690. .parent_map = gcc_xo_gpll0_map,
  691. .freq_tbl = ftbl_gp1_clk_src,
  692. .clkr.hw.init = &(struct clk_init_data)
  693. {
  694. .name = "gp1_clk_src",
  695. .parent_names = gcc_xo_gpll0,
  696. .num_parents = 2,
  697. .ops = &clk_rcg2_ops,
  698. },
  699. };
  700. static struct freq_tbl ftbl_gp2_clk_src[] = {
  701. F(19200000, P_XO, 1, 0, 0),
  702. F(100000000, P_GPLL0, 6, 0, 0),
  703. F(200000000, P_GPLL0, 3, 0, 0),
  704. { }
  705. };
  706. static struct clk_rcg2 gp2_clk_src = {
  707. .cmd_rcgr = 0x1944,
  708. .mnd_width = 8,
  709. .hid_width = 5,
  710. .parent_map = gcc_xo_gpll0_map,
  711. .freq_tbl = ftbl_gp2_clk_src,
  712. .clkr.hw.init = &(struct clk_init_data)
  713. {
  714. .name = "gp2_clk_src",
  715. .parent_names = gcc_xo_gpll0,
  716. .num_parents = 2,
  717. .ops = &clk_rcg2_ops,
  718. },
  719. };
  720. static struct freq_tbl ftbl_gp3_clk_src[] = {
  721. F(19200000, P_XO, 1, 0, 0),
  722. F(100000000, P_GPLL0, 6, 0, 0),
  723. F(200000000, P_GPLL0, 3, 0, 0),
  724. { }
  725. };
  726. static struct clk_rcg2 gp3_clk_src = {
  727. .cmd_rcgr = 0x1984,
  728. .mnd_width = 8,
  729. .hid_width = 5,
  730. .parent_map = gcc_xo_gpll0_map,
  731. .freq_tbl = ftbl_gp3_clk_src,
  732. .clkr.hw.init = &(struct clk_init_data)
  733. {
  734. .name = "gp3_clk_src",
  735. .parent_names = gcc_xo_gpll0,
  736. .num_parents = 2,
  737. .ops = &clk_rcg2_ops,
  738. },
  739. };
  740. static struct freq_tbl ftbl_pcie_0_aux_clk_src[] = {
  741. F(1011000, P_XO, 1, 1, 19),
  742. { }
  743. };
  744. static struct clk_rcg2 pcie_0_aux_clk_src = {
  745. .cmd_rcgr = 0x1b00,
  746. .mnd_width = 8,
  747. .hid_width = 5,
  748. .freq_tbl = ftbl_pcie_0_aux_clk_src,
  749. .clkr.hw.init = &(struct clk_init_data)
  750. {
  751. .name = "pcie_0_aux_clk_src",
  752. .parent_names = (const char *[]) { "xo" },
  753. .num_parents = 1,
  754. .ops = &clk_rcg2_ops,
  755. },
  756. };
  757. static struct freq_tbl ftbl_pcie_pipe_clk_src[] = {
  758. F(125000000, P_XO, 1, 0, 0),
  759. { }
  760. };
  761. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  762. .cmd_rcgr = 0x1adc,
  763. .hid_width = 5,
  764. .freq_tbl = ftbl_pcie_pipe_clk_src,
  765. .clkr.hw.init = &(struct clk_init_data)
  766. {
  767. .name = "pcie_0_pipe_clk_src",
  768. .parent_names = (const char *[]) { "xo" },
  769. .num_parents = 1,
  770. .ops = &clk_rcg2_ops,
  771. },
  772. };
  773. static struct freq_tbl ftbl_pcie_1_aux_clk_src[] = {
  774. F(1011000, P_XO, 1, 1, 19),
  775. { }
  776. };
  777. static struct clk_rcg2 pcie_1_aux_clk_src = {
  778. .cmd_rcgr = 0x1b80,
  779. .mnd_width = 8,
  780. .hid_width = 5,
  781. .freq_tbl = ftbl_pcie_1_aux_clk_src,
  782. .clkr.hw.init = &(struct clk_init_data)
  783. {
  784. .name = "pcie_1_aux_clk_src",
  785. .parent_names = (const char *[]) { "xo" },
  786. .num_parents = 1,
  787. .ops = &clk_rcg2_ops,
  788. },
  789. };
  790. static struct clk_rcg2 pcie_1_pipe_clk_src = {
  791. .cmd_rcgr = 0x1b5c,
  792. .hid_width = 5,
  793. .freq_tbl = ftbl_pcie_pipe_clk_src,
  794. .clkr.hw.init = &(struct clk_init_data)
  795. {
  796. .name = "pcie_1_pipe_clk_src",
  797. .parent_names = (const char *[]) { "xo" },
  798. .num_parents = 1,
  799. .ops = &clk_rcg2_ops,
  800. },
  801. };
  802. static struct freq_tbl ftbl_pdm2_clk_src[] = {
  803. F(60000000, P_GPLL0, 10, 0, 0),
  804. { }
  805. };
  806. static struct clk_rcg2 pdm2_clk_src = {
  807. .cmd_rcgr = 0x0cd0,
  808. .hid_width = 5,
  809. .parent_map = gcc_xo_gpll0_map,
  810. .freq_tbl = ftbl_pdm2_clk_src,
  811. .clkr.hw.init = &(struct clk_init_data)
  812. {
  813. .name = "pdm2_clk_src",
  814. .parent_names = gcc_xo_gpll0,
  815. .num_parents = 2,
  816. .ops = &clk_rcg2_ops,
  817. },
  818. };
  819. static struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  820. F(144000, P_XO, 16, 3, 25),
  821. F(400000, P_XO, 12, 1, 4),
  822. F(20000000, P_GPLL0, 15, 1, 2),
  823. F(25000000, P_GPLL0, 12, 1, 2),
  824. F(50000000, P_GPLL0, 12, 0, 0),
  825. F(100000000, P_GPLL0, 6, 0, 0),
  826. F(192000000, P_GPLL4, 2, 0, 0),
  827. F(384000000, P_GPLL4, 1, 0, 0),
  828. { }
  829. };
  830. static struct clk_rcg2 sdcc1_apps_clk_src = {
  831. .cmd_rcgr = 0x04d0,
  832. .mnd_width = 8,
  833. .hid_width = 5,
  834. .parent_map = gcc_xo_gpll0_gpll4_map,
  835. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  836. .clkr.hw.init = &(struct clk_init_data)
  837. {
  838. .name = "sdcc1_apps_clk_src",
  839. .parent_names = gcc_xo_gpll0_gpll4,
  840. .num_parents = 3,
  841. .ops = &clk_rcg2_floor_ops,
  842. },
  843. };
  844. static struct freq_tbl ftbl_sdcc2_4_apps_clk_src[] = {
  845. F(144000, P_XO, 16, 3, 25),
  846. F(400000, P_XO, 12, 1, 4),
  847. F(20000000, P_GPLL0, 15, 1, 2),
  848. F(25000000, P_GPLL0, 12, 1, 2),
  849. F(50000000, P_GPLL0, 12, 0, 0),
  850. F(100000000, P_GPLL0, 6, 0, 0),
  851. F(200000000, P_GPLL0, 3, 0, 0),
  852. { }
  853. };
  854. static struct clk_rcg2 sdcc2_apps_clk_src = {
  855. .cmd_rcgr = 0x0510,
  856. .mnd_width = 8,
  857. .hid_width = 5,
  858. .parent_map = gcc_xo_gpll0_map,
  859. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  860. .clkr.hw.init = &(struct clk_init_data)
  861. {
  862. .name = "sdcc2_apps_clk_src",
  863. .parent_names = gcc_xo_gpll0,
  864. .num_parents = 2,
  865. .ops = &clk_rcg2_floor_ops,
  866. },
  867. };
  868. static struct clk_rcg2 sdcc3_apps_clk_src = {
  869. .cmd_rcgr = 0x0550,
  870. .mnd_width = 8,
  871. .hid_width = 5,
  872. .parent_map = gcc_xo_gpll0_map,
  873. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  874. .clkr.hw.init = &(struct clk_init_data)
  875. {
  876. .name = "sdcc3_apps_clk_src",
  877. .parent_names = gcc_xo_gpll0,
  878. .num_parents = 2,
  879. .ops = &clk_rcg2_floor_ops,
  880. },
  881. };
  882. static struct clk_rcg2 sdcc4_apps_clk_src = {
  883. .cmd_rcgr = 0x0590,
  884. .mnd_width = 8,
  885. .hid_width = 5,
  886. .parent_map = gcc_xo_gpll0_map,
  887. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  888. .clkr.hw.init = &(struct clk_init_data)
  889. {
  890. .name = "sdcc4_apps_clk_src",
  891. .parent_names = gcc_xo_gpll0,
  892. .num_parents = 2,
  893. .ops = &clk_rcg2_floor_ops,
  894. },
  895. };
  896. static struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  897. F(105500, P_XO, 1, 1, 182),
  898. { }
  899. };
  900. static struct clk_rcg2 tsif_ref_clk_src = {
  901. .cmd_rcgr = 0x0d90,
  902. .mnd_width = 8,
  903. .hid_width = 5,
  904. .freq_tbl = ftbl_tsif_ref_clk_src,
  905. .clkr.hw.init = &(struct clk_init_data)
  906. {
  907. .name = "tsif_ref_clk_src",
  908. .parent_names = (const char *[]) { "xo" },
  909. .num_parents = 1,
  910. .ops = &clk_rcg2_ops,
  911. },
  912. };
  913. static struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  914. F(19200000, P_XO, 1, 0, 0),
  915. F(60000000, P_GPLL0, 10, 0, 0),
  916. { }
  917. };
  918. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  919. .cmd_rcgr = 0x03e8,
  920. .hid_width = 5,
  921. .parent_map = gcc_xo_gpll0_map,
  922. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  923. .clkr.hw.init = &(struct clk_init_data)
  924. {
  925. .name = "usb30_mock_utmi_clk_src",
  926. .parent_names = gcc_xo_gpll0,
  927. .num_parents = 2,
  928. .ops = &clk_rcg2_ops,
  929. },
  930. };
  931. static struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  932. F(1200000, P_XO, 16, 0, 0),
  933. { }
  934. };
  935. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  936. .cmd_rcgr = 0x1414,
  937. .hid_width = 5,
  938. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  939. .clkr.hw.init = &(struct clk_init_data)
  940. {
  941. .name = "usb3_phy_aux_clk_src",
  942. .parent_names = (const char *[]) { "xo" },
  943. .num_parents = 1,
  944. .ops = &clk_rcg2_ops,
  945. },
  946. };
  947. static struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
  948. F(75000000, P_GPLL0, 8, 0, 0),
  949. { }
  950. };
  951. static struct clk_rcg2 usb_hs_system_clk_src = {
  952. .cmd_rcgr = 0x0490,
  953. .hid_width = 5,
  954. .parent_map = gcc_xo_gpll0_map,
  955. .freq_tbl = ftbl_usb_hs_system_clk_src,
  956. .clkr.hw.init = &(struct clk_init_data)
  957. {
  958. .name = "usb_hs_system_clk_src",
  959. .parent_names = gcc_xo_gpll0,
  960. .num_parents = 2,
  961. .ops = &clk_rcg2_ops,
  962. },
  963. };
  964. static struct clk_branch gcc_blsp1_ahb_clk = {
  965. .halt_reg = 0x05c4,
  966. .halt_check = BRANCH_HALT_VOTED,
  967. .clkr = {
  968. .enable_reg = 0x1484,
  969. .enable_mask = BIT(17),
  970. .hw.init = &(struct clk_init_data)
  971. {
  972. .name = "gcc_blsp1_ahb_clk",
  973. .ops = &clk_branch2_ops,
  974. },
  975. },
  976. };
  977. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  978. .halt_reg = 0x0648,
  979. .clkr = {
  980. .enable_reg = 0x0648,
  981. .enable_mask = BIT(0),
  982. .hw.init = &(struct clk_init_data)
  983. {
  984. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  985. .parent_names = (const char *[]) {
  986. "blsp1_qup1_i2c_apps_clk_src",
  987. },
  988. .num_parents = 1,
  989. .flags = CLK_SET_RATE_PARENT,
  990. .ops = &clk_branch2_ops,
  991. },
  992. },
  993. };
  994. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  995. .halt_reg = 0x0644,
  996. .clkr = {
  997. .enable_reg = 0x0644,
  998. .enable_mask = BIT(0),
  999. .hw.init = &(struct clk_init_data)
  1000. {
  1001. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1002. .parent_names = (const char *[]) {
  1003. "blsp1_qup1_spi_apps_clk_src",
  1004. },
  1005. .num_parents = 1,
  1006. .flags = CLK_SET_RATE_PARENT,
  1007. .ops = &clk_branch2_ops,
  1008. },
  1009. },
  1010. };
  1011. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1012. .halt_reg = 0x06c8,
  1013. .clkr = {
  1014. .enable_reg = 0x06c8,
  1015. .enable_mask = BIT(0),
  1016. .hw.init = &(struct clk_init_data)
  1017. {
  1018. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1019. .parent_names = (const char *[]) {
  1020. "blsp1_qup2_i2c_apps_clk_src",
  1021. },
  1022. .num_parents = 1,
  1023. .flags = CLK_SET_RATE_PARENT,
  1024. .ops = &clk_branch2_ops,
  1025. },
  1026. },
  1027. };
  1028. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1029. .halt_reg = 0x06c4,
  1030. .clkr = {
  1031. .enable_reg = 0x06c4,
  1032. .enable_mask = BIT(0),
  1033. .hw.init = &(struct clk_init_data)
  1034. {
  1035. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1036. .parent_names = (const char *[]) {
  1037. "blsp1_qup2_spi_apps_clk_src",
  1038. },
  1039. .num_parents = 1,
  1040. .flags = CLK_SET_RATE_PARENT,
  1041. .ops = &clk_branch2_ops,
  1042. },
  1043. },
  1044. };
  1045. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1046. .halt_reg = 0x0748,
  1047. .clkr = {
  1048. .enable_reg = 0x0748,
  1049. .enable_mask = BIT(0),
  1050. .hw.init = &(struct clk_init_data)
  1051. {
  1052. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1053. .parent_names = (const char *[]) {
  1054. "blsp1_qup3_i2c_apps_clk_src",
  1055. },
  1056. .num_parents = 1,
  1057. .flags = CLK_SET_RATE_PARENT,
  1058. .ops = &clk_branch2_ops,
  1059. },
  1060. },
  1061. };
  1062. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1063. .halt_reg = 0x0744,
  1064. .clkr = {
  1065. .enable_reg = 0x0744,
  1066. .enable_mask = BIT(0),
  1067. .hw.init = &(struct clk_init_data)
  1068. {
  1069. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1070. .parent_names = (const char *[]) {
  1071. "blsp1_qup3_spi_apps_clk_src",
  1072. },
  1073. .num_parents = 1,
  1074. .flags = CLK_SET_RATE_PARENT,
  1075. .ops = &clk_branch2_ops,
  1076. },
  1077. },
  1078. };
  1079. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1080. .halt_reg = 0x07c8,
  1081. .clkr = {
  1082. .enable_reg = 0x07c8,
  1083. .enable_mask = BIT(0),
  1084. .hw.init = &(struct clk_init_data)
  1085. {
  1086. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1087. .parent_names = (const char *[]) {
  1088. "blsp1_qup4_i2c_apps_clk_src",
  1089. },
  1090. .num_parents = 1,
  1091. .flags = CLK_SET_RATE_PARENT,
  1092. .ops = &clk_branch2_ops,
  1093. },
  1094. },
  1095. };
  1096. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1097. .halt_reg = 0x07c4,
  1098. .clkr = {
  1099. .enable_reg = 0x07c4,
  1100. .enable_mask = BIT(0),
  1101. .hw.init = &(struct clk_init_data)
  1102. {
  1103. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1104. .parent_names = (const char *[]) {
  1105. "blsp1_qup4_spi_apps_clk_src",
  1106. },
  1107. .num_parents = 1,
  1108. .flags = CLK_SET_RATE_PARENT,
  1109. .ops = &clk_branch2_ops,
  1110. },
  1111. },
  1112. };
  1113. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1114. .halt_reg = 0x0848,
  1115. .clkr = {
  1116. .enable_reg = 0x0848,
  1117. .enable_mask = BIT(0),
  1118. .hw.init = &(struct clk_init_data)
  1119. {
  1120. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1121. .parent_names = (const char *[]) {
  1122. "blsp1_qup5_i2c_apps_clk_src",
  1123. },
  1124. .num_parents = 1,
  1125. .flags = CLK_SET_RATE_PARENT,
  1126. .ops = &clk_branch2_ops,
  1127. },
  1128. },
  1129. };
  1130. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1131. .halt_reg = 0x0844,
  1132. .clkr = {
  1133. .enable_reg = 0x0844,
  1134. .enable_mask = BIT(0),
  1135. .hw.init = &(struct clk_init_data)
  1136. {
  1137. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1138. .parent_names = (const char *[]) {
  1139. "blsp1_qup5_spi_apps_clk_src",
  1140. },
  1141. .num_parents = 1,
  1142. .flags = CLK_SET_RATE_PARENT,
  1143. .ops = &clk_branch2_ops,
  1144. },
  1145. },
  1146. };
  1147. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1148. .halt_reg = 0x08c8,
  1149. .clkr = {
  1150. .enable_reg = 0x08c8,
  1151. .enable_mask = BIT(0),
  1152. .hw.init = &(struct clk_init_data)
  1153. {
  1154. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1155. .parent_names = (const char *[]) {
  1156. "blsp1_qup6_i2c_apps_clk_src",
  1157. },
  1158. .num_parents = 1,
  1159. .flags = CLK_SET_RATE_PARENT,
  1160. .ops = &clk_branch2_ops,
  1161. },
  1162. },
  1163. };
  1164. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1165. .halt_reg = 0x08c4,
  1166. .clkr = {
  1167. .enable_reg = 0x08c4,
  1168. .enable_mask = BIT(0),
  1169. .hw.init = &(struct clk_init_data)
  1170. {
  1171. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1172. .parent_names = (const char *[]) {
  1173. "blsp1_qup6_spi_apps_clk_src",
  1174. },
  1175. .num_parents = 1,
  1176. .flags = CLK_SET_RATE_PARENT,
  1177. .ops = &clk_branch2_ops,
  1178. },
  1179. },
  1180. };
  1181. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1182. .halt_reg = 0x0684,
  1183. .clkr = {
  1184. .enable_reg = 0x0684,
  1185. .enable_mask = BIT(0),
  1186. .hw.init = &(struct clk_init_data)
  1187. {
  1188. .name = "gcc_blsp1_uart1_apps_clk",
  1189. .parent_names = (const char *[]) {
  1190. "blsp1_uart1_apps_clk_src",
  1191. },
  1192. .num_parents = 1,
  1193. .flags = CLK_SET_RATE_PARENT,
  1194. .ops = &clk_branch2_ops,
  1195. },
  1196. },
  1197. };
  1198. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1199. .halt_reg = 0x0704,
  1200. .clkr = {
  1201. .enable_reg = 0x0704,
  1202. .enable_mask = BIT(0),
  1203. .hw.init = &(struct clk_init_data)
  1204. {
  1205. .name = "gcc_blsp1_uart2_apps_clk",
  1206. .parent_names = (const char *[]) {
  1207. "blsp1_uart2_apps_clk_src",
  1208. },
  1209. .num_parents = 1,
  1210. .flags = CLK_SET_RATE_PARENT,
  1211. .ops = &clk_branch2_ops,
  1212. },
  1213. },
  1214. };
  1215. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1216. .halt_reg = 0x0784,
  1217. .clkr = {
  1218. .enable_reg = 0x0784,
  1219. .enable_mask = BIT(0),
  1220. .hw.init = &(struct clk_init_data)
  1221. {
  1222. .name = "gcc_blsp1_uart3_apps_clk",
  1223. .parent_names = (const char *[]) {
  1224. "blsp1_uart3_apps_clk_src",
  1225. },
  1226. .num_parents = 1,
  1227. .flags = CLK_SET_RATE_PARENT,
  1228. .ops = &clk_branch2_ops,
  1229. },
  1230. },
  1231. };
  1232. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1233. .halt_reg = 0x0804,
  1234. .clkr = {
  1235. .enable_reg = 0x0804,
  1236. .enable_mask = BIT(0),
  1237. .hw.init = &(struct clk_init_data)
  1238. {
  1239. .name = "gcc_blsp1_uart4_apps_clk",
  1240. .parent_names = (const char *[]) {
  1241. "blsp1_uart4_apps_clk_src",
  1242. },
  1243. .num_parents = 1,
  1244. .flags = CLK_SET_RATE_PARENT,
  1245. .ops = &clk_branch2_ops,
  1246. },
  1247. },
  1248. };
  1249. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1250. .halt_reg = 0x0884,
  1251. .clkr = {
  1252. .enable_reg = 0x0884,
  1253. .enable_mask = BIT(0),
  1254. .hw.init = &(struct clk_init_data)
  1255. {
  1256. .name = "gcc_blsp1_uart5_apps_clk",
  1257. .parent_names = (const char *[]) {
  1258. "blsp1_uart5_apps_clk_src",
  1259. },
  1260. .num_parents = 1,
  1261. .flags = CLK_SET_RATE_PARENT,
  1262. .ops = &clk_branch2_ops,
  1263. },
  1264. },
  1265. };
  1266. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1267. .halt_reg = 0x0904,
  1268. .clkr = {
  1269. .enable_reg = 0x0904,
  1270. .enable_mask = BIT(0),
  1271. .hw.init = &(struct clk_init_data)
  1272. {
  1273. .name = "gcc_blsp1_uart6_apps_clk",
  1274. .parent_names = (const char *[]) {
  1275. "blsp1_uart6_apps_clk_src",
  1276. },
  1277. .num_parents = 1,
  1278. .flags = CLK_SET_RATE_PARENT,
  1279. .ops = &clk_branch2_ops,
  1280. },
  1281. },
  1282. };
  1283. static struct clk_branch gcc_blsp2_ahb_clk = {
  1284. .halt_reg = 0x0944,
  1285. .halt_check = BRANCH_HALT_VOTED,
  1286. .clkr = {
  1287. .enable_reg = 0x1484,
  1288. .enable_mask = BIT(15),
  1289. .hw.init = &(struct clk_init_data)
  1290. {
  1291. .name = "gcc_blsp2_ahb_clk",
  1292. .ops = &clk_branch2_ops,
  1293. },
  1294. },
  1295. };
  1296. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1297. .halt_reg = 0x0988,
  1298. .clkr = {
  1299. .enable_reg = 0x0988,
  1300. .enable_mask = BIT(0),
  1301. .hw.init = &(struct clk_init_data)
  1302. {
  1303. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1304. .parent_names = (const char *[]) {
  1305. "blsp2_qup1_i2c_apps_clk_src",
  1306. },
  1307. .num_parents = 1,
  1308. .flags = CLK_SET_RATE_PARENT,
  1309. .ops = &clk_branch2_ops,
  1310. },
  1311. },
  1312. };
  1313. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1314. .halt_reg = 0x0984,
  1315. .clkr = {
  1316. .enable_reg = 0x0984,
  1317. .enable_mask = BIT(0),
  1318. .hw.init = &(struct clk_init_data)
  1319. {
  1320. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1321. .parent_names = (const char *[]) {
  1322. "blsp2_qup1_spi_apps_clk_src",
  1323. },
  1324. .num_parents = 1,
  1325. .flags = CLK_SET_RATE_PARENT,
  1326. .ops = &clk_branch2_ops,
  1327. },
  1328. },
  1329. };
  1330. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1331. .halt_reg = 0x0a08,
  1332. .clkr = {
  1333. .enable_reg = 0x0a08,
  1334. .enable_mask = BIT(0),
  1335. .hw.init = &(struct clk_init_data)
  1336. {
  1337. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1338. .parent_names = (const char *[]) {
  1339. "blsp2_qup2_i2c_apps_clk_src",
  1340. },
  1341. .num_parents = 1,
  1342. .flags = CLK_SET_RATE_PARENT,
  1343. .ops = &clk_branch2_ops,
  1344. },
  1345. },
  1346. };
  1347. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1348. .halt_reg = 0x0a04,
  1349. .clkr = {
  1350. .enable_reg = 0x0a04,
  1351. .enable_mask = BIT(0),
  1352. .hw.init = &(struct clk_init_data)
  1353. {
  1354. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1355. .parent_names = (const char *[]) {
  1356. "blsp2_qup2_spi_apps_clk_src",
  1357. },
  1358. .num_parents = 1,
  1359. .flags = CLK_SET_RATE_PARENT,
  1360. .ops = &clk_branch2_ops,
  1361. },
  1362. },
  1363. };
  1364. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1365. .halt_reg = 0x0a88,
  1366. .clkr = {
  1367. .enable_reg = 0x0a88,
  1368. .enable_mask = BIT(0),
  1369. .hw.init = &(struct clk_init_data)
  1370. {
  1371. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1372. .parent_names = (const char *[]) {
  1373. "blsp2_qup3_i2c_apps_clk_src",
  1374. },
  1375. .num_parents = 1,
  1376. .flags = CLK_SET_RATE_PARENT,
  1377. .ops = &clk_branch2_ops,
  1378. },
  1379. },
  1380. };
  1381. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1382. .halt_reg = 0x0a84,
  1383. .clkr = {
  1384. .enable_reg = 0x0a84,
  1385. .enable_mask = BIT(0),
  1386. .hw.init = &(struct clk_init_data)
  1387. {
  1388. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1389. .parent_names = (const char *[]) {
  1390. "blsp2_qup3_spi_apps_clk_src",
  1391. },
  1392. .num_parents = 1,
  1393. .flags = CLK_SET_RATE_PARENT,
  1394. .ops = &clk_branch2_ops,
  1395. },
  1396. },
  1397. };
  1398. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1399. .halt_reg = 0x0b08,
  1400. .clkr = {
  1401. .enable_reg = 0x0b08,
  1402. .enable_mask = BIT(0),
  1403. .hw.init = &(struct clk_init_data)
  1404. {
  1405. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1406. .parent_names = (const char *[]) {
  1407. "blsp2_qup4_i2c_apps_clk_src",
  1408. },
  1409. .num_parents = 1,
  1410. .flags = CLK_SET_RATE_PARENT,
  1411. .ops = &clk_branch2_ops,
  1412. },
  1413. },
  1414. };
  1415. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1416. .halt_reg = 0x0b04,
  1417. .clkr = {
  1418. .enable_reg = 0x0b04,
  1419. .enable_mask = BIT(0),
  1420. .hw.init = &(struct clk_init_data)
  1421. {
  1422. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1423. .parent_names = (const char *[]) {
  1424. "blsp2_qup4_spi_apps_clk_src",
  1425. },
  1426. .num_parents = 1,
  1427. .flags = CLK_SET_RATE_PARENT,
  1428. .ops = &clk_branch2_ops,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1433. .halt_reg = 0x0b88,
  1434. .clkr = {
  1435. .enable_reg = 0x0b88,
  1436. .enable_mask = BIT(0),
  1437. .hw.init = &(struct clk_init_data)
  1438. {
  1439. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1440. .parent_names = (const char *[]) {
  1441. "blsp2_qup5_i2c_apps_clk_src",
  1442. },
  1443. .num_parents = 1,
  1444. .flags = CLK_SET_RATE_PARENT,
  1445. .ops = &clk_branch2_ops,
  1446. },
  1447. },
  1448. };
  1449. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1450. .halt_reg = 0x0b84,
  1451. .clkr = {
  1452. .enable_reg = 0x0b84,
  1453. .enable_mask = BIT(0),
  1454. .hw.init = &(struct clk_init_data)
  1455. {
  1456. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1457. .parent_names = (const char *[]) {
  1458. "blsp2_qup5_spi_apps_clk_src",
  1459. },
  1460. .num_parents = 1,
  1461. .flags = CLK_SET_RATE_PARENT,
  1462. .ops = &clk_branch2_ops,
  1463. },
  1464. },
  1465. };
  1466. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1467. .halt_reg = 0x0c08,
  1468. .clkr = {
  1469. .enable_reg = 0x0c08,
  1470. .enable_mask = BIT(0),
  1471. .hw.init = &(struct clk_init_data)
  1472. {
  1473. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1474. .parent_names = (const char *[]) {
  1475. "blsp2_qup6_i2c_apps_clk_src",
  1476. },
  1477. .num_parents = 1,
  1478. .flags = CLK_SET_RATE_PARENT,
  1479. .ops = &clk_branch2_ops,
  1480. },
  1481. },
  1482. };
  1483. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1484. .halt_reg = 0x0c04,
  1485. .clkr = {
  1486. .enable_reg = 0x0c04,
  1487. .enable_mask = BIT(0),
  1488. .hw.init = &(struct clk_init_data)
  1489. {
  1490. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1491. .parent_names = (const char *[]) {
  1492. "blsp2_qup6_spi_apps_clk_src",
  1493. },
  1494. .num_parents = 1,
  1495. .flags = CLK_SET_RATE_PARENT,
  1496. .ops = &clk_branch2_ops,
  1497. },
  1498. },
  1499. };
  1500. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1501. .halt_reg = 0x09c4,
  1502. .clkr = {
  1503. .enable_reg = 0x09c4,
  1504. .enable_mask = BIT(0),
  1505. .hw.init = &(struct clk_init_data)
  1506. {
  1507. .name = "gcc_blsp2_uart1_apps_clk",
  1508. .parent_names = (const char *[]) {
  1509. "blsp2_uart1_apps_clk_src",
  1510. },
  1511. .num_parents = 1,
  1512. .flags = CLK_SET_RATE_PARENT,
  1513. .ops = &clk_branch2_ops,
  1514. },
  1515. },
  1516. };
  1517. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1518. .halt_reg = 0x0a44,
  1519. .clkr = {
  1520. .enable_reg = 0x0a44,
  1521. .enable_mask = BIT(0),
  1522. .hw.init = &(struct clk_init_data)
  1523. {
  1524. .name = "gcc_blsp2_uart2_apps_clk",
  1525. .parent_names = (const char *[]) {
  1526. "blsp2_uart2_apps_clk_src",
  1527. },
  1528. .num_parents = 1,
  1529. .flags = CLK_SET_RATE_PARENT,
  1530. .ops = &clk_branch2_ops,
  1531. },
  1532. },
  1533. };
  1534. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1535. .halt_reg = 0x0ac4,
  1536. .clkr = {
  1537. .enable_reg = 0x0ac4,
  1538. .enable_mask = BIT(0),
  1539. .hw.init = &(struct clk_init_data)
  1540. {
  1541. .name = "gcc_blsp2_uart3_apps_clk",
  1542. .parent_names = (const char *[]) {
  1543. "blsp2_uart3_apps_clk_src",
  1544. },
  1545. .num_parents = 1,
  1546. .flags = CLK_SET_RATE_PARENT,
  1547. .ops = &clk_branch2_ops,
  1548. },
  1549. },
  1550. };
  1551. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1552. .halt_reg = 0x0b44,
  1553. .clkr = {
  1554. .enable_reg = 0x0b44,
  1555. .enable_mask = BIT(0),
  1556. .hw.init = &(struct clk_init_data)
  1557. {
  1558. .name = "gcc_blsp2_uart4_apps_clk",
  1559. .parent_names = (const char *[]) {
  1560. "blsp2_uart4_apps_clk_src",
  1561. },
  1562. .num_parents = 1,
  1563. .flags = CLK_SET_RATE_PARENT,
  1564. .ops = &clk_branch2_ops,
  1565. },
  1566. },
  1567. };
  1568. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1569. .halt_reg = 0x0bc4,
  1570. .clkr = {
  1571. .enable_reg = 0x0bc4,
  1572. .enable_mask = BIT(0),
  1573. .hw.init = &(struct clk_init_data)
  1574. {
  1575. .name = "gcc_blsp2_uart5_apps_clk",
  1576. .parent_names = (const char *[]) {
  1577. "blsp2_uart5_apps_clk_src",
  1578. },
  1579. .num_parents = 1,
  1580. .flags = CLK_SET_RATE_PARENT,
  1581. .ops = &clk_branch2_ops,
  1582. },
  1583. },
  1584. };
  1585. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1586. .halt_reg = 0x0c44,
  1587. .clkr = {
  1588. .enable_reg = 0x0c44,
  1589. .enable_mask = BIT(0),
  1590. .hw.init = &(struct clk_init_data)
  1591. {
  1592. .name = "gcc_blsp2_uart6_apps_clk",
  1593. .parent_names = (const char *[]) {
  1594. "blsp2_uart6_apps_clk_src",
  1595. },
  1596. .num_parents = 1,
  1597. .flags = CLK_SET_RATE_PARENT,
  1598. .ops = &clk_branch2_ops,
  1599. },
  1600. },
  1601. };
  1602. static struct clk_branch gcc_gp1_clk = {
  1603. .halt_reg = 0x1900,
  1604. .clkr = {
  1605. .enable_reg = 0x1900,
  1606. .enable_mask = BIT(0),
  1607. .hw.init = &(struct clk_init_data)
  1608. {
  1609. .name = "gcc_gp1_clk",
  1610. .parent_names = (const char *[]) {
  1611. "gp1_clk_src",
  1612. },
  1613. .num_parents = 1,
  1614. .flags = CLK_SET_RATE_PARENT,
  1615. .ops = &clk_branch2_ops,
  1616. },
  1617. },
  1618. };
  1619. static struct clk_branch gcc_gp2_clk = {
  1620. .halt_reg = 0x1940,
  1621. .clkr = {
  1622. .enable_reg = 0x1940,
  1623. .enable_mask = BIT(0),
  1624. .hw.init = &(struct clk_init_data)
  1625. {
  1626. .name = "gcc_gp2_clk",
  1627. .parent_names = (const char *[]) {
  1628. "gp2_clk_src",
  1629. },
  1630. .num_parents = 1,
  1631. .flags = CLK_SET_RATE_PARENT,
  1632. .ops = &clk_branch2_ops,
  1633. },
  1634. },
  1635. };
  1636. static struct clk_branch gcc_gp3_clk = {
  1637. .halt_reg = 0x1980,
  1638. .clkr = {
  1639. .enable_reg = 0x1980,
  1640. .enable_mask = BIT(0),
  1641. .hw.init = &(struct clk_init_data)
  1642. {
  1643. .name = "gcc_gp3_clk",
  1644. .parent_names = (const char *[]) {
  1645. "gp3_clk_src",
  1646. },
  1647. .num_parents = 1,
  1648. .flags = CLK_SET_RATE_PARENT,
  1649. .ops = &clk_branch2_ops,
  1650. },
  1651. },
  1652. };
  1653. static struct clk_branch gcc_pcie_0_aux_clk = {
  1654. .halt_reg = 0x1ad4,
  1655. .clkr = {
  1656. .enable_reg = 0x1ad4,
  1657. .enable_mask = BIT(0),
  1658. .hw.init = &(struct clk_init_data)
  1659. {
  1660. .name = "gcc_pcie_0_aux_clk",
  1661. .parent_names = (const char *[]) {
  1662. "pcie_0_aux_clk_src",
  1663. },
  1664. .num_parents = 1,
  1665. .flags = CLK_SET_RATE_PARENT,
  1666. .ops = &clk_branch2_ops,
  1667. },
  1668. },
  1669. };
  1670. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1671. .halt_reg = 0x1ad8,
  1672. .halt_check = BRANCH_HALT_DELAY,
  1673. .clkr = {
  1674. .enable_reg = 0x1ad8,
  1675. .enable_mask = BIT(0),
  1676. .hw.init = &(struct clk_init_data)
  1677. {
  1678. .name = "gcc_pcie_0_pipe_clk",
  1679. .parent_names = (const char *[]) {
  1680. "pcie_0_pipe_clk_src",
  1681. },
  1682. .num_parents = 1,
  1683. .flags = CLK_SET_RATE_PARENT,
  1684. .ops = &clk_branch2_ops,
  1685. },
  1686. },
  1687. };
  1688. static struct clk_branch gcc_pcie_1_aux_clk = {
  1689. .halt_reg = 0x1b54,
  1690. .clkr = {
  1691. .enable_reg = 0x1b54,
  1692. .enable_mask = BIT(0),
  1693. .hw.init = &(struct clk_init_data)
  1694. {
  1695. .name = "gcc_pcie_1_aux_clk",
  1696. .parent_names = (const char *[]) {
  1697. "pcie_1_aux_clk_src",
  1698. },
  1699. .num_parents = 1,
  1700. .flags = CLK_SET_RATE_PARENT,
  1701. .ops = &clk_branch2_ops,
  1702. },
  1703. },
  1704. };
  1705. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1706. .halt_reg = 0x1b58,
  1707. .halt_check = BRANCH_HALT_DELAY,
  1708. .clkr = {
  1709. .enable_reg = 0x1b58,
  1710. .enable_mask = BIT(0),
  1711. .hw.init = &(struct clk_init_data)
  1712. {
  1713. .name = "gcc_pcie_1_pipe_clk",
  1714. .parent_names = (const char *[]) {
  1715. "pcie_1_pipe_clk_src",
  1716. },
  1717. .num_parents = 1,
  1718. .flags = CLK_SET_RATE_PARENT,
  1719. .ops = &clk_branch2_ops,
  1720. },
  1721. },
  1722. };
  1723. static struct clk_branch gcc_pdm2_clk = {
  1724. .halt_reg = 0x0ccc,
  1725. .clkr = {
  1726. .enable_reg = 0x0ccc,
  1727. .enable_mask = BIT(0),
  1728. .hw.init = &(struct clk_init_data)
  1729. {
  1730. .name = "gcc_pdm2_clk",
  1731. .parent_names = (const char *[]) {
  1732. "pdm2_clk_src",
  1733. },
  1734. .num_parents = 1,
  1735. .flags = CLK_SET_RATE_PARENT,
  1736. .ops = &clk_branch2_ops,
  1737. },
  1738. },
  1739. };
  1740. static struct clk_branch gcc_sdcc1_apps_clk = {
  1741. .halt_reg = 0x04c4,
  1742. .clkr = {
  1743. .enable_reg = 0x04c4,
  1744. .enable_mask = BIT(0),
  1745. .hw.init = &(struct clk_init_data)
  1746. {
  1747. .name = "gcc_sdcc1_apps_clk",
  1748. .parent_names = (const char *[]) {
  1749. "sdcc1_apps_clk_src",
  1750. },
  1751. .num_parents = 1,
  1752. .flags = CLK_SET_RATE_PARENT,
  1753. .ops = &clk_branch2_ops,
  1754. },
  1755. },
  1756. };
  1757. static struct clk_branch gcc_sdcc2_apps_clk = {
  1758. .halt_reg = 0x0504,
  1759. .clkr = {
  1760. .enable_reg = 0x0504,
  1761. .enable_mask = BIT(0),
  1762. .hw.init = &(struct clk_init_data)
  1763. {
  1764. .name = "gcc_sdcc2_apps_clk",
  1765. .parent_names = (const char *[]) {
  1766. "sdcc2_apps_clk_src",
  1767. },
  1768. .num_parents = 1,
  1769. .flags = CLK_SET_RATE_PARENT,
  1770. .ops = &clk_branch2_ops,
  1771. },
  1772. },
  1773. };
  1774. static struct clk_branch gcc_sdcc3_apps_clk = {
  1775. .halt_reg = 0x0544,
  1776. .clkr = {
  1777. .enable_reg = 0x0544,
  1778. .enable_mask = BIT(0),
  1779. .hw.init = &(struct clk_init_data)
  1780. {
  1781. .name = "gcc_sdcc3_apps_clk",
  1782. .parent_names = (const char *[]) {
  1783. "sdcc3_apps_clk_src",
  1784. },
  1785. .num_parents = 1,
  1786. .flags = CLK_SET_RATE_PARENT,
  1787. .ops = &clk_branch2_ops,
  1788. },
  1789. },
  1790. };
  1791. static struct clk_branch gcc_sdcc4_apps_clk = {
  1792. .halt_reg = 0x0584,
  1793. .clkr = {
  1794. .enable_reg = 0x0584,
  1795. .enable_mask = BIT(0),
  1796. .hw.init = &(struct clk_init_data)
  1797. {
  1798. .name = "gcc_sdcc4_apps_clk",
  1799. .parent_names = (const char *[]) {
  1800. "sdcc4_apps_clk_src",
  1801. },
  1802. .num_parents = 1,
  1803. .flags = CLK_SET_RATE_PARENT,
  1804. .ops = &clk_branch2_ops,
  1805. },
  1806. },
  1807. };
  1808. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  1809. .halt_reg = 0x1d7c,
  1810. .clkr = {
  1811. .enable_reg = 0x1d7c,
  1812. .enable_mask = BIT(0),
  1813. .hw.init = &(struct clk_init_data)
  1814. {
  1815. .name = "gcc_sys_noc_ufs_axi_clk",
  1816. .parent_names = (const char *[]) {
  1817. "ufs_axi_clk_src",
  1818. },
  1819. .num_parents = 1,
  1820. .flags = CLK_SET_RATE_PARENT,
  1821. .ops = &clk_branch2_ops,
  1822. },
  1823. },
  1824. };
  1825. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  1826. .halt_reg = 0x03fc,
  1827. .clkr = {
  1828. .enable_reg = 0x03fc,
  1829. .enable_mask = BIT(0),
  1830. .hw.init = &(struct clk_init_data)
  1831. {
  1832. .name = "gcc_sys_noc_usb3_axi_clk",
  1833. .parent_names = (const char *[]) {
  1834. "usb30_master_clk_src",
  1835. },
  1836. .num_parents = 1,
  1837. .flags = CLK_SET_RATE_PARENT,
  1838. .ops = &clk_branch2_ops,
  1839. },
  1840. },
  1841. };
  1842. static struct clk_branch gcc_tsif_ref_clk = {
  1843. .halt_reg = 0x0d88,
  1844. .clkr = {
  1845. .enable_reg = 0x0d88,
  1846. .enable_mask = BIT(0),
  1847. .hw.init = &(struct clk_init_data)
  1848. {
  1849. .name = "gcc_tsif_ref_clk",
  1850. .parent_names = (const char *[]) {
  1851. "tsif_ref_clk_src",
  1852. },
  1853. .num_parents = 1,
  1854. .flags = CLK_SET_RATE_PARENT,
  1855. .ops = &clk_branch2_ops,
  1856. },
  1857. },
  1858. };
  1859. static struct clk_branch gcc_ufs_axi_clk = {
  1860. .halt_reg = 0x1d48,
  1861. .clkr = {
  1862. .enable_reg = 0x1d48,
  1863. .enable_mask = BIT(0),
  1864. .hw.init = &(struct clk_init_data)
  1865. {
  1866. .name = "gcc_ufs_axi_clk",
  1867. .parent_names = (const char *[]) {
  1868. "ufs_axi_clk_src",
  1869. },
  1870. .num_parents = 1,
  1871. .flags = CLK_SET_RATE_PARENT,
  1872. .ops = &clk_branch2_ops,
  1873. },
  1874. },
  1875. };
  1876. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  1877. .halt_reg = 0x1d54,
  1878. .clkr = {
  1879. .enable_reg = 0x1d54,
  1880. .enable_mask = BIT(0),
  1881. .hw.init = &(struct clk_init_data)
  1882. {
  1883. .name = "gcc_ufs_rx_cfg_clk",
  1884. .parent_names = (const char *[]) {
  1885. "ufs_axi_clk_src",
  1886. },
  1887. .num_parents = 1,
  1888. .flags = CLK_SET_RATE_PARENT,
  1889. .ops = &clk_branch2_ops,
  1890. },
  1891. },
  1892. };
  1893. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  1894. .halt_reg = 0x1d50,
  1895. .clkr = {
  1896. .enable_reg = 0x1d50,
  1897. .enable_mask = BIT(0),
  1898. .hw.init = &(struct clk_init_data)
  1899. {
  1900. .name = "gcc_ufs_tx_cfg_clk",
  1901. .parent_names = (const char *[]) {
  1902. "ufs_axi_clk_src",
  1903. },
  1904. .num_parents = 1,
  1905. .flags = CLK_SET_RATE_PARENT,
  1906. .ops = &clk_branch2_ops,
  1907. },
  1908. },
  1909. };
  1910. static struct clk_branch gcc_usb30_master_clk = {
  1911. .halt_reg = 0x03c8,
  1912. .clkr = {
  1913. .enable_reg = 0x03c8,
  1914. .enable_mask = BIT(0),
  1915. .hw.init = &(struct clk_init_data)
  1916. {
  1917. .name = "gcc_usb30_master_clk",
  1918. .parent_names = (const char *[]) {
  1919. "usb30_master_clk_src",
  1920. },
  1921. .num_parents = 1,
  1922. .flags = CLK_SET_RATE_PARENT,
  1923. .ops = &clk_branch2_ops,
  1924. },
  1925. },
  1926. };
  1927. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  1928. .halt_reg = 0x03d0,
  1929. .clkr = {
  1930. .enable_reg = 0x03d0,
  1931. .enable_mask = BIT(0),
  1932. .hw.init = &(struct clk_init_data)
  1933. {
  1934. .name = "gcc_usb30_mock_utmi_clk",
  1935. .parent_names = (const char *[]) {
  1936. "usb30_mock_utmi_clk_src",
  1937. },
  1938. .num_parents = 1,
  1939. .flags = CLK_SET_RATE_PARENT,
  1940. .ops = &clk_branch2_ops,
  1941. },
  1942. },
  1943. };
  1944. static struct clk_branch gcc_usb3_phy_aux_clk = {
  1945. .halt_reg = 0x1408,
  1946. .clkr = {
  1947. .enable_reg = 0x1408,
  1948. .enable_mask = BIT(0),
  1949. .hw.init = &(struct clk_init_data)
  1950. {
  1951. .name = "gcc_usb3_phy_aux_clk",
  1952. .parent_names = (const char *[]) {
  1953. "usb3_phy_aux_clk_src",
  1954. },
  1955. .num_parents = 1,
  1956. .flags = CLK_SET_RATE_PARENT,
  1957. .ops = &clk_branch2_ops,
  1958. },
  1959. },
  1960. };
  1961. static struct clk_branch gcc_usb_hs_system_clk = {
  1962. .halt_reg = 0x0484,
  1963. .clkr = {
  1964. .enable_reg = 0x0484,
  1965. .enable_mask = BIT(0),
  1966. .hw.init = &(struct clk_init_data)
  1967. {
  1968. .name = "gcc_usb_hs_system_clk",
  1969. .parent_names = (const char *[]) {
  1970. "usb_hs_system_clk_src",
  1971. },
  1972. .num_parents = 1,
  1973. .flags = CLK_SET_RATE_PARENT,
  1974. .ops = &clk_branch2_ops,
  1975. },
  1976. },
  1977. };
  1978. static struct clk_regmap *gcc_msm8994_clocks[] = {
  1979. [GPLL0_EARLY] = &gpll0_early.clkr,
  1980. [GPLL0] = &gpll0.clkr,
  1981. [GPLL4_EARLY] = &gpll4_early.clkr,
  1982. [GPLL4] = &gpll4.clkr,
  1983. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  1984. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  1985. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  1986. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  1987. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  1988. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  1989. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  1990. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  1991. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  1992. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  1993. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  1994. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  1995. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  1996. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  1997. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  1998. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  1999. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2000. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2001. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2002. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2003. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2004. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2005. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2006. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2007. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2008. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2009. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2010. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2011. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2012. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2013. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2014. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2015. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2016. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2017. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2018. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2019. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2020. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2021. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2022. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2023. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2024. [PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  2025. [PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  2026. [PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
  2027. [PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
  2028. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2029. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2030. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2031. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2032. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2033. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2034. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2035. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2036. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2037. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2038. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2039. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2040. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2041. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2042. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2043. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2044. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2045. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2046. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2047. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2048. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2049. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2050. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2051. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2052. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2053. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  2054. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  2055. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  2056. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2057. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2058. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2059. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2060. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2061. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2062. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2063. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2064. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2065. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  2066. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  2067. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  2068. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  2069. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2070. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2071. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  2072. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  2073. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  2074. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  2075. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2076. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2077. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2078. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2079. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2080. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  2081. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  2082. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2083. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2084. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2085. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2086. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2087. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  2088. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  2089. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  2090. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  2091. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  2092. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  2093. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2094. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2095. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2096. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2097. };
  2098. static const struct regmap_config gcc_msm8994_regmap_config = {
  2099. .reg_bits = 32,
  2100. .reg_stride = 4,
  2101. .val_bits = 32,
  2102. .max_register = 0x2000,
  2103. .fast_io = true,
  2104. };
  2105. static const struct qcom_cc_desc gcc_msm8994_desc = {
  2106. .config = &gcc_msm8994_regmap_config,
  2107. .clks = gcc_msm8994_clocks,
  2108. .num_clks = ARRAY_SIZE(gcc_msm8994_clocks),
  2109. };
  2110. static const struct of_device_id gcc_msm8994_match_table[] = {
  2111. { .compatible = "qcom,gcc-msm8994" },
  2112. {}
  2113. };
  2114. MODULE_DEVICE_TABLE(of, gcc_msm8994_match_table);
  2115. static int gcc_msm8994_probe(struct platform_device *pdev)
  2116. {
  2117. struct device *dev = &pdev->dev;
  2118. struct clk *clk;
  2119. clk = devm_clk_register(dev, &xo.hw);
  2120. if (IS_ERR(clk))
  2121. return PTR_ERR(clk);
  2122. return qcom_cc_probe(pdev, &gcc_msm8994_desc);
  2123. }
  2124. static struct platform_driver gcc_msm8994_driver = {
  2125. .probe = gcc_msm8994_probe,
  2126. .driver = {
  2127. .name = "gcc-msm8994",
  2128. .of_match_table = gcc_msm8994_match_table,
  2129. },
  2130. };
  2131. static int __init gcc_msm8994_init(void)
  2132. {
  2133. return platform_driver_register(&gcc_msm8994_driver);
  2134. }
  2135. core_initcall(gcc_msm8994_init);
  2136. static void __exit gcc_msm8994_exit(void)
  2137. {
  2138. platform_driver_unregister(&gcc_msm8994_driver);
  2139. }
  2140. module_exit(gcc_msm8994_exit);
  2141. MODULE_DESCRIPTION("Qualcomm GCC MSM8994 Driver");
  2142. MODULE_LICENSE("GPL v2");
  2143. MODULE_ALIAS("platform:gcc-msm8994");