common.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/export.h>
  14. #include <linux/module.h>
  15. #include <linux/regmap.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/reset-controller.h>
  19. #include <linux/of.h>
  20. #include "common.h"
  21. #include "clk-rcg.h"
  22. #include "clk-regmap.h"
  23. #include "reset.h"
  24. #include "gdsc.h"
  25. struct qcom_cc {
  26. struct qcom_reset_controller reset;
  27. struct clk_regmap **rclks;
  28. size_t num_rclks;
  29. };
  30. const
  31. struct freq_tbl *qcom_find_freq(const struct freq_tbl *f, unsigned long rate)
  32. {
  33. if (!f)
  34. return NULL;
  35. for (; f->freq; f++)
  36. if (rate <= f->freq)
  37. return f;
  38. /* Default to our fastest rate */
  39. return f - 1;
  40. }
  41. EXPORT_SYMBOL_GPL(qcom_find_freq);
  42. const struct freq_tbl *qcom_find_freq_floor(const struct freq_tbl *f,
  43. unsigned long rate)
  44. {
  45. const struct freq_tbl *best = NULL;
  46. for ( ; f->freq; f++) {
  47. if (rate >= f->freq)
  48. best = f;
  49. else
  50. break;
  51. }
  52. return best;
  53. }
  54. EXPORT_SYMBOL_GPL(qcom_find_freq_floor);
  55. int qcom_find_src_index(struct clk_hw *hw, const struct parent_map *map, u8 src)
  56. {
  57. int i, num_parents = clk_hw_get_num_parents(hw);
  58. for (i = 0; i < num_parents; i++)
  59. if (src == map[i].src)
  60. return i;
  61. return -ENOENT;
  62. }
  63. EXPORT_SYMBOL_GPL(qcom_find_src_index);
  64. struct regmap *
  65. qcom_cc_map(struct platform_device *pdev, const struct qcom_cc_desc *desc)
  66. {
  67. void __iomem *base;
  68. struct resource *res;
  69. struct device *dev = &pdev->dev;
  70. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  71. base = devm_ioremap_resource(dev, res);
  72. if (IS_ERR(base))
  73. return ERR_CAST(base);
  74. return devm_regmap_init_mmio(dev, base, desc->config);
  75. }
  76. EXPORT_SYMBOL_GPL(qcom_cc_map);
  77. void
  78. qcom_pll_set_fsm_mode(struct regmap *map, u32 reg, u8 bias_count, u8 lock_count)
  79. {
  80. u32 val;
  81. u32 mask;
  82. /* De-assert reset to FSM */
  83. regmap_update_bits(map, reg, PLL_VOTE_FSM_RESET, 0);
  84. /* Program bias count and lock count */
  85. val = bias_count << PLL_BIAS_COUNT_SHIFT |
  86. lock_count << PLL_LOCK_COUNT_SHIFT;
  87. mask = PLL_BIAS_COUNT_MASK << PLL_BIAS_COUNT_SHIFT;
  88. mask |= PLL_LOCK_COUNT_MASK << PLL_LOCK_COUNT_SHIFT;
  89. regmap_update_bits(map, reg, mask, val);
  90. /* Enable PLL FSM voting */
  91. regmap_update_bits(map, reg, PLL_VOTE_FSM_ENA, PLL_VOTE_FSM_ENA);
  92. }
  93. EXPORT_SYMBOL_GPL(qcom_pll_set_fsm_mode);
  94. static void qcom_cc_del_clk_provider(void *data)
  95. {
  96. of_clk_del_provider(data);
  97. }
  98. static void qcom_cc_reset_unregister(void *data)
  99. {
  100. reset_controller_unregister(data);
  101. }
  102. static void qcom_cc_gdsc_unregister(void *data)
  103. {
  104. gdsc_unregister(data);
  105. }
  106. /*
  107. * Backwards compatibility with old DTs. Register a pass-through factor 1/1
  108. * clock to translate 'path' clk into 'name' clk and regsiter the 'path'
  109. * clk as a fixed rate clock if it isn't present.
  110. */
  111. static int _qcom_cc_register_board_clk(struct device *dev, const char *path,
  112. const char *name, unsigned long rate,
  113. bool add_factor)
  114. {
  115. struct device_node *node = NULL;
  116. struct device_node *clocks_node;
  117. struct clk_fixed_factor *factor;
  118. struct clk_fixed_rate *fixed;
  119. struct clk_init_data init_data = { };
  120. int ret;
  121. clocks_node = of_find_node_by_path("/clocks");
  122. if (clocks_node)
  123. node = of_find_node_by_name(clocks_node, path);
  124. of_node_put(clocks_node);
  125. if (!node) {
  126. fixed = devm_kzalloc(dev, sizeof(*fixed), GFP_KERNEL);
  127. if (!fixed)
  128. return -EINVAL;
  129. fixed->fixed_rate = rate;
  130. fixed->hw.init = &init_data;
  131. init_data.name = path;
  132. init_data.ops = &clk_fixed_rate_ops;
  133. ret = devm_clk_hw_register(dev, &fixed->hw);
  134. if (ret)
  135. return ret;
  136. }
  137. of_node_put(node);
  138. if (add_factor) {
  139. factor = devm_kzalloc(dev, sizeof(*factor), GFP_KERNEL);
  140. if (!factor)
  141. return -EINVAL;
  142. factor->mult = factor->div = 1;
  143. factor->hw.init = &init_data;
  144. init_data.name = name;
  145. init_data.parent_names = &path;
  146. init_data.num_parents = 1;
  147. init_data.flags = 0;
  148. init_data.ops = &clk_fixed_factor_ops;
  149. ret = devm_clk_hw_register(dev, &factor->hw);
  150. if (ret)
  151. return ret;
  152. }
  153. return 0;
  154. }
  155. int qcom_cc_register_board_clk(struct device *dev, const char *path,
  156. const char *name, unsigned long rate)
  157. {
  158. bool add_factor = true;
  159. /*
  160. * TODO: The RPM clock driver currently does not support the xo clock.
  161. * When xo is added to the RPM clock driver, we should change this
  162. * function to skip registration of xo factor clocks.
  163. */
  164. return _qcom_cc_register_board_clk(dev, path, name, rate, add_factor);
  165. }
  166. EXPORT_SYMBOL_GPL(qcom_cc_register_board_clk);
  167. int qcom_cc_register_sleep_clk(struct device *dev)
  168. {
  169. return _qcom_cc_register_board_clk(dev, "sleep_clk", "sleep_clk_src",
  170. 32768, true);
  171. }
  172. EXPORT_SYMBOL_GPL(qcom_cc_register_sleep_clk);
  173. static struct clk_hw *qcom_cc_clk_hw_get(struct of_phandle_args *clkspec,
  174. void *data)
  175. {
  176. struct qcom_cc *cc = data;
  177. unsigned int idx = clkspec->args[0];
  178. if (idx >= cc->num_rclks) {
  179. pr_err("%s: invalid index %u\n", __func__, idx);
  180. return ERR_PTR(-EINVAL);
  181. }
  182. return cc->rclks[idx] ? &cc->rclks[idx]->hw : ERR_PTR(-ENOENT);
  183. }
  184. int qcom_cc_really_probe(struct platform_device *pdev,
  185. const struct qcom_cc_desc *desc, struct regmap *regmap)
  186. {
  187. int i, ret;
  188. struct device *dev = &pdev->dev;
  189. struct qcom_reset_controller *reset;
  190. struct qcom_cc *cc;
  191. struct gdsc_desc *scd;
  192. size_t num_clks = desc->num_clks;
  193. struct clk_regmap **rclks = desc->clks;
  194. cc = devm_kzalloc(dev, sizeof(*cc), GFP_KERNEL);
  195. if (!cc)
  196. return -ENOMEM;
  197. cc->rclks = rclks;
  198. cc->num_rclks = num_clks;
  199. for (i = 0; i < num_clks; i++) {
  200. if (!rclks[i])
  201. continue;
  202. ret = devm_clk_register_regmap(dev, rclks[i]);
  203. if (ret)
  204. return ret;
  205. }
  206. ret = of_clk_add_hw_provider(dev->of_node, qcom_cc_clk_hw_get, cc);
  207. if (ret)
  208. return ret;
  209. ret = devm_add_action_or_reset(dev, qcom_cc_del_clk_provider,
  210. pdev->dev.of_node);
  211. if (ret)
  212. return ret;
  213. reset = &cc->reset;
  214. reset->rcdev.of_node = dev->of_node;
  215. reset->rcdev.ops = &qcom_reset_ops;
  216. reset->rcdev.owner = dev->driver->owner;
  217. reset->rcdev.nr_resets = desc->num_resets;
  218. reset->regmap = regmap;
  219. reset->reset_map = desc->resets;
  220. ret = reset_controller_register(&reset->rcdev);
  221. if (ret)
  222. return ret;
  223. ret = devm_add_action_or_reset(dev, qcom_cc_reset_unregister,
  224. &reset->rcdev);
  225. if (ret)
  226. return ret;
  227. if (desc->gdscs && desc->num_gdscs) {
  228. scd = devm_kzalloc(dev, sizeof(*scd), GFP_KERNEL);
  229. if (!scd)
  230. return -ENOMEM;
  231. scd->dev = dev;
  232. scd->scs = desc->gdscs;
  233. scd->num = desc->num_gdscs;
  234. ret = gdsc_register(scd, &reset->rcdev, regmap);
  235. if (ret)
  236. return ret;
  237. ret = devm_add_action_or_reset(dev, qcom_cc_gdsc_unregister,
  238. scd);
  239. if (ret)
  240. return ret;
  241. }
  242. return 0;
  243. }
  244. EXPORT_SYMBOL_GPL(qcom_cc_really_probe);
  245. int qcom_cc_probe(struct platform_device *pdev, const struct qcom_cc_desc *desc)
  246. {
  247. struct regmap *regmap;
  248. regmap = qcom_cc_map(pdev, desc);
  249. if (IS_ERR(regmap))
  250. return PTR_ERR(regmap);
  251. return qcom_cc_really_probe(pdev, desc, regmap);
  252. }
  253. EXPORT_SYMBOL_GPL(qcom_cc_probe);
  254. MODULE_LICENSE("GPL v2");