clk-bcm2835.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983
  1. /*
  2. * Copyright (C) 2010,2015 Broadcom
  3. * Copyright (C) 2012 Stephen Warren
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. */
  16. /**
  17. * DOC: BCM2835 CPRMAN (clock manager for the "audio" domain)
  18. *
  19. * The clock tree on the 2835 has several levels. There's a root
  20. * oscillator running at 19.2Mhz. After the oscillator there are 5
  21. * PLLs, roughly divided as "camera", "ARM", "core", "DSI displays",
  22. * and "HDMI displays". Those 5 PLLs each can divide their output to
  23. * produce up to 4 channels. Finally, there is the level of clocks to
  24. * be consumed by other hardware components (like "H264" or "HDMI
  25. * state machine"), which divide off of some subset of the PLL
  26. * channels.
  27. *
  28. * All of the clocks in the tree are exposed in the DT, because the DT
  29. * may want to make assignments of the final layer of clocks to the
  30. * PLL channels, and some components of the hardware will actually
  31. * skip layers of the tree (for example, the pixel clock comes
  32. * directly from the PLLH PIX channel without using a CM_*CTL clock
  33. * generator).
  34. */
  35. #include <linux/clk-provider.h>
  36. #include <linux/clkdev.h>
  37. #include <linux/clk.h>
  38. #include <linux/clk/bcm2835.h>
  39. #include <linux/debugfs.h>
  40. #include <linux/module.h>
  41. #include <linux/of.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/slab.h>
  44. #include <dt-bindings/clock/bcm2835.h>
  45. #define CM_PASSWORD 0x5a000000
  46. #define CM_GNRICCTL 0x000
  47. #define CM_GNRICDIV 0x004
  48. # define CM_DIV_FRAC_BITS 12
  49. # define CM_DIV_FRAC_MASK GENMASK(CM_DIV_FRAC_BITS - 1, 0)
  50. #define CM_VPUCTL 0x008
  51. #define CM_VPUDIV 0x00c
  52. #define CM_SYSCTL 0x010
  53. #define CM_SYSDIV 0x014
  54. #define CM_PERIACTL 0x018
  55. #define CM_PERIADIV 0x01c
  56. #define CM_PERIICTL 0x020
  57. #define CM_PERIIDIV 0x024
  58. #define CM_H264CTL 0x028
  59. #define CM_H264DIV 0x02c
  60. #define CM_ISPCTL 0x030
  61. #define CM_ISPDIV 0x034
  62. #define CM_V3DCTL 0x038
  63. #define CM_V3DDIV 0x03c
  64. #define CM_CAM0CTL 0x040
  65. #define CM_CAM0DIV 0x044
  66. #define CM_CAM1CTL 0x048
  67. #define CM_CAM1DIV 0x04c
  68. #define CM_CCP2CTL 0x050
  69. #define CM_CCP2DIV 0x054
  70. #define CM_DSI0ECTL 0x058
  71. #define CM_DSI0EDIV 0x05c
  72. #define CM_DSI0PCTL 0x060
  73. #define CM_DSI0PDIV 0x064
  74. #define CM_DPICTL 0x068
  75. #define CM_DPIDIV 0x06c
  76. #define CM_GP0CTL 0x070
  77. #define CM_GP0DIV 0x074
  78. #define CM_GP1CTL 0x078
  79. #define CM_GP1DIV 0x07c
  80. #define CM_GP2CTL 0x080
  81. #define CM_GP2DIV 0x084
  82. #define CM_HSMCTL 0x088
  83. #define CM_HSMDIV 0x08c
  84. #define CM_OTPCTL 0x090
  85. #define CM_OTPDIV 0x094
  86. #define CM_PCMCTL 0x098
  87. #define CM_PCMDIV 0x09c
  88. #define CM_PWMCTL 0x0a0
  89. #define CM_PWMDIV 0x0a4
  90. #define CM_SLIMCTL 0x0a8
  91. #define CM_SLIMDIV 0x0ac
  92. #define CM_SMICTL 0x0b0
  93. #define CM_SMIDIV 0x0b4
  94. /* no definition for 0x0b8 and 0x0bc */
  95. #define CM_TCNTCTL 0x0c0
  96. #define CM_TCNTDIV 0x0c4
  97. #define CM_TECCTL 0x0c8
  98. #define CM_TECDIV 0x0cc
  99. #define CM_TD0CTL 0x0d0
  100. #define CM_TD0DIV 0x0d4
  101. #define CM_TD1CTL 0x0d8
  102. #define CM_TD1DIV 0x0dc
  103. #define CM_TSENSCTL 0x0e0
  104. #define CM_TSENSDIV 0x0e4
  105. #define CM_TIMERCTL 0x0e8
  106. #define CM_TIMERDIV 0x0ec
  107. #define CM_UARTCTL 0x0f0
  108. #define CM_UARTDIV 0x0f4
  109. #define CM_VECCTL 0x0f8
  110. #define CM_VECDIV 0x0fc
  111. #define CM_PULSECTL 0x190
  112. #define CM_PULSEDIV 0x194
  113. #define CM_SDCCTL 0x1a8
  114. #define CM_SDCDIV 0x1ac
  115. #define CM_ARMCTL 0x1b0
  116. #define CM_AVEOCTL 0x1b8
  117. #define CM_AVEODIV 0x1bc
  118. #define CM_EMMCCTL 0x1c0
  119. #define CM_EMMCDIV 0x1c4
  120. /* General bits for the CM_*CTL regs */
  121. # define CM_ENABLE BIT(4)
  122. # define CM_KILL BIT(5)
  123. # define CM_GATE_BIT 6
  124. # define CM_GATE BIT(CM_GATE_BIT)
  125. # define CM_BUSY BIT(7)
  126. # define CM_BUSYD BIT(8)
  127. # define CM_FRAC BIT(9)
  128. # define CM_SRC_SHIFT 0
  129. # define CM_SRC_BITS 4
  130. # define CM_SRC_MASK 0xf
  131. # define CM_SRC_GND 0
  132. # define CM_SRC_OSC 1
  133. # define CM_SRC_TESTDEBUG0 2
  134. # define CM_SRC_TESTDEBUG1 3
  135. # define CM_SRC_PLLA_CORE 4
  136. # define CM_SRC_PLLA_PER 4
  137. # define CM_SRC_PLLC_CORE0 5
  138. # define CM_SRC_PLLC_PER 5
  139. # define CM_SRC_PLLC_CORE1 8
  140. # define CM_SRC_PLLD_CORE 6
  141. # define CM_SRC_PLLD_PER 6
  142. # define CM_SRC_PLLH_AUX 7
  143. # define CM_SRC_PLLC_CORE1 8
  144. # define CM_SRC_PLLC_CORE2 9
  145. #define CM_OSCCOUNT 0x100
  146. #define CM_PLLA 0x104
  147. # define CM_PLL_ANARST BIT(8)
  148. # define CM_PLLA_HOLDPER BIT(7)
  149. # define CM_PLLA_LOADPER BIT(6)
  150. # define CM_PLLA_HOLDCORE BIT(5)
  151. # define CM_PLLA_LOADCORE BIT(4)
  152. # define CM_PLLA_HOLDCCP2 BIT(3)
  153. # define CM_PLLA_LOADCCP2 BIT(2)
  154. # define CM_PLLA_HOLDDSI0 BIT(1)
  155. # define CM_PLLA_LOADDSI0 BIT(0)
  156. #define CM_PLLC 0x108
  157. # define CM_PLLC_HOLDPER BIT(7)
  158. # define CM_PLLC_LOADPER BIT(6)
  159. # define CM_PLLC_HOLDCORE2 BIT(5)
  160. # define CM_PLLC_LOADCORE2 BIT(4)
  161. # define CM_PLLC_HOLDCORE1 BIT(3)
  162. # define CM_PLLC_LOADCORE1 BIT(2)
  163. # define CM_PLLC_HOLDCORE0 BIT(1)
  164. # define CM_PLLC_LOADCORE0 BIT(0)
  165. #define CM_PLLD 0x10c
  166. # define CM_PLLD_HOLDPER BIT(7)
  167. # define CM_PLLD_LOADPER BIT(6)
  168. # define CM_PLLD_HOLDCORE BIT(5)
  169. # define CM_PLLD_LOADCORE BIT(4)
  170. # define CM_PLLD_HOLDDSI1 BIT(3)
  171. # define CM_PLLD_LOADDSI1 BIT(2)
  172. # define CM_PLLD_HOLDDSI0 BIT(1)
  173. # define CM_PLLD_LOADDSI0 BIT(0)
  174. #define CM_PLLH 0x110
  175. # define CM_PLLH_LOADRCAL BIT(2)
  176. # define CM_PLLH_LOADAUX BIT(1)
  177. # define CM_PLLH_LOADPIX BIT(0)
  178. #define CM_LOCK 0x114
  179. # define CM_LOCK_FLOCKH BIT(12)
  180. # define CM_LOCK_FLOCKD BIT(11)
  181. # define CM_LOCK_FLOCKC BIT(10)
  182. # define CM_LOCK_FLOCKB BIT(9)
  183. # define CM_LOCK_FLOCKA BIT(8)
  184. #define CM_EVENT 0x118
  185. #define CM_DSI1ECTL 0x158
  186. #define CM_DSI1EDIV 0x15c
  187. #define CM_DSI1PCTL 0x160
  188. #define CM_DSI1PDIV 0x164
  189. #define CM_DFTCTL 0x168
  190. #define CM_DFTDIV 0x16c
  191. #define CM_PLLB 0x170
  192. # define CM_PLLB_HOLDARM BIT(1)
  193. # define CM_PLLB_LOADARM BIT(0)
  194. #define A2W_PLLA_CTRL 0x1100
  195. #define A2W_PLLC_CTRL 0x1120
  196. #define A2W_PLLD_CTRL 0x1140
  197. #define A2W_PLLH_CTRL 0x1160
  198. #define A2W_PLLB_CTRL 0x11e0
  199. # define A2W_PLL_CTRL_PRST_DISABLE BIT(17)
  200. # define A2W_PLL_CTRL_PWRDN BIT(16)
  201. # define A2W_PLL_CTRL_PDIV_MASK 0x000007000
  202. # define A2W_PLL_CTRL_PDIV_SHIFT 12
  203. # define A2W_PLL_CTRL_NDIV_MASK 0x0000003ff
  204. # define A2W_PLL_CTRL_NDIV_SHIFT 0
  205. #define A2W_PLLA_ANA0 0x1010
  206. #define A2W_PLLC_ANA0 0x1030
  207. #define A2W_PLLD_ANA0 0x1050
  208. #define A2W_PLLH_ANA0 0x1070
  209. #define A2W_PLLB_ANA0 0x10f0
  210. #define A2W_PLL_KA_SHIFT 7
  211. #define A2W_PLL_KA_MASK GENMASK(9, 7)
  212. #define A2W_PLL_KI_SHIFT 19
  213. #define A2W_PLL_KI_MASK GENMASK(21, 19)
  214. #define A2W_PLL_KP_SHIFT 15
  215. #define A2W_PLL_KP_MASK GENMASK(18, 15)
  216. #define A2W_PLLH_KA_SHIFT 19
  217. #define A2W_PLLH_KA_MASK GENMASK(21, 19)
  218. #define A2W_PLLH_KI_LOW_SHIFT 22
  219. #define A2W_PLLH_KI_LOW_MASK GENMASK(23, 22)
  220. #define A2W_PLLH_KI_HIGH_SHIFT 0
  221. #define A2W_PLLH_KI_HIGH_MASK GENMASK(0, 0)
  222. #define A2W_PLLH_KP_SHIFT 1
  223. #define A2W_PLLH_KP_MASK GENMASK(4, 1)
  224. #define A2W_XOSC_CTRL 0x1190
  225. # define A2W_XOSC_CTRL_PLLB_ENABLE BIT(7)
  226. # define A2W_XOSC_CTRL_PLLA_ENABLE BIT(6)
  227. # define A2W_XOSC_CTRL_PLLD_ENABLE BIT(5)
  228. # define A2W_XOSC_CTRL_DDR_ENABLE BIT(4)
  229. # define A2W_XOSC_CTRL_CPR1_ENABLE BIT(3)
  230. # define A2W_XOSC_CTRL_USB_ENABLE BIT(2)
  231. # define A2W_XOSC_CTRL_HDMI_ENABLE BIT(1)
  232. # define A2W_XOSC_CTRL_PLLC_ENABLE BIT(0)
  233. #define A2W_PLLA_FRAC 0x1200
  234. #define A2W_PLLC_FRAC 0x1220
  235. #define A2W_PLLD_FRAC 0x1240
  236. #define A2W_PLLH_FRAC 0x1260
  237. #define A2W_PLLB_FRAC 0x12e0
  238. # define A2W_PLL_FRAC_MASK ((1 << A2W_PLL_FRAC_BITS) - 1)
  239. # define A2W_PLL_FRAC_BITS 20
  240. #define A2W_PLL_CHANNEL_DISABLE BIT(8)
  241. #define A2W_PLL_DIV_BITS 8
  242. #define A2W_PLL_DIV_SHIFT 0
  243. #define A2W_PLLA_DSI0 0x1300
  244. #define A2W_PLLA_CORE 0x1400
  245. #define A2W_PLLA_PER 0x1500
  246. #define A2W_PLLA_CCP2 0x1600
  247. #define A2W_PLLC_CORE2 0x1320
  248. #define A2W_PLLC_CORE1 0x1420
  249. #define A2W_PLLC_PER 0x1520
  250. #define A2W_PLLC_CORE0 0x1620
  251. #define A2W_PLLD_DSI0 0x1340
  252. #define A2W_PLLD_CORE 0x1440
  253. #define A2W_PLLD_PER 0x1540
  254. #define A2W_PLLD_DSI1 0x1640
  255. #define A2W_PLLH_AUX 0x1360
  256. #define A2W_PLLH_RCAL 0x1460
  257. #define A2W_PLLH_PIX 0x1560
  258. #define A2W_PLLH_STS 0x1660
  259. #define A2W_PLLH_CTRLR 0x1960
  260. #define A2W_PLLH_FRACR 0x1a60
  261. #define A2W_PLLH_AUXR 0x1b60
  262. #define A2W_PLLH_RCALR 0x1c60
  263. #define A2W_PLLH_PIXR 0x1d60
  264. #define A2W_PLLH_STSR 0x1e60
  265. #define A2W_PLLB_ARM 0x13e0
  266. #define A2W_PLLB_SP0 0x14e0
  267. #define A2W_PLLB_SP1 0x15e0
  268. #define A2W_PLLB_SP2 0x16e0
  269. #define LOCK_TIMEOUT_NS 100000000
  270. #define BCM2835_MAX_FB_RATE 1750000000u
  271. struct bcm2835_cprman {
  272. struct device *dev;
  273. void __iomem *regs;
  274. spinlock_t regs_lock; /* spinlock for all clocks */
  275. const char *osc_name;
  276. /* Must be last */
  277. struct clk_hw_onecell_data onecell;
  278. };
  279. static inline void cprman_write(struct bcm2835_cprman *cprman, u32 reg, u32 val)
  280. {
  281. writel(CM_PASSWORD | val, cprman->regs + reg);
  282. }
  283. static inline u32 cprman_read(struct bcm2835_cprman *cprman, u32 reg)
  284. {
  285. return readl(cprman->regs + reg);
  286. }
  287. static int bcm2835_debugfs_regset(struct bcm2835_cprman *cprman, u32 base,
  288. struct debugfs_reg32 *regs, size_t nregs,
  289. struct dentry *dentry)
  290. {
  291. struct dentry *regdump;
  292. struct debugfs_regset32 *regset;
  293. regset = devm_kzalloc(cprman->dev, sizeof(*regset), GFP_KERNEL);
  294. if (!regset)
  295. return -ENOMEM;
  296. regset->regs = regs;
  297. regset->nregs = nregs;
  298. regset->base = cprman->regs + base;
  299. regdump = debugfs_create_regset32("regdump", S_IRUGO, dentry,
  300. regset);
  301. return regdump ? 0 : -ENOMEM;
  302. }
  303. /*
  304. * These are fixed clocks. They're probably not all root clocks and it may
  305. * be possible to turn them on and off but until this is mapped out better
  306. * it's the only way they can be used.
  307. */
  308. void __init bcm2835_init_clocks(void)
  309. {
  310. struct clk_hw *hw;
  311. int ret;
  312. hw = clk_hw_register_fixed_rate(NULL, "apb_pclk", NULL, 0, 126000000);
  313. if (IS_ERR(hw))
  314. pr_err("apb_pclk not registered\n");
  315. hw = clk_hw_register_fixed_rate(NULL, "uart0_pclk", NULL, 0, 3000000);
  316. if (IS_ERR(hw))
  317. pr_err("uart0_pclk not registered\n");
  318. ret = clk_hw_register_clkdev(hw, NULL, "20201000.uart");
  319. if (ret)
  320. pr_err("uart0_pclk alias not registered\n");
  321. hw = clk_hw_register_fixed_rate(NULL, "uart1_pclk", NULL, 0, 125000000);
  322. if (IS_ERR(hw))
  323. pr_err("uart1_pclk not registered\n");
  324. ret = clk_hw_register_clkdev(hw, NULL, "20215000.uart");
  325. if (ret)
  326. pr_err("uart1_pclk alias not registered\n");
  327. }
  328. struct bcm2835_pll_data {
  329. const char *name;
  330. u32 cm_ctrl_reg;
  331. u32 a2w_ctrl_reg;
  332. u32 frac_reg;
  333. u32 ana_reg_base;
  334. u32 reference_enable_mask;
  335. /* Bit in CM_LOCK to indicate when the PLL has locked. */
  336. u32 lock_mask;
  337. const struct bcm2835_pll_ana_bits *ana;
  338. unsigned long min_rate;
  339. unsigned long max_rate;
  340. /*
  341. * Highest rate for the VCO before we have to use the
  342. * pre-divide-by-2.
  343. */
  344. unsigned long max_fb_rate;
  345. };
  346. struct bcm2835_pll_ana_bits {
  347. u32 mask0;
  348. u32 set0;
  349. u32 mask1;
  350. u32 set1;
  351. u32 mask3;
  352. u32 set3;
  353. u32 fb_prediv_mask;
  354. };
  355. static const struct bcm2835_pll_ana_bits bcm2835_ana_default = {
  356. .mask0 = 0,
  357. .set0 = 0,
  358. .mask1 = (u32)~(A2W_PLL_KI_MASK | A2W_PLL_KP_MASK),
  359. .set1 = (2 << A2W_PLL_KI_SHIFT) | (8 << A2W_PLL_KP_SHIFT),
  360. .mask3 = (u32)~A2W_PLL_KA_MASK,
  361. .set3 = (2 << A2W_PLL_KA_SHIFT),
  362. .fb_prediv_mask = BIT(14),
  363. };
  364. static const struct bcm2835_pll_ana_bits bcm2835_ana_pllh = {
  365. .mask0 = (u32)~(A2W_PLLH_KA_MASK | A2W_PLLH_KI_LOW_MASK),
  366. .set0 = (2 << A2W_PLLH_KA_SHIFT) | (2 << A2W_PLLH_KI_LOW_SHIFT),
  367. .mask1 = (u32)~(A2W_PLLH_KI_HIGH_MASK | A2W_PLLH_KP_MASK),
  368. .set1 = (6 << A2W_PLLH_KP_SHIFT),
  369. .mask3 = 0,
  370. .set3 = 0,
  371. .fb_prediv_mask = BIT(11),
  372. };
  373. struct bcm2835_pll_divider_data {
  374. const char *name;
  375. const char *source_pll;
  376. u32 cm_reg;
  377. u32 a2w_reg;
  378. u32 load_mask;
  379. u32 hold_mask;
  380. u32 fixed_divider;
  381. };
  382. struct bcm2835_clock_data {
  383. const char *name;
  384. const char *const *parents;
  385. int num_mux_parents;
  386. /* Bitmap encoding which parents accept rate change propagation. */
  387. unsigned int set_rate_parent;
  388. u32 ctl_reg;
  389. u32 div_reg;
  390. /* Number of integer bits in the divider */
  391. u32 int_bits;
  392. /* Number of fractional bits in the divider */
  393. u32 frac_bits;
  394. u32 flags;
  395. bool is_vpu_clock;
  396. bool is_mash_clock;
  397. };
  398. struct bcm2835_gate_data {
  399. const char *name;
  400. const char *parent;
  401. u32 ctl_reg;
  402. };
  403. struct bcm2835_pll {
  404. struct clk_hw hw;
  405. struct bcm2835_cprman *cprman;
  406. const struct bcm2835_pll_data *data;
  407. };
  408. static int bcm2835_pll_is_on(struct clk_hw *hw)
  409. {
  410. struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
  411. struct bcm2835_cprman *cprman = pll->cprman;
  412. const struct bcm2835_pll_data *data = pll->data;
  413. return cprman_read(cprman, data->a2w_ctrl_reg) &
  414. A2W_PLL_CTRL_PRST_DISABLE;
  415. }
  416. static void bcm2835_pll_choose_ndiv_and_fdiv(unsigned long rate,
  417. unsigned long parent_rate,
  418. u32 *ndiv, u32 *fdiv)
  419. {
  420. u64 div;
  421. div = (u64)rate << A2W_PLL_FRAC_BITS;
  422. do_div(div, parent_rate);
  423. *ndiv = div >> A2W_PLL_FRAC_BITS;
  424. *fdiv = div & ((1 << A2W_PLL_FRAC_BITS) - 1);
  425. }
  426. static long bcm2835_pll_rate_from_divisors(unsigned long parent_rate,
  427. u32 ndiv, u32 fdiv, u32 pdiv)
  428. {
  429. u64 rate;
  430. if (pdiv == 0)
  431. return 0;
  432. rate = (u64)parent_rate * ((ndiv << A2W_PLL_FRAC_BITS) + fdiv);
  433. do_div(rate, pdiv);
  434. return rate >> A2W_PLL_FRAC_BITS;
  435. }
  436. static long bcm2835_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  437. unsigned long *parent_rate)
  438. {
  439. struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
  440. const struct bcm2835_pll_data *data = pll->data;
  441. u32 ndiv, fdiv;
  442. rate = clamp(rate, data->min_rate, data->max_rate);
  443. bcm2835_pll_choose_ndiv_and_fdiv(rate, *parent_rate, &ndiv, &fdiv);
  444. return bcm2835_pll_rate_from_divisors(*parent_rate, ndiv, fdiv, 1);
  445. }
  446. static unsigned long bcm2835_pll_get_rate(struct clk_hw *hw,
  447. unsigned long parent_rate)
  448. {
  449. struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
  450. struct bcm2835_cprman *cprman = pll->cprman;
  451. const struct bcm2835_pll_data *data = pll->data;
  452. u32 a2wctrl = cprman_read(cprman, data->a2w_ctrl_reg);
  453. u32 ndiv, pdiv, fdiv;
  454. bool using_prediv;
  455. if (parent_rate == 0)
  456. return 0;
  457. fdiv = cprman_read(cprman, data->frac_reg) & A2W_PLL_FRAC_MASK;
  458. ndiv = (a2wctrl & A2W_PLL_CTRL_NDIV_MASK) >> A2W_PLL_CTRL_NDIV_SHIFT;
  459. pdiv = (a2wctrl & A2W_PLL_CTRL_PDIV_MASK) >> A2W_PLL_CTRL_PDIV_SHIFT;
  460. using_prediv = cprman_read(cprman, data->ana_reg_base + 4) &
  461. data->ana->fb_prediv_mask;
  462. if (using_prediv)
  463. ndiv *= 2;
  464. return bcm2835_pll_rate_from_divisors(parent_rate, ndiv, fdiv, pdiv);
  465. }
  466. static void bcm2835_pll_off(struct clk_hw *hw)
  467. {
  468. struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
  469. struct bcm2835_cprman *cprman = pll->cprman;
  470. const struct bcm2835_pll_data *data = pll->data;
  471. spin_lock(&cprman->regs_lock);
  472. cprman_write(cprman, data->cm_ctrl_reg,
  473. cprman_read(cprman, data->cm_ctrl_reg) |
  474. CM_PLL_ANARST);
  475. cprman_write(cprman, data->a2w_ctrl_reg,
  476. cprman_read(cprman, data->a2w_ctrl_reg) |
  477. A2W_PLL_CTRL_PWRDN);
  478. spin_unlock(&cprman->regs_lock);
  479. }
  480. static int bcm2835_pll_on(struct clk_hw *hw)
  481. {
  482. struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
  483. struct bcm2835_cprman *cprman = pll->cprman;
  484. const struct bcm2835_pll_data *data = pll->data;
  485. ktime_t timeout;
  486. cprman_write(cprman, data->a2w_ctrl_reg,
  487. cprman_read(cprman, data->a2w_ctrl_reg) &
  488. ~A2W_PLL_CTRL_PWRDN);
  489. /* Take the PLL out of reset. */
  490. cprman_write(cprman, data->cm_ctrl_reg,
  491. cprman_read(cprman, data->cm_ctrl_reg) & ~CM_PLL_ANARST);
  492. /* Wait for the PLL to lock. */
  493. timeout = ktime_add_ns(ktime_get(), LOCK_TIMEOUT_NS);
  494. while (!(cprman_read(cprman, CM_LOCK) & data->lock_mask)) {
  495. if (ktime_after(ktime_get(), timeout)) {
  496. dev_err(cprman->dev, "%s: couldn't lock PLL\n",
  497. clk_hw_get_name(hw));
  498. return -ETIMEDOUT;
  499. }
  500. cpu_relax();
  501. }
  502. return 0;
  503. }
  504. static void
  505. bcm2835_pll_write_ana(struct bcm2835_cprman *cprman, u32 ana_reg_base, u32 *ana)
  506. {
  507. int i;
  508. /*
  509. * ANA register setup is done as a series of writes to
  510. * ANA3-ANA0, in that order. This lets us write all 4
  511. * registers as a single cycle of the serdes interface (taking
  512. * 100 xosc clocks), whereas if we were to update ana0, 1, and
  513. * 3 individually through their partial-write registers, each
  514. * would be their own serdes cycle.
  515. */
  516. for (i = 3; i >= 0; i--)
  517. cprman_write(cprman, ana_reg_base + i * 4, ana[i]);
  518. }
  519. static int bcm2835_pll_set_rate(struct clk_hw *hw,
  520. unsigned long rate, unsigned long parent_rate)
  521. {
  522. struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
  523. struct bcm2835_cprman *cprman = pll->cprman;
  524. const struct bcm2835_pll_data *data = pll->data;
  525. bool was_using_prediv, use_fb_prediv, do_ana_setup_first;
  526. u32 ndiv, fdiv, a2w_ctl;
  527. u32 ana[4];
  528. int i;
  529. if (rate > data->max_fb_rate) {
  530. use_fb_prediv = true;
  531. rate /= 2;
  532. } else {
  533. use_fb_prediv = false;
  534. }
  535. bcm2835_pll_choose_ndiv_and_fdiv(rate, parent_rate, &ndiv, &fdiv);
  536. for (i = 3; i >= 0; i--)
  537. ana[i] = cprman_read(cprman, data->ana_reg_base + i * 4);
  538. was_using_prediv = ana[1] & data->ana->fb_prediv_mask;
  539. ana[0] &= ~data->ana->mask0;
  540. ana[0] |= data->ana->set0;
  541. ana[1] &= ~data->ana->mask1;
  542. ana[1] |= data->ana->set1;
  543. ana[3] &= ~data->ana->mask3;
  544. ana[3] |= data->ana->set3;
  545. if (was_using_prediv && !use_fb_prediv) {
  546. ana[1] &= ~data->ana->fb_prediv_mask;
  547. do_ana_setup_first = true;
  548. } else if (!was_using_prediv && use_fb_prediv) {
  549. ana[1] |= data->ana->fb_prediv_mask;
  550. do_ana_setup_first = false;
  551. } else {
  552. do_ana_setup_first = true;
  553. }
  554. /* Unmask the reference clock from the oscillator. */
  555. cprman_write(cprman, A2W_XOSC_CTRL,
  556. cprman_read(cprman, A2W_XOSC_CTRL) |
  557. data->reference_enable_mask);
  558. if (do_ana_setup_first)
  559. bcm2835_pll_write_ana(cprman, data->ana_reg_base, ana);
  560. /* Set the PLL multiplier from the oscillator. */
  561. cprman_write(cprman, data->frac_reg, fdiv);
  562. a2w_ctl = cprman_read(cprman, data->a2w_ctrl_reg);
  563. a2w_ctl &= ~A2W_PLL_CTRL_NDIV_MASK;
  564. a2w_ctl |= ndiv << A2W_PLL_CTRL_NDIV_SHIFT;
  565. a2w_ctl &= ~A2W_PLL_CTRL_PDIV_MASK;
  566. a2w_ctl |= 1 << A2W_PLL_CTRL_PDIV_SHIFT;
  567. cprman_write(cprman, data->a2w_ctrl_reg, a2w_ctl);
  568. if (!do_ana_setup_first)
  569. bcm2835_pll_write_ana(cprman, data->ana_reg_base, ana);
  570. return 0;
  571. }
  572. static int bcm2835_pll_debug_init(struct clk_hw *hw,
  573. struct dentry *dentry)
  574. {
  575. struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
  576. struct bcm2835_cprman *cprman = pll->cprman;
  577. const struct bcm2835_pll_data *data = pll->data;
  578. struct debugfs_reg32 *regs;
  579. regs = devm_kzalloc(cprman->dev, 7 * sizeof(*regs), GFP_KERNEL);
  580. if (!regs)
  581. return -ENOMEM;
  582. regs[0].name = "cm_ctrl";
  583. regs[0].offset = data->cm_ctrl_reg;
  584. regs[1].name = "a2w_ctrl";
  585. regs[1].offset = data->a2w_ctrl_reg;
  586. regs[2].name = "frac";
  587. regs[2].offset = data->frac_reg;
  588. regs[3].name = "ana0";
  589. regs[3].offset = data->ana_reg_base + 0 * 4;
  590. regs[4].name = "ana1";
  591. regs[4].offset = data->ana_reg_base + 1 * 4;
  592. regs[5].name = "ana2";
  593. regs[5].offset = data->ana_reg_base + 2 * 4;
  594. regs[6].name = "ana3";
  595. regs[6].offset = data->ana_reg_base + 3 * 4;
  596. return bcm2835_debugfs_regset(cprman, 0, regs, 7, dentry);
  597. }
  598. static const struct clk_ops bcm2835_pll_clk_ops = {
  599. .is_prepared = bcm2835_pll_is_on,
  600. .prepare = bcm2835_pll_on,
  601. .unprepare = bcm2835_pll_off,
  602. .recalc_rate = bcm2835_pll_get_rate,
  603. .set_rate = bcm2835_pll_set_rate,
  604. .round_rate = bcm2835_pll_round_rate,
  605. .debug_init = bcm2835_pll_debug_init,
  606. };
  607. struct bcm2835_pll_divider {
  608. struct clk_divider div;
  609. struct bcm2835_cprman *cprman;
  610. const struct bcm2835_pll_divider_data *data;
  611. };
  612. static struct bcm2835_pll_divider *
  613. bcm2835_pll_divider_from_hw(struct clk_hw *hw)
  614. {
  615. return container_of(hw, struct bcm2835_pll_divider, div.hw);
  616. }
  617. static int bcm2835_pll_divider_is_on(struct clk_hw *hw)
  618. {
  619. struct bcm2835_pll_divider *divider = bcm2835_pll_divider_from_hw(hw);
  620. struct bcm2835_cprman *cprman = divider->cprman;
  621. const struct bcm2835_pll_divider_data *data = divider->data;
  622. return !(cprman_read(cprman, data->a2w_reg) & A2W_PLL_CHANNEL_DISABLE);
  623. }
  624. static long bcm2835_pll_divider_round_rate(struct clk_hw *hw,
  625. unsigned long rate,
  626. unsigned long *parent_rate)
  627. {
  628. return clk_divider_ops.round_rate(hw, rate, parent_rate);
  629. }
  630. static unsigned long bcm2835_pll_divider_get_rate(struct clk_hw *hw,
  631. unsigned long parent_rate)
  632. {
  633. return clk_divider_ops.recalc_rate(hw, parent_rate);
  634. }
  635. static void bcm2835_pll_divider_off(struct clk_hw *hw)
  636. {
  637. struct bcm2835_pll_divider *divider = bcm2835_pll_divider_from_hw(hw);
  638. struct bcm2835_cprman *cprman = divider->cprman;
  639. const struct bcm2835_pll_divider_data *data = divider->data;
  640. spin_lock(&cprman->regs_lock);
  641. cprman_write(cprman, data->cm_reg,
  642. (cprman_read(cprman, data->cm_reg) &
  643. ~data->load_mask) | data->hold_mask);
  644. cprman_write(cprman, data->a2w_reg,
  645. cprman_read(cprman, data->a2w_reg) |
  646. A2W_PLL_CHANNEL_DISABLE);
  647. spin_unlock(&cprman->regs_lock);
  648. }
  649. static int bcm2835_pll_divider_on(struct clk_hw *hw)
  650. {
  651. struct bcm2835_pll_divider *divider = bcm2835_pll_divider_from_hw(hw);
  652. struct bcm2835_cprman *cprman = divider->cprman;
  653. const struct bcm2835_pll_divider_data *data = divider->data;
  654. spin_lock(&cprman->regs_lock);
  655. cprman_write(cprman, data->a2w_reg,
  656. cprman_read(cprman, data->a2w_reg) &
  657. ~A2W_PLL_CHANNEL_DISABLE);
  658. cprman_write(cprman, data->cm_reg,
  659. cprman_read(cprman, data->cm_reg) & ~data->hold_mask);
  660. spin_unlock(&cprman->regs_lock);
  661. return 0;
  662. }
  663. static int bcm2835_pll_divider_set_rate(struct clk_hw *hw,
  664. unsigned long rate,
  665. unsigned long parent_rate)
  666. {
  667. struct bcm2835_pll_divider *divider = bcm2835_pll_divider_from_hw(hw);
  668. struct bcm2835_cprman *cprman = divider->cprman;
  669. const struct bcm2835_pll_divider_data *data = divider->data;
  670. u32 cm, div, max_div = 1 << A2W_PLL_DIV_BITS;
  671. div = DIV_ROUND_UP_ULL(parent_rate, rate);
  672. div = min(div, max_div);
  673. if (div == max_div)
  674. div = 0;
  675. cprman_write(cprman, data->a2w_reg, div);
  676. cm = cprman_read(cprman, data->cm_reg);
  677. cprman_write(cprman, data->cm_reg, cm | data->load_mask);
  678. cprman_write(cprman, data->cm_reg, cm & ~data->load_mask);
  679. return 0;
  680. }
  681. static int bcm2835_pll_divider_debug_init(struct clk_hw *hw,
  682. struct dentry *dentry)
  683. {
  684. struct bcm2835_pll_divider *divider = bcm2835_pll_divider_from_hw(hw);
  685. struct bcm2835_cprman *cprman = divider->cprman;
  686. const struct bcm2835_pll_divider_data *data = divider->data;
  687. struct debugfs_reg32 *regs;
  688. regs = devm_kzalloc(cprman->dev, 7 * sizeof(*regs), GFP_KERNEL);
  689. if (!regs)
  690. return -ENOMEM;
  691. regs[0].name = "cm";
  692. regs[0].offset = data->cm_reg;
  693. regs[1].name = "a2w";
  694. regs[1].offset = data->a2w_reg;
  695. return bcm2835_debugfs_regset(cprman, 0, regs, 2, dentry);
  696. }
  697. static const struct clk_ops bcm2835_pll_divider_clk_ops = {
  698. .is_prepared = bcm2835_pll_divider_is_on,
  699. .prepare = bcm2835_pll_divider_on,
  700. .unprepare = bcm2835_pll_divider_off,
  701. .recalc_rate = bcm2835_pll_divider_get_rate,
  702. .set_rate = bcm2835_pll_divider_set_rate,
  703. .round_rate = bcm2835_pll_divider_round_rate,
  704. .debug_init = bcm2835_pll_divider_debug_init,
  705. };
  706. /*
  707. * The CM dividers do fixed-point division, so we can't use the
  708. * generic integer divider code like the PLL dividers do (and we can't
  709. * fake it by having some fixed shifts preceding it in the clock tree,
  710. * because we'd run out of bits in a 32-bit unsigned long).
  711. */
  712. struct bcm2835_clock {
  713. struct clk_hw hw;
  714. struct bcm2835_cprman *cprman;
  715. const struct bcm2835_clock_data *data;
  716. };
  717. static struct bcm2835_clock *bcm2835_clock_from_hw(struct clk_hw *hw)
  718. {
  719. return container_of(hw, struct bcm2835_clock, hw);
  720. }
  721. static int bcm2835_clock_is_on(struct clk_hw *hw)
  722. {
  723. struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
  724. struct bcm2835_cprman *cprman = clock->cprman;
  725. const struct bcm2835_clock_data *data = clock->data;
  726. return (cprman_read(cprman, data->ctl_reg) & CM_ENABLE) != 0;
  727. }
  728. static u32 bcm2835_clock_choose_div(struct clk_hw *hw,
  729. unsigned long rate,
  730. unsigned long parent_rate,
  731. bool round_up)
  732. {
  733. struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
  734. const struct bcm2835_clock_data *data = clock->data;
  735. u32 unused_frac_mask =
  736. GENMASK(CM_DIV_FRAC_BITS - data->frac_bits, 0) >> 1;
  737. u64 temp = (u64)parent_rate << CM_DIV_FRAC_BITS;
  738. u64 rem;
  739. u32 div, mindiv, maxdiv;
  740. rem = do_div(temp, rate);
  741. div = temp;
  742. /* Round up and mask off the unused bits */
  743. if (round_up && ((div & unused_frac_mask) != 0 || rem != 0))
  744. div += unused_frac_mask + 1;
  745. div &= ~unused_frac_mask;
  746. /* different clamping limits apply for a mash clock */
  747. if (data->is_mash_clock) {
  748. /* clamp to min divider of 2 */
  749. mindiv = 2 << CM_DIV_FRAC_BITS;
  750. /* clamp to the highest possible integer divider */
  751. maxdiv = (BIT(data->int_bits) - 1) << CM_DIV_FRAC_BITS;
  752. } else {
  753. /* clamp to min divider of 1 */
  754. mindiv = 1 << CM_DIV_FRAC_BITS;
  755. /* clamp to the highest possible fractional divider */
  756. maxdiv = GENMASK(data->int_bits + CM_DIV_FRAC_BITS - 1,
  757. CM_DIV_FRAC_BITS - data->frac_bits);
  758. }
  759. /* apply the clamping limits */
  760. div = max_t(u32, div, mindiv);
  761. div = min_t(u32, div, maxdiv);
  762. return div;
  763. }
  764. static long bcm2835_clock_rate_from_divisor(struct bcm2835_clock *clock,
  765. unsigned long parent_rate,
  766. u32 div)
  767. {
  768. const struct bcm2835_clock_data *data = clock->data;
  769. u64 temp;
  770. /*
  771. * The divisor is a 12.12 fixed point field, but only some of
  772. * the bits are populated in any given clock.
  773. */
  774. div >>= CM_DIV_FRAC_BITS - data->frac_bits;
  775. div &= (1 << (data->int_bits + data->frac_bits)) - 1;
  776. if (div == 0)
  777. return 0;
  778. temp = (u64)parent_rate << data->frac_bits;
  779. do_div(temp, div);
  780. return temp;
  781. }
  782. static unsigned long bcm2835_clock_get_rate(struct clk_hw *hw,
  783. unsigned long parent_rate)
  784. {
  785. struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
  786. struct bcm2835_cprman *cprman = clock->cprman;
  787. const struct bcm2835_clock_data *data = clock->data;
  788. u32 div = cprman_read(cprman, data->div_reg);
  789. return bcm2835_clock_rate_from_divisor(clock, parent_rate, div);
  790. }
  791. static void bcm2835_clock_wait_busy(struct bcm2835_clock *clock)
  792. {
  793. struct bcm2835_cprman *cprman = clock->cprman;
  794. const struct bcm2835_clock_data *data = clock->data;
  795. ktime_t timeout = ktime_add_ns(ktime_get(), LOCK_TIMEOUT_NS);
  796. while (cprman_read(cprman, data->ctl_reg) & CM_BUSY) {
  797. if (ktime_after(ktime_get(), timeout)) {
  798. dev_err(cprman->dev, "%s: couldn't lock PLL\n",
  799. clk_hw_get_name(&clock->hw));
  800. return;
  801. }
  802. cpu_relax();
  803. }
  804. }
  805. static void bcm2835_clock_off(struct clk_hw *hw)
  806. {
  807. struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
  808. struct bcm2835_cprman *cprman = clock->cprman;
  809. const struct bcm2835_clock_data *data = clock->data;
  810. spin_lock(&cprman->regs_lock);
  811. cprman_write(cprman, data->ctl_reg,
  812. cprman_read(cprman, data->ctl_reg) & ~CM_ENABLE);
  813. spin_unlock(&cprman->regs_lock);
  814. /* BUSY will remain high until the divider completes its cycle. */
  815. bcm2835_clock_wait_busy(clock);
  816. }
  817. static int bcm2835_clock_on(struct clk_hw *hw)
  818. {
  819. struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
  820. struct bcm2835_cprman *cprman = clock->cprman;
  821. const struct bcm2835_clock_data *data = clock->data;
  822. spin_lock(&cprman->regs_lock);
  823. cprman_write(cprman, data->ctl_reg,
  824. cprman_read(cprman, data->ctl_reg) |
  825. CM_ENABLE |
  826. CM_GATE);
  827. spin_unlock(&cprman->regs_lock);
  828. return 0;
  829. }
  830. static int bcm2835_clock_set_rate(struct clk_hw *hw,
  831. unsigned long rate, unsigned long parent_rate)
  832. {
  833. struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
  834. struct bcm2835_cprman *cprman = clock->cprman;
  835. const struct bcm2835_clock_data *data = clock->data;
  836. u32 div = bcm2835_clock_choose_div(hw, rate, parent_rate, false);
  837. u32 ctl;
  838. spin_lock(&cprman->regs_lock);
  839. /*
  840. * Setting up frac support
  841. *
  842. * In principle it is recommended to stop/start the clock first,
  843. * but as we set CLK_SET_RATE_GATE during registration of the
  844. * clock this requirement should be take care of by the
  845. * clk-framework.
  846. */
  847. ctl = cprman_read(cprman, data->ctl_reg) & ~CM_FRAC;
  848. ctl |= (div & CM_DIV_FRAC_MASK) ? CM_FRAC : 0;
  849. cprman_write(cprman, data->ctl_reg, ctl);
  850. cprman_write(cprman, data->div_reg, div);
  851. spin_unlock(&cprman->regs_lock);
  852. return 0;
  853. }
  854. static bool
  855. bcm2835_clk_is_pllc(struct clk_hw *hw)
  856. {
  857. if (!hw)
  858. return false;
  859. return strncmp(clk_hw_get_name(hw), "pllc", 4) == 0;
  860. }
  861. static unsigned long bcm2835_clock_choose_div_and_prate(struct clk_hw *hw,
  862. int parent_idx,
  863. unsigned long rate,
  864. u32 *div,
  865. unsigned long *prate)
  866. {
  867. struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
  868. struct bcm2835_cprman *cprman = clock->cprman;
  869. const struct bcm2835_clock_data *data = clock->data;
  870. unsigned long best_rate = 0;
  871. u32 curdiv, mindiv, maxdiv;
  872. struct clk_hw *parent;
  873. parent = clk_hw_get_parent_by_index(hw, parent_idx);
  874. if (!(BIT(parent_idx) & data->set_rate_parent)) {
  875. *prate = clk_hw_get_rate(parent);
  876. *div = bcm2835_clock_choose_div(hw, rate, *prate, true);
  877. return bcm2835_clock_rate_from_divisor(clock, *prate,
  878. *div);
  879. }
  880. if (data->frac_bits)
  881. dev_warn(cprman->dev,
  882. "frac bits are not used when propagating rate change");
  883. /* clamp to min divider of 2 if we're dealing with a mash clock */
  884. mindiv = data->is_mash_clock ? 2 : 1;
  885. maxdiv = BIT(data->int_bits) - 1;
  886. /* TODO: Be smart, and only test a subset of the available divisors. */
  887. for (curdiv = mindiv; curdiv <= maxdiv; curdiv++) {
  888. unsigned long tmp_rate;
  889. tmp_rate = clk_hw_round_rate(parent, rate * curdiv);
  890. tmp_rate /= curdiv;
  891. if (curdiv == mindiv ||
  892. (tmp_rate > best_rate && tmp_rate <= rate))
  893. best_rate = tmp_rate;
  894. if (best_rate == rate)
  895. break;
  896. }
  897. *div = curdiv << CM_DIV_FRAC_BITS;
  898. *prate = curdiv * best_rate;
  899. return best_rate;
  900. }
  901. static int bcm2835_clock_determine_rate(struct clk_hw *hw,
  902. struct clk_rate_request *req)
  903. {
  904. struct clk_hw *parent, *best_parent = NULL;
  905. bool current_parent_is_pllc;
  906. unsigned long rate, best_rate = 0;
  907. unsigned long prate, best_prate = 0;
  908. size_t i;
  909. u32 div;
  910. current_parent_is_pllc = bcm2835_clk_is_pllc(clk_hw_get_parent(hw));
  911. /*
  912. * Select parent clock that results in the closest but lower rate
  913. */
  914. for (i = 0; i < clk_hw_get_num_parents(hw); ++i) {
  915. parent = clk_hw_get_parent_by_index(hw, i);
  916. if (!parent)
  917. continue;
  918. /*
  919. * Don't choose a PLLC-derived clock as our parent
  920. * unless it had been manually set that way. PLLC's
  921. * frequency gets adjusted by the firmware due to
  922. * over-temp or under-voltage conditions, without
  923. * prior notification to our clock consumer.
  924. */
  925. if (bcm2835_clk_is_pllc(parent) && !current_parent_is_pllc)
  926. continue;
  927. rate = bcm2835_clock_choose_div_and_prate(hw, i, req->rate,
  928. &div, &prate);
  929. if (rate > best_rate && rate <= req->rate) {
  930. best_parent = parent;
  931. best_prate = prate;
  932. best_rate = rate;
  933. }
  934. }
  935. if (!best_parent)
  936. return -EINVAL;
  937. req->best_parent_hw = best_parent;
  938. req->best_parent_rate = best_prate;
  939. req->rate = best_rate;
  940. return 0;
  941. }
  942. static int bcm2835_clock_set_parent(struct clk_hw *hw, u8 index)
  943. {
  944. struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
  945. struct bcm2835_cprman *cprman = clock->cprman;
  946. const struct bcm2835_clock_data *data = clock->data;
  947. u8 src = (index << CM_SRC_SHIFT) & CM_SRC_MASK;
  948. cprman_write(cprman, data->ctl_reg, src);
  949. return 0;
  950. }
  951. static u8 bcm2835_clock_get_parent(struct clk_hw *hw)
  952. {
  953. struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
  954. struct bcm2835_cprman *cprman = clock->cprman;
  955. const struct bcm2835_clock_data *data = clock->data;
  956. u32 src = cprman_read(cprman, data->ctl_reg);
  957. return (src & CM_SRC_MASK) >> CM_SRC_SHIFT;
  958. }
  959. static struct debugfs_reg32 bcm2835_debugfs_clock_reg32[] = {
  960. {
  961. .name = "ctl",
  962. .offset = 0,
  963. },
  964. {
  965. .name = "div",
  966. .offset = 4,
  967. },
  968. };
  969. static int bcm2835_clock_debug_init(struct clk_hw *hw,
  970. struct dentry *dentry)
  971. {
  972. struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
  973. struct bcm2835_cprman *cprman = clock->cprman;
  974. const struct bcm2835_clock_data *data = clock->data;
  975. return bcm2835_debugfs_regset(
  976. cprman, data->ctl_reg,
  977. bcm2835_debugfs_clock_reg32,
  978. ARRAY_SIZE(bcm2835_debugfs_clock_reg32),
  979. dentry);
  980. }
  981. static const struct clk_ops bcm2835_clock_clk_ops = {
  982. .is_prepared = bcm2835_clock_is_on,
  983. .prepare = bcm2835_clock_on,
  984. .unprepare = bcm2835_clock_off,
  985. .recalc_rate = bcm2835_clock_get_rate,
  986. .set_rate = bcm2835_clock_set_rate,
  987. .determine_rate = bcm2835_clock_determine_rate,
  988. .set_parent = bcm2835_clock_set_parent,
  989. .get_parent = bcm2835_clock_get_parent,
  990. .debug_init = bcm2835_clock_debug_init,
  991. };
  992. static int bcm2835_vpu_clock_is_on(struct clk_hw *hw)
  993. {
  994. return true;
  995. }
  996. /*
  997. * The VPU clock can never be disabled (it doesn't have an ENABLE
  998. * bit), so it gets its own set of clock ops.
  999. */
  1000. static const struct clk_ops bcm2835_vpu_clock_clk_ops = {
  1001. .is_prepared = bcm2835_vpu_clock_is_on,
  1002. .recalc_rate = bcm2835_clock_get_rate,
  1003. .set_rate = bcm2835_clock_set_rate,
  1004. .determine_rate = bcm2835_clock_determine_rate,
  1005. .set_parent = bcm2835_clock_set_parent,
  1006. .get_parent = bcm2835_clock_get_parent,
  1007. .debug_init = bcm2835_clock_debug_init,
  1008. };
  1009. static struct clk_hw *bcm2835_register_pll(struct bcm2835_cprman *cprman,
  1010. const struct bcm2835_pll_data *data)
  1011. {
  1012. struct bcm2835_pll *pll;
  1013. struct clk_init_data init;
  1014. int ret;
  1015. memset(&init, 0, sizeof(init));
  1016. /* All of the PLLs derive from the external oscillator. */
  1017. init.parent_names = &cprman->osc_name;
  1018. init.num_parents = 1;
  1019. init.name = data->name;
  1020. init.ops = &bcm2835_pll_clk_ops;
  1021. init.flags = CLK_IGNORE_UNUSED;
  1022. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  1023. if (!pll)
  1024. return NULL;
  1025. pll->cprman = cprman;
  1026. pll->data = data;
  1027. pll->hw.init = &init;
  1028. ret = devm_clk_hw_register(cprman->dev, &pll->hw);
  1029. if (ret)
  1030. return NULL;
  1031. return &pll->hw;
  1032. }
  1033. static struct clk_hw *
  1034. bcm2835_register_pll_divider(struct bcm2835_cprman *cprman,
  1035. const struct bcm2835_pll_divider_data *data)
  1036. {
  1037. struct bcm2835_pll_divider *divider;
  1038. struct clk_init_data init;
  1039. const char *divider_name;
  1040. int ret;
  1041. if (data->fixed_divider != 1) {
  1042. divider_name = devm_kasprintf(cprman->dev, GFP_KERNEL,
  1043. "%s_prediv", data->name);
  1044. if (!divider_name)
  1045. return NULL;
  1046. } else {
  1047. divider_name = data->name;
  1048. }
  1049. memset(&init, 0, sizeof(init));
  1050. init.parent_names = &data->source_pll;
  1051. init.num_parents = 1;
  1052. init.name = divider_name;
  1053. init.ops = &bcm2835_pll_divider_clk_ops;
  1054. init.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED;
  1055. divider = devm_kzalloc(cprman->dev, sizeof(*divider), GFP_KERNEL);
  1056. if (!divider)
  1057. return NULL;
  1058. divider->div.reg = cprman->regs + data->a2w_reg;
  1059. divider->div.shift = A2W_PLL_DIV_SHIFT;
  1060. divider->div.width = A2W_PLL_DIV_BITS;
  1061. divider->div.flags = CLK_DIVIDER_MAX_AT_ZERO;
  1062. divider->div.lock = &cprman->regs_lock;
  1063. divider->div.hw.init = &init;
  1064. divider->div.table = NULL;
  1065. divider->cprman = cprman;
  1066. divider->data = data;
  1067. ret = devm_clk_hw_register(cprman->dev, &divider->div.hw);
  1068. if (ret)
  1069. return ERR_PTR(ret);
  1070. /*
  1071. * PLLH's channels have a fixed divide by 10 afterwards, which
  1072. * is what our consumers are actually using.
  1073. */
  1074. if (data->fixed_divider != 1) {
  1075. return clk_hw_register_fixed_factor(cprman->dev, data->name,
  1076. divider_name,
  1077. CLK_SET_RATE_PARENT,
  1078. 1,
  1079. data->fixed_divider);
  1080. }
  1081. return &divider->div.hw;
  1082. }
  1083. static struct clk_hw *bcm2835_register_clock(struct bcm2835_cprman *cprman,
  1084. const struct bcm2835_clock_data *data)
  1085. {
  1086. struct bcm2835_clock *clock;
  1087. struct clk_init_data init;
  1088. const char *parents[1 << CM_SRC_BITS];
  1089. size_t i;
  1090. int ret;
  1091. /*
  1092. * Replace our "xosc" references with the oscillator's
  1093. * actual name.
  1094. */
  1095. for (i = 0; i < data->num_mux_parents; i++) {
  1096. if (strcmp(data->parents[i], "xosc") == 0)
  1097. parents[i] = cprman->osc_name;
  1098. else
  1099. parents[i] = data->parents[i];
  1100. }
  1101. memset(&init, 0, sizeof(init));
  1102. init.parent_names = parents;
  1103. init.num_parents = data->num_mux_parents;
  1104. init.name = data->name;
  1105. init.flags = data->flags | CLK_IGNORE_UNUSED;
  1106. /*
  1107. * Pass the CLK_SET_RATE_PARENT flag if we are allowed to propagate
  1108. * rate changes on at least of the parents.
  1109. */
  1110. if (data->set_rate_parent)
  1111. init.flags |= CLK_SET_RATE_PARENT;
  1112. if (data->is_vpu_clock) {
  1113. init.ops = &bcm2835_vpu_clock_clk_ops;
  1114. } else {
  1115. init.ops = &bcm2835_clock_clk_ops;
  1116. init.flags |= CLK_SET_RATE_GATE | CLK_SET_PARENT_GATE;
  1117. /* If the clock wasn't actually enabled at boot, it's not
  1118. * critical.
  1119. */
  1120. if (!(cprman_read(cprman, data->ctl_reg) & CM_ENABLE))
  1121. init.flags &= ~CLK_IS_CRITICAL;
  1122. }
  1123. clock = devm_kzalloc(cprman->dev, sizeof(*clock), GFP_KERNEL);
  1124. if (!clock)
  1125. return NULL;
  1126. clock->cprman = cprman;
  1127. clock->data = data;
  1128. clock->hw.init = &init;
  1129. ret = devm_clk_hw_register(cprman->dev, &clock->hw);
  1130. if (ret)
  1131. return ERR_PTR(ret);
  1132. return &clock->hw;
  1133. }
  1134. static struct clk *bcm2835_register_gate(struct bcm2835_cprman *cprman,
  1135. const struct bcm2835_gate_data *data)
  1136. {
  1137. return clk_register_gate(cprman->dev, data->name, data->parent,
  1138. CLK_IGNORE_UNUSED | CLK_SET_RATE_GATE,
  1139. cprman->regs + data->ctl_reg,
  1140. CM_GATE_BIT, 0, &cprman->regs_lock);
  1141. }
  1142. typedef struct clk_hw *(*bcm2835_clk_register)(struct bcm2835_cprman *cprman,
  1143. const void *data);
  1144. struct bcm2835_clk_desc {
  1145. bcm2835_clk_register clk_register;
  1146. const void *data;
  1147. };
  1148. /* assignment helper macros for different clock types */
  1149. #define _REGISTER(f, ...) { .clk_register = (bcm2835_clk_register)f, \
  1150. .data = __VA_ARGS__ }
  1151. #define REGISTER_PLL(...) _REGISTER(&bcm2835_register_pll, \
  1152. &(struct bcm2835_pll_data) \
  1153. {__VA_ARGS__})
  1154. #define REGISTER_PLL_DIV(...) _REGISTER(&bcm2835_register_pll_divider, \
  1155. &(struct bcm2835_pll_divider_data) \
  1156. {__VA_ARGS__})
  1157. #define REGISTER_CLK(...) _REGISTER(&bcm2835_register_clock, \
  1158. &(struct bcm2835_clock_data) \
  1159. {__VA_ARGS__})
  1160. #define REGISTER_GATE(...) _REGISTER(&bcm2835_register_gate, \
  1161. &(struct bcm2835_gate_data) \
  1162. {__VA_ARGS__})
  1163. /* parent mux arrays plus helper macros */
  1164. /* main oscillator parent mux */
  1165. static const char *const bcm2835_clock_osc_parents[] = {
  1166. "gnd",
  1167. "xosc",
  1168. "testdebug0",
  1169. "testdebug1"
  1170. };
  1171. #define REGISTER_OSC_CLK(...) REGISTER_CLK( \
  1172. .num_mux_parents = ARRAY_SIZE(bcm2835_clock_osc_parents), \
  1173. .parents = bcm2835_clock_osc_parents, \
  1174. __VA_ARGS__)
  1175. /* main peripherial parent mux */
  1176. static const char *const bcm2835_clock_per_parents[] = {
  1177. "gnd",
  1178. "xosc",
  1179. "testdebug0",
  1180. "testdebug1",
  1181. "plla_per",
  1182. "pllc_per",
  1183. "plld_per",
  1184. "pllh_aux",
  1185. };
  1186. #define REGISTER_PER_CLK(...) REGISTER_CLK( \
  1187. .num_mux_parents = ARRAY_SIZE(bcm2835_clock_per_parents), \
  1188. .parents = bcm2835_clock_per_parents, \
  1189. __VA_ARGS__)
  1190. /* main vpu parent mux */
  1191. static const char *const bcm2835_clock_vpu_parents[] = {
  1192. "gnd",
  1193. "xosc",
  1194. "testdebug0",
  1195. "testdebug1",
  1196. "plla_core",
  1197. "pllc_core0",
  1198. "plld_core",
  1199. "pllh_aux",
  1200. "pllc_core1",
  1201. "pllc_core2",
  1202. };
  1203. #define REGISTER_VPU_CLK(...) REGISTER_CLK( \
  1204. .num_mux_parents = ARRAY_SIZE(bcm2835_clock_vpu_parents), \
  1205. .parents = bcm2835_clock_vpu_parents, \
  1206. __VA_ARGS__)
  1207. /*
  1208. * the real definition of all the pll, pll_dividers and clocks
  1209. * these make use of the above REGISTER_* macros
  1210. */
  1211. static const struct bcm2835_clk_desc clk_desc_array[] = {
  1212. /* the PLL + PLL dividers */
  1213. /*
  1214. * PLLA is the auxiliary PLL, used to drive the CCP2
  1215. * (Compact Camera Port 2) transmitter clock.
  1216. *
  1217. * It is in the PX LDO power domain, which is on when the
  1218. * AUDIO domain is on.
  1219. */
  1220. [BCM2835_PLLA] = REGISTER_PLL(
  1221. .name = "plla",
  1222. .cm_ctrl_reg = CM_PLLA,
  1223. .a2w_ctrl_reg = A2W_PLLA_CTRL,
  1224. .frac_reg = A2W_PLLA_FRAC,
  1225. .ana_reg_base = A2W_PLLA_ANA0,
  1226. .reference_enable_mask = A2W_XOSC_CTRL_PLLA_ENABLE,
  1227. .lock_mask = CM_LOCK_FLOCKA,
  1228. .ana = &bcm2835_ana_default,
  1229. .min_rate = 600000000u,
  1230. .max_rate = 2400000000u,
  1231. .max_fb_rate = BCM2835_MAX_FB_RATE),
  1232. [BCM2835_PLLA_CORE] = REGISTER_PLL_DIV(
  1233. .name = "plla_core",
  1234. .source_pll = "plla",
  1235. .cm_reg = CM_PLLA,
  1236. .a2w_reg = A2W_PLLA_CORE,
  1237. .load_mask = CM_PLLA_LOADCORE,
  1238. .hold_mask = CM_PLLA_HOLDCORE,
  1239. .fixed_divider = 1),
  1240. [BCM2835_PLLA_PER] = REGISTER_PLL_DIV(
  1241. .name = "plla_per",
  1242. .source_pll = "plla",
  1243. .cm_reg = CM_PLLA,
  1244. .a2w_reg = A2W_PLLA_PER,
  1245. .load_mask = CM_PLLA_LOADPER,
  1246. .hold_mask = CM_PLLA_HOLDPER,
  1247. .fixed_divider = 1),
  1248. [BCM2835_PLLA_DSI0] = REGISTER_PLL_DIV(
  1249. .name = "plla_dsi0",
  1250. .source_pll = "plla",
  1251. .cm_reg = CM_PLLA,
  1252. .a2w_reg = A2W_PLLA_DSI0,
  1253. .load_mask = CM_PLLA_LOADDSI0,
  1254. .hold_mask = CM_PLLA_HOLDDSI0,
  1255. .fixed_divider = 1),
  1256. [BCM2835_PLLA_CCP2] = REGISTER_PLL_DIV(
  1257. .name = "plla_ccp2",
  1258. .source_pll = "plla",
  1259. .cm_reg = CM_PLLA,
  1260. .a2w_reg = A2W_PLLA_CCP2,
  1261. .load_mask = CM_PLLA_LOADCCP2,
  1262. .hold_mask = CM_PLLA_HOLDCCP2,
  1263. .fixed_divider = 1),
  1264. /* PLLB is used for the ARM's clock. */
  1265. [BCM2835_PLLB] = REGISTER_PLL(
  1266. .name = "pllb",
  1267. .cm_ctrl_reg = CM_PLLB,
  1268. .a2w_ctrl_reg = A2W_PLLB_CTRL,
  1269. .frac_reg = A2W_PLLB_FRAC,
  1270. .ana_reg_base = A2W_PLLB_ANA0,
  1271. .reference_enable_mask = A2W_XOSC_CTRL_PLLB_ENABLE,
  1272. .lock_mask = CM_LOCK_FLOCKB,
  1273. .ana = &bcm2835_ana_default,
  1274. .min_rate = 600000000u,
  1275. .max_rate = 3000000000u,
  1276. .max_fb_rate = BCM2835_MAX_FB_RATE),
  1277. [BCM2835_PLLB_ARM] = REGISTER_PLL_DIV(
  1278. .name = "pllb_arm",
  1279. .source_pll = "pllb",
  1280. .cm_reg = CM_PLLB,
  1281. .a2w_reg = A2W_PLLB_ARM,
  1282. .load_mask = CM_PLLB_LOADARM,
  1283. .hold_mask = CM_PLLB_HOLDARM,
  1284. .fixed_divider = 1),
  1285. /*
  1286. * PLLC is the core PLL, used to drive the core VPU clock.
  1287. *
  1288. * It is in the PX LDO power domain, which is on when the
  1289. * AUDIO domain is on.
  1290. */
  1291. [BCM2835_PLLC] = REGISTER_PLL(
  1292. .name = "pllc",
  1293. .cm_ctrl_reg = CM_PLLC,
  1294. .a2w_ctrl_reg = A2W_PLLC_CTRL,
  1295. .frac_reg = A2W_PLLC_FRAC,
  1296. .ana_reg_base = A2W_PLLC_ANA0,
  1297. .reference_enable_mask = A2W_XOSC_CTRL_PLLC_ENABLE,
  1298. .lock_mask = CM_LOCK_FLOCKC,
  1299. .ana = &bcm2835_ana_default,
  1300. .min_rate = 600000000u,
  1301. .max_rate = 3000000000u,
  1302. .max_fb_rate = BCM2835_MAX_FB_RATE),
  1303. [BCM2835_PLLC_CORE0] = REGISTER_PLL_DIV(
  1304. .name = "pllc_core0",
  1305. .source_pll = "pllc",
  1306. .cm_reg = CM_PLLC,
  1307. .a2w_reg = A2W_PLLC_CORE0,
  1308. .load_mask = CM_PLLC_LOADCORE0,
  1309. .hold_mask = CM_PLLC_HOLDCORE0,
  1310. .fixed_divider = 1),
  1311. [BCM2835_PLLC_CORE1] = REGISTER_PLL_DIV(
  1312. .name = "pllc_core1",
  1313. .source_pll = "pllc",
  1314. .cm_reg = CM_PLLC,
  1315. .a2w_reg = A2W_PLLC_CORE1,
  1316. .load_mask = CM_PLLC_LOADCORE1,
  1317. .hold_mask = CM_PLLC_HOLDCORE1,
  1318. .fixed_divider = 1),
  1319. [BCM2835_PLLC_CORE2] = REGISTER_PLL_DIV(
  1320. .name = "pllc_core2",
  1321. .source_pll = "pllc",
  1322. .cm_reg = CM_PLLC,
  1323. .a2w_reg = A2W_PLLC_CORE2,
  1324. .load_mask = CM_PLLC_LOADCORE2,
  1325. .hold_mask = CM_PLLC_HOLDCORE2,
  1326. .fixed_divider = 1),
  1327. [BCM2835_PLLC_PER] = REGISTER_PLL_DIV(
  1328. .name = "pllc_per",
  1329. .source_pll = "pllc",
  1330. .cm_reg = CM_PLLC,
  1331. .a2w_reg = A2W_PLLC_PER,
  1332. .load_mask = CM_PLLC_LOADPER,
  1333. .hold_mask = CM_PLLC_HOLDPER,
  1334. .fixed_divider = 1),
  1335. /*
  1336. * PLLD is the display PLL, used to drive DSI display panels.
  1337. *
  1338. * It is in the PX LDO power domain, which is on when the
  1339. * AUDIO domain is on.
  1340. */
  1341. [BCM2835_PLLD] = REGISTER_PLL(
  1342. .name = "plld",
  1343. .cm_ctrl_reg = CM_PLLD,
  1344. .a2w_ctrl_reg = A2W_PLLD_CTRL,
  1345. .frac_reg = A2W_PLLD_FRAC,
  1346. .ana_reg_base = A2W_PLLD_ANA0,
  1347. .reference_enable_mask = A2W_XOSC_CTRL_DDR_ENABLE,
  1348. .lock_mask = CM_LOCK_FLOCKD,
  1349. .ana = &bcm2835_ana_default,
  1350. .min_rate = 600000000u,
  1351. .max_rate = 2400000000u,
  1352. .max_fb_rate = BCM2835_MAX_FB_RATE),
  1353. [BCM2835_PLLD_CORE] = REGISTER_PLL_DIV(
  1354. .name = "plld_core",
  1355. .source_pll = "plld",
  1356. .cm_reg = CM_PLLD,
  1357. .a2w_reg = A2W_PLLD_CORE,
  1358. .load_mask = CM_PLLD_LOADCORE,
  1359. .hold_mask = CM_PLLD_HOLDCORE,
  1360. .fixed_divider = 1),
  1361. [BCM2835_PLLD_PER] = REGISTER_PLL_DIV(
  1362. .name = "plld_per",
  1363. .source_pll = "plld",
  1364. .cm_reg = CM_PLLD,
  1365. .a2w_reg = A2W_PLLD_PER,
  1366. .load_mask = CM_PLLD_LOADPER,
  1367. .hold_mask = CM_PLLD_HOLDPER,
  1368. .fixed_divider = 1),
  1369. [BCM2835_PLLD_DSI0] = REGISTER_PLL_DIV(
  1370. .name = "plld_dsi0",
  1371. .source_pll = "plld",
  1372. .cm_reg = CM_PLLD,
  1373. .a2w_reg = A2W_PLLD_DSI0,
  1374. .load_mask = CM_PLLD_LOADDSI0,
  1375. .hold_mask = CM_PLLD_HOLDDSI0,
  1376. .fixed_divider = 1),
  1377. [BCM2835_PLLD_DSI1] = REGISTER_PLL_DIV(
  1378. .name = "plld_dsi1",
  1379. .source_pll = "plld",
  1380. .cm_reg = CM_PLLD,
  1381. .a2w_reg = A2W_PLLD_DSI1,
  1382. .load_mask = CM_PLLD_LOADDSI1,
  1383. .hold_mask = CM_PLLD_HOLDDSI1,
  1384. .fixed_divider = 1),
  1385. /*
  1386. * PLLH is used to supply the pixel clock or the AUX clock for the
  1387. * TV encoder.
  1388. *
  1389. * It is in the HDMI power domain.
  1390. */
  1391. [BCM2835_PLLH] = REGISTER_PLL(
  1392. "pllh",
  1393. .cm_ctrl_reg = CM_PLLH,
  1394. .a2w_ctrl_reg = A2W_PLLH_CTRL,
  1395. .frac_reg = A2W_PLLH_FRAC,
  1396. .ana_reg_base = A2W_PLLH_ANA0,
  1397. .reference_enable_mask = A2W_XOSC_CTRL_PLLC_ENABLE,
  1398. .lock_mask = CM_LOCK_FLOCKH,
  1399. .ana = &bcm2835_ana_pllh,
  1400. .min_rate = 600000000u,
  1401. .max_rate = 3000000000u,
  1402. .max_fb_rate = BCM2835_MAX_FB_RATE),
  1403. [BCM2835_PLLH_RCAL] = REGISTER_PLL_DIV(
  1404. .name = "pllh_rcal",
  1405. .source_pll = "pllh",
  1406. .cm_reg = CM_PLLH,
  1407. .a2w_reg = A2W_PLLH_RCAL,
  1408. .load_mask = CM_PLLH_LOADRCAL,
  1409. .hold_mask = 0,
  1410. .fixed_divider = 10),
  1411. [BCM2835_PLLH_AUX] = REGISTER_PLL_DIV(
  1412. .name = "pllh_aux",
  1413. .source_pll = "pllh",
  1414. .cm_reg = CM_PLLH,
  1415. .a2w_reg = A2W_PLLH_AUX,
  1416. .load_mask = CM_PLLH_LOADAUX,
  1417. .hold_mask = 0,
  1418. .fixed_divider = 1),
  1419. [BCM2835_PLLH_PIX] = REGISTER_PLL_DIV(
  1420. .name = "pllh_pix",
  1421. .source_pll = "pllh",
  1422. .cm_reg = CM_PLLH,
  1423. .a2w_reg = A2W_PLLH_PIX,
  1424. .load_mask = CM_PLLH_LOADPIX,
  1425. .hold_mask = 0,
  1426. .fixed_divider = 10),
  1427. /* the clocks */
  1428. /* clocks with oscillator parent mux */
  1429. /* One Time Programmable Memory clock. Maximum 10Mhz. */
  1430. [BCM2835_CLOCK_OTP] = REGISTER_OSC_CLK(
  1431. .name = "otp",
  1432. .ctl_reg = CM_OTPCTL,
  1433. .div_reg = CM_OTPDIV,
  1434. .int_bits = 4,
  1435. .frac_bits = 0),
  1436. /*
  1437. * Used for a 1Mhz clock for the system clocksource, and also used
  1438. * bythe watchdog timer and the camera pulse generator.
  1439. */
  1440. [BCM2835_CLOCK_TIMER] = REGISTER_OSC_CLK(
  1441. .name = "timer",
  1442. .ctl_reg = CM_TIMERCTL,
  1443. .div_reg = CM_TIMERDIV,
  1444. .int_bits = 6,
  1445. .frac_bits = 12),
  1446. /*
  1447. * Clock for the temperature sensor.
  1448. * Generally run at 2Mhz, max 5Mhz.
  1449. */
  1450. [BCM2835_CLOCK_TSENS] = REGISTER_OSC_CLK(
  1451. .name = "tsens",
  1452. .ctl_reg = CM_TSENSCTL,
  1453. .div_reg = CM_TSENSDIV,
  1454. .int_bits = 5,
  1455. .frac_bits = 0),
  1456. [BCM2835_CLOCK_TEC] = REGISTER_OSC_CLK(
  1457. .name = "tec",
  1458. .ctl_reg = CM_TECCTL,
  1459. .div_reg = CM_TECDIV,
  1460. .int_bits = 6,
  1461. .frac_bits = 0),
  1462. /* clocks with vpu parent mux */
  1463. [BCM2835_CLOCK_H264] = REGISTER_VPU_CLK(
  1464. .name = "h264",
  1465. .ctl_reg = CM_H264CTL,
  1466. .div_reg = CM_H264DIV,
  1467. .int_bits = 4,
  1468. .frac_bits = 8),
  1469. [BCM2835_CLOCK_ISP] = REGISTER_VPU_CLK(
  1470. .name = "isp",
  1471. .ctl_reg = CM_ISPCTL,
  1472. .div_reg = CM_ISPDIV,
  1473. .int_bits = 4,
  1474. .frac_bits = 8),
  1475. /*
  1476. * Secondary SDRAM clock. Used for low-voltage modes when the PLL
  1477. * in the SDRAM controller can't be used.
  1478. */
  1479. [BCM2835_CLOCK_SDRAM] = REGISTER_VPU_CLK(
  1480. .name = "sdram",
  1481. .ctl_reg = CM_SDCCTL,
  1482. .div_reg = CM_SDCDIV,
  1483. .int_bits = 6,
  1484. .frac_bits = 0),
  1485. [BCM2835_CLOCK_V3D] = REGISTER_VPU_CLK(
  1486. .name = "v3d",
  1487. .ctl_reg = CM_V3DCTL,
  1488. .div_reg = CM_V3DDIV,
  1489. .int_bits = 4,
  1490. .frac_bits = 8),
  1491. /*
  1492. * VPU clock. This doesn't have an enable bit, since it drives
  1493. * the bus for everything else, and is special so it doesn't need
  1494. * to be gated for rate changes. It is also known as "clk_audio"
  1495. * in various hardware documentation.
  1496. */
  1497. [BCM2835_CLOCK_VPU] = REGISTER_VPU_CLK(
  1498. .name = "vpu",
  1499. .ctl_reg = CM_VPUCTL,
  1500. .div_reg = CM_VPUDIV,
  1501. .int_bits = 12,
  1502. .frac_bits = 8,
  1503. .flags = CLK_IS_CRITICAL,
  1504. .is_vpu_clock = true),
  1505. /* clocks with per parent mux */
  1506. [BCM2835_CLOCK_AVEO] = REGISTER_PER_CLK(
  1507. .name = "aveo",
  1508. .ctl_reg = CM_AVEOCTL,
  1509. .div_reg = CM_AVEODIV,
  1510. .int_bits = 4,
  1511. .frac_bits = 0),
  1512. [BCM2835_CLOCK_CAM0] = REGISTER_PER_CLK(
  1513. .name = "cam0",
  1514. .ctl_reg = CM_CAM0CTL,
  1515. .div_reg = CM_CAM0DIV,
  1516. .int_bits = 4,
  1517. .frac_bits = 8),
  1518. [BCM2835_CLOCK_CAM1] = REGISTER_PER_CLK(
  1519. .name = "cam1",
  1520. .ctl_reg = CM_CAM1CTL,
  1521. .div_reg = CM_CAM1DIV,
  1522. .int_bits = 4,
  1523. .frac_bits = 8),
  1524. [BCM2835_CLOCK_DFT] = REGISTER_PER_CLK(
  1525. .name = "dft",
  1526. .ctl_reg = CM_DFTCTL,
  1527. .div_reg = CM_DFTDIV,
  1528. .int_bits = 5,
  1529. .frac_bits = 0),
  1530. [BCM2835_CLOCK_DPI] = REGISTER_PER_CLK(
  1531. .name = "dpi",
  1532. .ctl_reg = CM_DPICTL,
  1533. .div_reg = CM_DPIDIV,
  1534. .int_bits = 4,
  1535. .frac_bits = 8),
  1536. /* Arasan EMMC clock */
  1537. [BCM2835_CLOCK_EMMC] = REGISTER_PER_CLK(
  1538. .name = "emmc",
  1539. .ctl_reg = CM_EMMCCTL,
  1540. .div_reg = CM_EMMCDIV,
  1541. .int_bits = 4,
  1542. .frac_bits = 8),
  1543. /* General purpose (GPIO) clocks */
  1544. [BCM2835_CLOCK_GP0] = REGISTER_PER_CLK(
  1545. .name = "gp0",
  1546. .ctl_reg = CM_GP0CTL,
  1547. .div_reg = CM_GP0DIV,
  1548. .int_bits = 12,
  1549. .frac_bits = 12,
  1550. .is_mash_clock = true),
  1551. [BCM2835_CLOCK_GP1] = REGISTER_PER_CLK(
  1552. .name = "gp1",
  1553. .ctl_reg = CM_GP1CTL,
  1554. .div_reg = CM_GP1DIV,
  1555. .int_bits = 12,
  1556. .frac_bits = 12,
  1557. .flags = CLK_IS_CRITICAL,
  1558. .is_mash_clock = true),
  1559. [BCM2835_CLOCK_GP2] = REGISTER_PER_CLK(
  1560. .name = "gp2",
  1561. .ctl_reg = CM_GP2CTL,
  1562. .div_reg = CM_GP2DIV,
  1563. .int_bits = 12,
  1564. .frac_bits = 12,
  1565. .flags = CLK_IS_CRITICAL),
  1566. /* HDMI state machine */
  1567. [BCM2835_CLOCK_HSM] = REGISTER_PER_CLK(
  1568. .name = "hsm",
  1569. .ctl_reg = CM_HSMCTL,
  1570. .div_reg = CM_HSMDIV,
  1571. .int_bits = 4,
  1572. .frac_bits = 8),
  1573. [BCM2835_CLOCK_PCM] = REGISTER_PER_CLK(
  1574. .name = "pcm",
  1575. .ctl_reg = CM_PCMCTL,
  1576. .div_reg = CM_PCMDIV,
  1577. .int_bits = 12,
  1578. .frac_bits = 12,
  1579. .is_mash_clock = true),
  1580. [BCM2835_CLOCK_PWM] = REGISTER_PER_CLK(
  1581. .name = "pwm",
  1582. .ctl_reg = CM_PWMCTL,
  1583. .div_reg = CM_PWMDIV,
  1584. .int_bits = 12,
  1585. .frac_bits = 12,
  1586. .is_mash_clock = true),
  1587. [BCM2835_CLOCK_SLIM] = REGISTER_PER_CLK(
  1588. .name = "slim",
  1589. .ctl_reg = CM_SLIMCTL,
  1590. .div_reg = CM_SLIMDIV,
  1591. .int_bits = 12,
  1592. .frac_bits = 12,
  1593. .is_mash_clock = true),
  1594. [BCM2835_CLOCK_SMI] = REGISTER_PER_CLK(
  1595. .name = "smi",
  1596. .ctl_reg = CM_SMICTL,
  1597. .div_reg = CM_SMIDIV,
  1598. .int_bits = 4,
  1599. .frac_bits = 8),
  1600. [BCM2835_CLOCK_UART] = REGISTER_PER_CLK(
  1601. .name = "uart",
  1602. .ctl_reg = CM_UARTCTL,
  1603. .div_reg = CM_UARTDIV,
  1604. .int_bits = 10,
  1605. .frac_bits = 12),
  1606. /* TV encoder clock. Only operating frequency is 108Mhz. */
  1607. [BCM2835_CLOCK_VEC] = REGISTER_PER_CLK(
  1608. .name = "vec",
  1609. .ctl_reg = CM_VECCTL,
  1610. .div_reg = CM_VECDIV,
  1611. .int_bits = 4,
  1612. .frac_bits = 0,
  1613. /*
  1614. * Allow rate change propagation only on PLLH_AUX which is
  1615. * assigned index 7 in the parent array.
  1616. */
  1617. .set_rate_parent = BIT(7)),
  1618. /* dsi clocks */
  1619. [BCM2835_CLOCK_DSI0E] = REGISTER_PER_CLK(
  1620. .name = "dsi0e",
  1621. .ctl_reg = CM_DSI0ECTL,
  1622. .div_reg = CM_DSI0EDIV,
  1623. .int_bits = 4,
  1624. .frac_bits = 8),
  1625. [BCM2835_CLOCK_DSI1E] = REGISTER_PER_CLK(
  1626. .name = "dsi1e",
  1627. .ctl_reg = CM_DSI1ECTL,
  1628. .div_reg = CM_DSI1EDIV,
  1629. .int_bits = 4,
  1630. .frac_bits = 8),
  1631. /* the gates */
  1632. /*
  1633. * CM_PERIICTL (and CM_PERIACTL, CM_SYSCTL and CM_VPUCTL if
  1634. * you have the debug bit set in the power manager, which we
  1635. * don't bother exposing) are individual gates off of the
  1636. * non-stop vpu clock.
  1637. */
  1638. [BCM2835_CLOCK_PERI_IMAGE] = REGISTER_GATE(
  1639. .name = "peri_image",
  1640. .parent = "vpu",
  1641. .ctl_reg = CM_PERIICTL),
  1642. };
  1643. /*
  1644. * Permanently take a reference on the parent of the SDRAM clock.
  1645. *
  1646. * While the SDRAM is being driven by its dedicated PLL most of the
  1647. * time, there is a little loop running in the firmware that
  1648. * periodically switches the SDRAM to using our CM clock to do PVT
  1649. * recalibration, with the assumption that the previously configured
  1650. * SDRAM parent is still enabled and running.
  1651. */
  1652. static int bcm2835_mark_sdc_parent_critical(struct clk *sdc)
  1653. {
  1654. struct clk *parent = clk_get_parent(sdc);
  1655. if (IS_ERR(parent))
  1656. return PTR_ERR(parent);
  1657. return clk_prepare_enable(parent);
  1658. }
  1659. static int bcm2835_clk_probe(struct platform_device *pdev)
  1660. {
  1661. struct device *dev = &pdev->dev;
  1662. struct clk_hw **hws;
  1663. struct bcm2835_cprman *cprman;
  1664. struct resource *res;
  1665. const struct bcm2835_clk_desc *desc;
  1666. const size_t asize = ARRAY_SIZE(clk_desc_array);
  1667. size_t i;
  1668. int ret;
  1669. cprman = devm_kzalloc(dev, sizeof(*cprman) +
  1670. sizeof(*cprman->onecell.hws) * asize,
  1671. GFP_KERNEL);
  1672. if (!cprman)
  1673. return -ENOMEM;
  1674. spin_lock_init(&cprman->regs_lock);
  1675. cprman->dev = dev;
  1676. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1677. cprman->regs = devm_ioremap_resource(dev, res);
  1678. if (IS_ERR(cprman->regs))
  1679. return PTR_ERR(cprman->regs);
  1680. cprman->osc_name = of_clk_get_parent_name(dev->of_node, 0);
  1681. if (!cprman->osc_name)
  1682. return -ENODEV;
  1683. platform_set_drvdata(pdev, cprman);
  1684. cprman->onecell.num = asize;
  1685. hws = cprman->onecell.hws;
  1686. for (i = 0; i < asize; i++) {
  1687. desc = &clk_desc_array[i];
  1688. if (desc->clk_register && desc->data)
  1689. hws[i] = desc->clk_register(cprman, desc->data);
  1690. }
  1691. ret = bcm2835_mark_sdc_parent_critical(hws[BCM2835_CLOCK_SDRAM]->clk);
  1692. if (ret)
  1693. return ret;
  1694. return of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get,
  1695. &cprman->onecell);
  1696. }
  1697. static const struct of_device_id bcm2835_clk_of_match[] = {
  1698. { .compatible = "brcm,bcm2835-cprman", },
  1699. {}
  1700. };
  1701. MODULE_DEVICE_TABLE(of, bcm2835_clk_of_match);
  1702. static struct platform_driver bcm2835_clk_driver = {
  1703. .driver = {
  1704. .name = "bcm2835-clk",
  1705. .of_match_table = bcm2835_clk_of_match,
  1706. },
  1707. .probe = bcm2835_clk_probe,
  1708. };
  1709. builtin_platform_driver(bcm2835_clk_driver);
  1710. MODULE_AUTHOR("Eric Anholt <eric@anholt.net>");
  1711. MODULE_DESCRIPTION("BCM2835 clock driver");
  1712. MODULE_LICENSE("GPL v2");