libahci.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583
  1. /*
  2. * libahci.c - Common AHCI SATA low-level routines
  3. *
  4. * Maintained by: Tejun Heo <tj@kernel.org>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/gfp.h>
  36. #include <linux/module.h>
  37. #include <linux/blkdev.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/device.h>
  42. #include <scsi/scsi_host.h>
  43. #include <scsi/scsi_cmnd.h>
  44. #include <linux/libata.h>
  45. #include <linux/pci.h>
  46. #include "ahci.h"
  47. #include "libata.h"
  48. static int ahci_skip_host_reset;
  49. int ahci_ignore_sss;
  50. EXPORT_SYMBOL_GPL(ahci_ignore_sss);
  51. module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
  52. MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
  53. module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
  54. MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
  55. static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  56. unsigned hints);
  57. static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
  58. static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
  59. size_t size);
  60. static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
  61. ssize_t size);
  62. static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  63. static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  64. static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
  65. static int ahci_port_start(struct ata_port *ap);
  66. static void ahci_port_stop(struct ata_port *ap);
  67. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  68. static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc);
  69. static void ahci_freeze(struct ata_port *ap);
  70. static void ahci_thaw(struct ata_port *ap);
  71. static void ahci_set_aggressive_devslp(struct ata_port *ap, bool sleep);
  72. static void ahci_enable_fbs(struct ata_port *ap);
  73. static void ahci_disable_fbs(struct ata_port *ap);
  74. static void ahci_pmp_attach(struct ata_port *ap);
  75. static void ahci_pmp_detach(struct ata_port *ap);
  76. static int ahci_softreset(struct ata_link *link, unsigned int *class,
  77. unsigned long deadline);
  78. static int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
  79. unsigned long deadline);
  80. static int ahci_hardreset(struct ata_link *link, unsigned int *class,
  81. unsigned long deadline);
  82. static void ahci_postreset(struct ata_link *link, unsigned int *class);
  83. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  84. static void ahci_dev_config(struct ata_device *dev);
  85. #ifdef CONFIG_PM
  86. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  87. #endif
  88. static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
  89. static ssize_t ahci_activity_store(struct ata_device *dev,
  90. enum sw_activity val);
  91. static void ahci_init_sw_activity(struct ata_link *link);
  92. static ssize_t ahci_show_host_caps(struct device *dev,
  93. struct device_attribute *attr, char *buf);
  94. static ssize_t ahci_show_host_cap2(struct device *dev,
  95. struct device_attribute *attr, char *buf);
  96. static ssize_t ahci_show_host_version(struct device *dev,
  97. struct device_attribute *attr, char *buf);
  98. static ssize_t ahci_show_port_cmd(struct device *dev,
  99. struct device_attribute *attr, char *buf);
  100. static ssize_t ahci_read_em_buffer(struct device *dev,
  101. struct device_attribute *attr, char *buf);
  102. static ssize_t ahci_store_em_buffer(struct device *dev,
  103. struct device_attribute *attr,
  104. const char *buf, size_t size);
  105. static ssize_t ahci_show_em_supported(struct device *dev,
  106. struct device_attribute *attr, char *buf);
  107. static irqreturn_t ahci_single_level_irq_intr(int irq, void *dev_instance);
  108. static DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
  109. static DEVICE_ATTR(ahci_host_cap2, S_IRUGO, ahci_show_host_cap2, NULL);
  110. static DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
  111. static DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);
  112. static DEVICE_ATTR(em_buffer, S_IWUSR | S_IRUGO,
  113. ahci_read_em_buffer, ahci_store_em_buffer);
  114. static DEVICE_ATTR(em_message_supported, S_IRUGO, ahci_show_em_supported, NULL);
  115. struct device_attribute *ahci_shost_attrs[] = {
  116. &dev_attr_link_power_management_policy,
  117. &dev_attr_em_message_type,
  118. &dev_attr_em_message,
  119. &dev_attr_ahci_host_caps,
  120. &dev_attr_ahci_host_cap2,
  121. &dev_attr_ahci_host_version,
  122. &dev_attr_ahci_port_cmd,
  123. &dev_attr_em_buffer,
  124. &dev_attr_em_message_supported,
  125. NULL
  126. };
  127. EXPORT_SYMBOL_GPL(ahci_shost_attrs);
  128. struct device_attribute *ahci_sdev_attrs[] = {
  129. &dev_attr_sw_activity,
  130. &dev_attr_unload_heads,
  131. &dev_attr_ncq_prio_enable,
  132. NULL
  133. };
  134. EXPORT_SYMBOL_GPL(ahci_sdev_attrs);
  135. struct ata_port_operations ahci_ops = {
  136. .inherits = &sata_pmp_port_ops,
  137. .qc_defer = ahci_pmp_qc_defer,
  138. .qc_prep = ahci_qc_prep,
  139. .qc_issue = ahci_qc_issue,
  140. .qc_fill_rtf = ahci_qc_fill_rtf,
  141. .freeze = ahci_freeze,
  142. .thaw = ahci_thaw,
  143. .softreset = ahci_softreset,
  144. .hardreset = ahci_hardreset,
  145. .postreset = ahci_postreset,
  146. .pmp_softreset = ahci_softreset,
  147. .error_handler = ahci_error_handler,
  148. .post_internal_cmd = ahci_post_internal_cmd,
  149. .dev_config = ahci_dev_config,
  150. .scr_read = ahci_scr_read,
  151. .scr_write = ahci_scr_write,
  152. .pmp_attach = ahci_pmp_attach,
  153. .pmp_detach = ahci_pmp_detach,
  154. .set_lpm = ahci_set_lpm,
  155. .em_show = ahci_led_show,
  156. .em_store = ahci_led_store,
  157. .sw_activity_show = ahci_activity_show,
  158. .sw_activity_store = ahci_activity_store,
  159. .transmit_led_message = ahci_transmit_led_message,
  160. #ifdef CONFIG_PM
  161. .port_suspend = ahci_port_suspend,
  162. .port_resume = ahci_port_resume,
  163. #endif
  164. .port_start = ahci_port_start,
  165. .port_stop = ahci_port_stop,
  166. };
  167. EXPORT_SYMBOL_GPL(ahci_ops);
  168. struct ata_port_operations ahci_pmp_retry_srst_ops = {
  169. .inherits = &ahci_ops,
  170. .softreset = ahci_pmp_retry_softreset,
  171. };
  172. EXPORT_SYMBOL_GPL(ahci_pmp_retry_srst_ops);
  173. static bool ahci_em_messages __read_mostly = true;
  174. EXPORT_SYMBOL_GPL(ahci_em_messages);
  175. module_param(ahci_em_messages, bool, 0444);
  176. /* add other LED protocol types when they become supported */
  177. MODULE_PARM_DESC(ahci_em_messages,
  178. "AHCI Enclosure Management Message control (0 = off, 1 = on)");
  179. /* device sleep idle timeout in ms */
  180. static int devslp_idle_timeout __read_mostly = 1000;
  181. module_param(devslp_idle_timeout, int, 0644);
  182. MODULE_PARM_DESC(devslp_idle_timeout, "device sleep idle timeout");
  183. static void ahci_enable_ahci(void __iomem *mmio)
  184. {
  185. int i;
  186. u32 tmp;
  187. /* turn on AHCI_EN */
  188. tmp = readl(mmio + HOST_CTL);
  189. if (tmp & HOST_AHCI_EN)
  190. return;
  191. /* Some controllers need AHCI_EN to be written multiple times.
  192. * Try a few times before giving up.
  193. */
  194. for (i = 0; i < 5; i++) {
  195. tmp |= HOST_AHCI_EN;
  196. writel(tmp, mmio + HOST_CTL);
  197. tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
  198. if (tmp & HOST_AHCI_EN)
  199. return;
  200. msleep(10);
  201. }
  202. WARN_ON(1);
  203. }
  204. /**
  205. * ahci_rpm_get_port - Make sure the port is powered on
  206. * @ap: Port to power on
  207. *
  208. * Whenever there is need to access the AHCI host registers outside of
  209. * normal execution paths, call this function to make sure the host is
  210. * actually powered on.
  211. */
  212. static int ahci_rpm_get_port(struct ata_port *ap)
  213. {
  214. return pm_runtime_get_sync(ap->dev);
  215. }
  216. /**
  217. * ahci_rpm_put_port - Undoes ahci_rpm_get_port()
  218. * @ap: Port to power down
  219. *
  220. * Undoes ahci_rpm_get_port() and possibly powers down the AHCI host
  221. * if it has no more active users.
  222. */
  223. static void ahci_rpm_put_port(struct ata_port *ap)
  224. {
  225. pm_runtime_put(ap->dev);
  226. }
  227. static ssize_t ahci_show_host_caps(struct device *dev,
  228. struct device_attribute *attr, char *buf)
  229. {
  230. struct Scsi_Host *shost = class_to_shost(dev);
  231. struct ata_port *ap = ata_shost_to_port(shost);
  232. struct ahci_host_priv *hpriv = ap->host->private_data;
  233. return sprintf(buf, "%x\n", hpriv->cap);
  234. }
  235. static ssize_t ahci_show_host_cap2(struct device *dev,
  236. struct device_attribute *attr, char *buf)
  237. {
  238. struct Scsi_Host *shost = class_to_shost(dev);
  239. struct ata_port *ap = ata_shost_to_port(shost);
  240. struct ahci_host_priv *hpriv = ap->host->private_data;
  241. return sprintf(buf, "%x\n", hpriv->cap2);
  242. }
  243. static ssize_t ahci_show_host_version(struct device *dev,
  244. struct device_attribute *attr, char *buf)
  245. {
  246. struct Scsi_Host *shost = class_to_shost(dev);
  247. struct ata_port *ap = ata_shost_to_port(shost);
  248. struct ahci_host_priv *hpriv = ap->host->private_data;
  249. return sprintf(buf, "%x\n", hpriv->version);
  250. }
  251. static ssize_t ahci_show_port_cmd(struct device *dev,
  252. struct device_attribute *attr, char *buf)
  253. {
  254. struct Scsi_Host *shost = class_to_shost(dev);
  255. struct ata_port *ap = ata_shost_to_port(shost);
  256. void __iomem *port_mmio = ahci_port_base(ap);
  257. ssize_t ret;
  258. ahci_rpm_get_port(ap);
  259. ret = sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
  260. ahci_rpm_put_port(ap);
  261. return ret;
  262. }
  263. static ssize_t ahci_read_em_buffer(struct device *dev,
  264. struct device_attribute *attr, char *buf)
  265. {
  266. struct Scsi_Host *shost = class_to_shost(dev);
  267. struct ata_port *ap = ata_shost_to_port(shost);
  268. struct ahci_host_priv *hpriv = ap->host->private_data;
  269. void __iomem *mmio = hpriv->mmio;
  270. void __iomem *em_mmio = mmio + hpriv->em_loc;
  271. u32 em_ctl, msg;
  272. unsigned long flags;
  273. size_t count;
  274. int i;
  275. ahci_rpm_get_port(ap);
  276. spin_lock_irqsave(ap->lock, flags);
  277. em_ctl = readl(mmio + HOST_EM_CTL);
  278. if (!(ap->flags & ATA_FLAG_EM) || em_ctl & EM_CTL_XMT ||
  279. !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO)) {
  280. spin_unlock_irqrestore(ap->lock, flags);
  281. ahci_rpm_put_port(ap);
  282. return -EINVAL;
  283. }
  284. if (!(em_ctl & EM_CTL_MR)) {
  285. spin_unlock_irqrestore(ap->lock, flags);
  286. ahci_rpm_put_port(ap);
  287. return -EAGAIN;
  288. }
  289. if (!(em_ctl & EM_CTL_SMB))
  290. em_mmio += hpriv->em_buf_sz;
  291. count = hpriv->em_buf_sz;
  292. /* the count should not be larger than PAGE_SIZE */
  293. if (count > PAGE_SIZE) {
  294. if (printk_ratelimit())
  295. ata_port_warn(ap,
  296. "EM read buffer size too large: "
  297. "buffer size %u, page size %lu\n",
  298. hpriv->em_buf_sz, PAGE_SIZE);
  299. count = PAGE_SIZE;
  300. }
  301. for (i = 0; i < count; i += 4) {
  302. msg = readl(em_mmio + i);
  303. buf[i] = msg & 0xff;
  304. buf[i + 1] = (msg >> 8) & 0xff;
  305. buf[i + 2] = (msg >> 16) & 0xff;
  306. buf[i + 3] = (msg >> 24) & 0xff;
  307. }
  308. spin_unlock_irqrestore(ap->lock, flags);
  309. ahci_rpm_put_port(ap);
  310. return i;
  311. }
  312. static ssize_t ahci_store_em_buffer(struct device *dev,
  313. struct device_attribute *attr,
  314. const char *buf, size_t size)
  315. {
  316. struct Scsi_Host *shost = class_to_shost(dev);
  317. struct ata_port *ap = ata_shost_to_port(shost);
  318. struct ahci_host_priv *hpriv = ap->host->private_data;
  319. void __iomem *mmio = hpriv->mmio;
  320. void __iomem *em_mmio = mmio + hpriv->em_loc;
  321. const unsigned char *msg_buf = buf;
  322. u32 em_ctl, msg;
  323. unsigned long flags;
  324. int i;
  325. /* check size validity */
  326. if (!(ap->flags & ATA_FLAG_EM) ||
  327. !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO) ||
  328. size % 4 || size > hpriv->em_buf_sz)
  329. return -EINVAL;
  330. ahci_rpm_get_port(ap);
  331. spin_lock_irqsave(ap->lock, flags);
  332. em_ctl = readl(mmio + HOST_EM_CTL);
  333. if (em_ctl & EM_CTL_TM) {
  334. spin_unlock_irqrestore(ap->lock, flags);
  335. ahci_rpm_put_port(ap);
  336. return -EBUSY;
  337. }
  338. for (i = 0; i < size; i += 4) {
  339. msg = msg_buf[i] | msg_buf[i + 1] << 8 |
  340. msg_buf[i + 2] << 16 | msg_buf[i + 3] << 24;
  341. writel(msg, em_mmio + i);
  342. }
  343. writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
  344. spin_unlock_irqrestore(ap->lock, flags);
  345. ahci_rpm_put_port(ap);
  346. return size;
  347. }
  348. static ssize_t ahci_show_em_supported(struct device *dev,
  349. struct device_attribute *attr, char *buf)
  350. {
  351. struct Scsi_Host *shost = class_to_shost(dev);
  352. struct ata_port *ap = ata_shost_to_port(shost);
  353. struct ahci_host_priv *hpriv = ap->host->private_data;
  354. void __iomem *mmio = hpriv->mmio;
  355. u32 em_ctl;
  356. ahci_rpm_get_port(ap);
  357. em_ctl = readl(mmio + HOST_EM_CTL);
  358. ahci_rpm_put_port(ap);
  359. return sprintf(buf, "%s%s%s%s\n",
  360. em_ctl & EM_CTL_LED ? "led " : "",
  361. em_ctl & EM_CTL_SAFTE ? "saf-te " : "",
  362. em_ctl & EM_CTL_SES ? "ses-2 " : "",
  363. em_ctl & EM_CTL_SGPIO ? "sgpio " : "");
  364. }
  365. /**
  366. * ahci_save_initial_config - Save and fixup initial config values
  367. * @dev: target AHCI device
  368. * @hpriv: host private area to store config values
  369. *
  370. * Some registers containing configuration info might be setup by
  371. * BIOS and might be cleared on reset. This function saves the
  372. * initial values of those registers into @hpriv such that they
  373. * can be restored after controller reset.
  374. *
  375. * If inconsistent, config values are fixed up by this function.
  376. *
  377. * If it is not set already this function sets hpriv->start_engine to
  378. * ahci_start_engine.
  379. *
  380. * LOCKING:
  381. * None.
  382. */
  383. void ahci_save_initial_config(struct device *dev, struct ahci_host_priv *hpriv)
  384. {
  385. void __iomem *mmio = hpriv->mmio;
  386. u32 cap, cap2, vers, port_map;
  387. int i;
  388. /* make sure AHCI mode is enabled before accessing CAP */
  389. ahci_enable_ahci(mmio);
  390. /* Values prefixed with saved_ are written back to host after
  391. * reset. Values without are used for driver operation.
  392. */
  393. hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
  394. hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
  395. /* CAP2 register is only defined for AHCI 1.2 and later */
  396. vers = readl(mmio + HOST_VERSION);
  397. if ((vers >> 16) > 1 ||
  398. ((vers >> 16) == 1 && (vers & 0xFFFF) >= 0x200))
  399. hpriv->saved_cap2 = cap2 = readl(mmio + HOST_CAP2);
  400. else
  401. hpriv->saved_cap2 = cap2 = 0;
  402. /* some chips have errata preventing 64bit use */
  403. if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
  404. dev_info(dev, "controller can't do 64bit DMA, forcing 32bit\n");
  405. cap &= ~HOST_CAP_64;
  406. }
  407. if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
  408. dev_info(dev, "controller can't do NCQ, turning off CAP_NCQ\n");
  409. cap &= ~HOST_CAP_NCQ;
  410. }
  411. if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
  412. dev_info(dev, "controller can do NCQ, turning on CAP_NCQ\n");
  413. cap |= HOST_CAP_NCQ;
  414. }
  415. if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
  416. dev_info(dev, "controller can't do PMP, turning off CAP_PMP\n");
  417. cap &= ~HOST_CAP_PMP;
  418. }
  419. if ((cap & HOST_CAP_SNTF) && (hpriv->flags & AHCI_HFLAG_NO_SNTF)) {
  420. dev_info(dev,
  421. "controller can't do SNTF, turning off CAP_SNTF\n");
  422. cap &= ~HOST_CAP_SNTF;
  423. }
  424. if ((cap2 & HOST_CAP2_SDS) && (hpriv->flags & AHCI_HFLAG_NO_DEVSLP)) {
  425. dev_info(dev,
  426. "controller can't do DEVSLP, turning off\n");
  427. cap2 &= ~HOST_CAP2_SDS;
  428. cap2 &= ~HOST_CAP2_SADM;
  429. }
  430. if (!(cap & HOST_CAP_FBS) && (hpriv->flags & AHCI_HFLAG_YES_FBS)) {
  431. dev_info(dev, "controller can do FBS, turning on CAP_FBS\n");
  432. cap |= HOST_CAP_FBS;
  433. }
  434. if ((cap & HOST_CAP_FBS) && (hpriv->flags & AHCI_HFLAG_NO_FBS)) {
  435. dev_info(dev, "controller can't do FBS, turning off CAP_FBS\n");
  436. cap &= ~HOST_CAP_FBS;
  437. }
  438. if (hpriv->force_port_map && port_map != hpriv->force_port_map) {
  439. dev_info(dev, "forcing port_map 0x%x -> 0x%x\n",
  440. port_map, hpriv->force_port_map);
  441. port_map = hpriv->force_port_map;
  442. hpriv->saved_port_map = port_map;
  443. }
  444. if (hpriv->mask_port_map) {
  445. dev_warn(dev, "masking port_map 0x%x -> 0x%x\n",
  446. port_map,
  447. port_map & hpriv->mask_port_map);
  448. port_map &= hpriv->mask_port_map;
  449. }
  450. /* cross check port_map and cap.n_ports */
  451. if (port_map) {
  452. int map_ports = 0;
  453. for (i = 0; i < AHCI_MAX_PORTS; i++)
  454. if (port_map & (1 << i))
  455. map_ports++;
  456. /* If PI has more ports than n_ports, whine, clear
  457. * port_map and let it be generated from n_ports.
  458. */
  459. if (map_ports > ahci_nr_ports(cap)) {
  460. dev_warn(dev,
  461. "implemented port map (0x%x) contains more ports than nr_ports (%u), using nr_ports\n",
  462. port_map, ahci_nr_ports(cap));
  463. port_map = 0;
  464. }
  465. }
  466. /* fabricate port_map from cap.nr_ports for < AHCI 1.3 */
  467. if (!port_map && vers < 0x10300) {
  468. port_map = (1 << ahci_nr_ports(cap)) - 1;
  469. dev_warn(dev, "forcing PORTS_IMPL to 0x%x\n", port_map);
  470. /* write the fixed up value to the PI register */
  471. hpriv->saved_port_map = port_map;
  472. }
  473. /* record values to use during operation */
  474. hpriv->cap = cap;
  475. hpriv->cap2 = cap2;
  476. hpriv->version = readl(mmio + HOST_VERSION);
  477. hpriv->port_map = port_map;
  478. if (!hpriv->start_engine)
  479. hpriv->start_engine = ahci_start_engine;
  480. if (!hpriv->irq_handler)
  481. hpriv->irq_handler = ahci_single_level_irq_intr;
  482. }
  483. EXPORT_SYMBOL_GPL(ahci_save_initial_config);
  484. /**
  485. * ahci_restore_initial_config - Restore initial config
  486. * @host: target ATA host
  487. *
  488. * Restore initial config stored by ahci_save_initial_config().
  489. *
  490. * LOCKING:
  491. * None.
  492. */
  493. static void ahci_restore_initial_config(struct ata_host *host)
  494. {
  495. struct ahci_host_priv *hpriv = host->private_data;
  496. void __iomem *mmio = hpriv->mmio;
  497. writel(hpriv->saved_cap, mmio + HOST_CAP);
  498. if (hpriv->saved_cap2)
  499. writel(hpriv->saved_cap2, mmio + HOST_CAP2);
  500. writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
  501. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  502. }
  503. static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
  504. {
  505. static const int offset[] = {
  506. [SCR_STATUS] = PORT_SCR_STAT,
  507. [SCR_CONTROL] = PORT_SCR_CTL,
  508. [SCR_ERROR] = PORT_SCR_ERR,
  509. [SCR_ACTIVE] = PORT_SCR_ACT,
  510. [SCR_NOTIFICATION] = PORT_SCR_NTF,
  511. };
  512. struct ahci_host_priv *hpriv = ap->host->private_data;
  513. if (sc_reg < ARRAY_SIZE(offset) &&
  514. (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
  515. return offset[sc_reg];
  516. return 0;
  517. }
  518. static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
  519. {
  520. void __iomem *port_mmio = ahci_port_base(link->ap);
  521. int offset = ahci_scr_offset(link->ap, sc_reg);
  522. if (offset) {
  523. *val = readl(port_mmio + offset);
  524. return 0;
  525. }
  526. return -EINVAL;
  527. }
  528. static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
  529. {
  530. void __iomem *port_mmio = ahci_port_base(link->ap);
  531. int offset = ahci_scr_offset(link->ap, sc_reg);
  532. if (offset) {
  533. writel(val, port_mmio + offset);
  534. return 0;
  535. }
  536. return -EINVAL;
  537. }
  538. void ahci_start_engine(struct ata_port *ap)
  539. {
  540. void __iomem *port_mmio = ahci_port_base(ap);
  541. u32 tmp;
  542. /* start DMA */
  543. tmp = readl(port_mmio + PORT_CMD);
  544. tmp |= PORT_CMD_START;
  545. writel(tmp, port_mmio + PORT_CMD);
  546. readl(port_mmio + PORT_CMD); /* flush */
  547. }
  548. EXPORT_SYMBOL_GPL(ahci_start_engine);
  549. int ahci_stop_engine(struct ata_port *ap)
  550. {
  551. void __iomem *port_mmio = ahci_port_base(ap);
  552. struct ahci_host_priv *hpriv = ap->host->private_data;
  553. u32 tmp;
  554. /*
  555. * On some controllers, stopping a port's DMA engine while the port
  556. * is in ALPM state (partial or slumber) results in failures on
  557. * subsequent DMA engine starts. For those controllers, put the
  558. * port back in active state before stopping its DMA engine.
  559. */
  560. if ((hpriv->flags & AHCI_HFLAG_WAKE_BEFORE_STOP) &&
  561. (ap->link.lpm_policy > ATA_LPM_MAX_POWER) &&
  562. ahci_set_lpm(&ap->link, ATA_LPM_MAX_POWER, ATA_LPM_WAKE_ONLY)) {
  563. dev_err(ap->host->dev, "Failed to wake up port before engine stop\n");
  564. return -EIO;
  565. }
  566. tmp = readl(port_mmio + PORT_CMD);
  567. /* check if the HBA is idle */
  568. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  569. return 0;
  570. /* setting HBA to idle */
  571. tmp &= ~PORT_CMD_START;
  572. writel(tmp, port_mmio + PORT_CMD);
  573. /* wait for engine to stop. This could be as long as 500 msec */
  574. tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
  575. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  576. if (tmp & PORT_CMD_LIST_ON)
  577. return -EIO;
  578. return 0;
  579. }
  580. EXPORT_SYMBOL_GPL(ahci_stop_engine);
  581. void ahci_start_fis_rx(struct ata_port *ap)
  582. {
  583. void __iomem *port_mmio = ahci_port_base(ap);
  584. struct ahci_host_priv *hpriv = ap->host->private_data;
  585. struct ahci_port_priv *pp = ap->private_data;
  586. u32 tmp;
  587. /* set FIS registers */
  588. if (hpriv->cap & HOST_CAP_64)
  589. writel((pp->cmd_slot_dma >> 16) >> 16,
  590. port_mmio + PORT_LST_ADDR_HI);
  591. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  592. if (hpriv->cap & HOST_CAP_64)
  593. writel((pp->rx_fis_dma >> 16) >> 16,
  594. port_mmio + PORT_FIS_ADDR_HI);
  595. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  596. /* enable FIS reception */
  597. tmp = readl(port_mmio + PORT_CMD);
  598. tmp |= PORT_CMD_FIS_RX;
  599. writel(tmp, port_mmio + PORT_CMD);
  600. /* flush */
  601. readl(port_mmio + PORT_CMD);
  602. }
  603. EXPORT_SYMBOL_GPL(ahci_start_fis_rx);
  604. static int ahci_stop_fis_rx(struct ata_port *ap)
  605. {
  606. void __iomem *port_mmio = ahci_port_base(ap);
  607. u32 tmp;
  608. /* disable FIS reception */
  609. tmp = readl(port_mmio + PORT_CMD);
  610. tmp &= ~PORT_CMD_FIS_RX;
  611. writel(tmp, port_mmio + PORT_CMD);
  612. /* wait for completion, spec says 500ms, give it 1000 */
  613. tmp = ata_wait_register(ap, port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  614. PORT_CMD_FIS_ON, 10, 1000);
  615. if (tmp & PORT_CMD_FIS_ON)
  616. return -EBUSY;
  617. return 0;
  618. }
  619. static void ahci_power_up(struct ata_port *ap)
  620. {
  621. struct ahci_host_priv *hpriv = ap->host->private_data;
  622. void __iomem *port_mmio = ahci_port_base(ap);
  623. u32 cmd;
  624. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  625. /* spin up device */
  626. if (hpriv->cap & HOST_CAP_SSS) {
  627. cmd |= PORT_CMD_SPIN_UP;
  628. writel(cmd, port_mmio + PORT_CMD);
  629. }
  630. /* wake up link */
  631. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  632. }
  633. static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  634. unsigned int hints)
  635. {
  636. struct ata_port *ap = link->ap;
  637. struct ahci_host_priv *hpriv = ap->host->private_data;
  638. struct ahci_port_priv *pp = ap->private_data;
  639. void __iomem *port_mmio = ahci_port_base(ap);
  640. if (policy != ATA_LPM_MAX_POWER) {
  641. /* wakeup flag only applies to the max power policy */
  642. hints &= ~ATA_LPM_WAKE_ONLY;
  643. /*
  644. * Disable interrupts on Phy Ready. This keeps us from
  645. * getting woken up due to spurious phy ready
  646. * interrupts.
  647. */
  648. pp->intr_mask &= ~PORT_IRQ_PHYRDY;
  649. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  650. sata_link_scr_lpm(link, policy, false);
  651. }
  652. if (hpriv->cap & HOST_CAP_ALPM) {
  653. u32 cmd = readl(port_mmio + PORT_CMD);
  654. if (policy == ATA_LPM_MAX_POWER || !(hints & ATA_LPM_HIPM)) {
  655. if (!(hints & ATA_LPM_WAKE_ONLY))
  656. cmd &= ~(PORT_CMD_ASP | PORT_CMD_ALPE);
  657. cmd |= PORT_CMD_ICC_ACTIVE;
  658. writel(cmd, port_mmio + PORT_CMD);
  659. readl(port_mmio + PORT_CMD);
  660. /* wait 10ms to be sure we've come out of LPM state */
  661. ata_msleep(ap, 10);
  662. if (hints & ATA_LPM_WAKE_ONLY)
  663. return 0;
  664. } else {
  665. cmd |= PORT_CMD_ALPE;
  666. if (policy == ATA_LPM_MIN_POWER)
  667. cmd |= PORT_CMD_ASP;
  668. /* write out new cmd value */
  669. writel(cmd, port_mmio + PORT_CMD);
  670. }
  671. }
  672. /* set aggressive device sleep */
  673. if ((hpriv->cap2 & HOST_CAP2_SDS) &&
  674. (hpriv->cap2 & HOST_CAP2_SADM) &&
  675. (link->device->flags & ATA_DFLAG_DEVSLP)) {
  676. if (policy == ATA_LPM_MIN_POWER)
  677. ahci_set_aggressive_devslp(ap, true);
  678. else
  679. ahci_set_aggressive_devslp(ap, false);
  680. }
  681. if (policy == ATA_LPM_MAX_POWER) {
  682. sata_link_scr_lpm(link, policy, false);
  683. /* turn PHYRDY IRQ back on */
  684. pp->intr_mask |= PORT_IRQ_PHYRDY;
  685. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  686. }
  687. return 0;
  688. }
  689. #ifdef CONFIG_PM
  690. static void ahci_power_down(struct ata_port *ap)
  691. {
  692. struct ahci_host_priv *hpriv = ap->host->private_data;
  693. void __iomem *port_mmio = ahci_port_base(ap);
  694. u32 cmd, scontrol;
  695. if (!(hpriv->cap & HOST_CAP_SSS))
  696. return;
  697. /* put device into listen mode, first set PxSCTL.DET to 0 */
  698. scontrol = readl(port_mmio + PORT_SCR_CTL);
  699. scontrol &= ~0xf;
  700. writel(scontrol, port_mmio + PORT_SCR_CTL);
  701. /* then set PxCMD.SUD to 0 */
  702. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  703. cmd &= ~PORT_CMD_SPIN_UP;
  704. writel(cmd, port_mmio + PORT_CMD);
  705. }
  706. #endif
  707. static void ahci_start_port(struct ata_port *ap)
  708. {
  709. struct ahci_host_priv *hpriv = ap->host->private_data;
  710. struct ahci_port_priv *pp = ap->private_data;
  711. struct ata_link *link;
  712. struct ahci_em_priv *emp;
  713. ssize_t rc;
  714. int i;
  715. /* enable FIS reception */
  716. ahci_start_fis_rx(ap);
  717. /* enable DMA */
  718. if (!(hpriv->flags & AHCI_HFLAG_DELAY_ENGINE))
  719. hpriv->start_engine(ap);
  720. /* turn on LEDs */
  721. if (ap->flags & ATA_FLAG_EM) {
  722. ata_for_each_link(link, ap, EDGE) {
  723. emp = &pp->em_priv[link->pmp];
  724. /* EM Transmit bit maybe busy during init */
  725. for (i = 0; i < EM_MAX_RETRY; i++) {
  726. rc = ap->ops->transmit_led_message(ap,
  727. emp->led_state,
  728. 4);
  729. /*
  730. * If busy, give a breather but do not
  731. * release EH ownership by using msleep()
  732. * instead of ata_msleep(). EM Transmit
  733. * bit is busy for the whole host and
  734. * releasing ownership will cause other
  735. * ports to fail the same way.
  736. */
  737. if (rc == -EBUSY)
  738. msleep(1);
  739. else
  740. break;
  741. }
  742. }
  743. }
  744. if (ap->flags & ATA_FLAG_SW_ACTIVITY)
  745. ata_for_each_link(link, ap, EDGE)
  746. ahci_init_sw_activity(link);
  747. }
  748. static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
  749. {
  750. int rc;
  751. /* disable DMA */
  752. rc = ahci_stop_engine(ap);
  753. if (rc) {
  754. *emsg = "failed to stop engine";
  755. return rc;
  756. }
  757. /* disable FIS reception */
  758. rc = ahci_stop_fis_rx(ap);
  759. if (rc) {
  760. *emsg = "failed stop FIS RX";
  761. return rc;
  762. }
  763. return 0;
  764. }
  765. int ahci_reset_controller(struct ata_host *host)
  766. {
  767. struct ahci_host_priv *hpriv = host->private_data;
  768. void __iomem *mmio = hpriv->mmio;
  769. u32 tmp;
  770. /* we must be in AHCI mode, before using anything
  771. * AHCI-specific, such as HOST_RESET.
  772. */
  773. ahci_enable_ahci(mmio);
  774. /* global controller reset */
  775. if (!ahci_skip_host_reset) {
  776. tmp = readl(mmio + HOST_CTL);
  777. if ((tmp & HOST_RESET) == 0) {
  778. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  779. readl(mmio + HOST_CTL); /* flush */
  780. }
  781. /*
  782. * to perform host reset, OS should set HOST_RESET
  783. * and poll until this bit is read to be "0".
  784. * reset must complete within 1 second, or
  785. * the hardware should be considered fried.
  786. */
  787. tmp = ata_wait_register(NULL, mmio + HOST_CTL, HOST_RESET,
  788. HOST_RESET, 10, 1000);
  789. if (tmp & HOST_RESET) {
  790. dev_err(host->dev, "controller reset failed (0x%x)\n",
  791. tmp);
  792. return -EIO;
  793. }
  794. /* turn on AHCI mode */
  795. ahci_enable_ahci(mmio);
  796. /* Some registers might be cleared on reset. Restore
  797. * initial values.
  798. */
  799. ahci_restore_initial_config(host);
  800. } else
  801. dev_info(host->dev, "skipping global host reset\n");
  802. return 0;
  803. }
  804. EXPORT_SYMBOL_GPL(ahci_reset_controller);
  805. static void ahci_sw_activity(struct ata_link *link)
  806. {
  807. struct ata_port *ap = link->ap;
  808. struct ahci_port_priv *pp = ap->private_data;
  809. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  810. if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
  811. return;
  812. emp->activity++;
  813. if (!timer_pending(&emp->timer))
  814. mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
  815. }
  816. static void ahci_sw_activity_blink(unsigned long arg)
  817. {
  818. struct ata_link *link = (struct ata_link *)arg;
  819. struct ata_port *ap = link->ap;
  820. struct ahci_port_priv *pp = ap->private_data;
  821. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  822. unsigned long led_message = emp->led_state;
  823. u32 activity_led_state;
  824. unsigned long flags;
  825. led_message &= EM_MSG_LED_VALUE;
  826. led_message |= ap->port_no | (link->pmp << 8);
  827. /* check to see if we've had activity. If so,
  828. * toggle state of LED and reset timer. If not,
  829. * turn LED to desired idle state.
  830. */
  831. spin_lock_irqsave(ap->lock, flags);
  832. if (emp->saved_activity != emp->activity) {
  833. emp->saved_activity = emp->activity;
  834. /* get the current LED state */
  835. activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
  836. if (activity_led_state)
  837. activity_led_state = 0;
  838. else
  839. activity_led_state = 1;
  840. /* clear old state */
  841. led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
  842. /* toggle state */
  843. led_message |= (activity_led_state << 16);
  844. mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
  845. } else {
  846. /* switch to idle */
  847. led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
  848. if (emp->blink_policy == BLINK_OFF)
  849. led_message |= (1 << 16);
  850. }
  851. spin_unlock_irqrestore(ap->lock, flags);
  852. ap->ops->transmit_led_message(ap, led_message, 4);
  853. }
  854. static void ahci_init_sw_activity(struct ata_link *link)
  855. {
  856. struct ata_port *ap = link->ap;
  857. struct ahci_port_priv *pp = ap->private_data;
  858. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  859. /* init activity stats, setup timer */
  860. emp->saved_activity = emp->activity = 0;
  861. setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
  862. /* check our blink policy and set flag for link if it's enabled */
  863. if (emp->blink_policy)
  864. link->flags |= ATA_LFLAG_SW_ACTIVITY;
  865. }
  866. int ahci_reset_em(struct ata_host *host)
  867. {
  868. struct ahci_host_priv *hpriv = host->private_data;
  869. void __iomem *mmio = hpriv->mmio;
  870. u32 em_ctl;
  871. em_ctl = readl(mmio + HOST_EM_CTL);
  872. if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
  873. return -EINVAL;
  874. writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
  875. return 0;
  876. }
  877. EXPORT_SYMBOL_GPL(ahci_reset_em);
  878. static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
  879. ssize_t size)
  880. {
  881. struct ahci_host_priv *hpriv = ap->host->private_data;
  882. struct ahci_port_priv *pp = ap->private_data;
  883. void __iomem *mmio = hpriv->mmio;
  884. u32 em_ctl;
  885. u32 message[] = {0, 0};
  886. unsigned long flags;
  887. int pmp;
  888. struct ahci_em_priv *emp;
  889. /* get the slot number from the message */
  890. pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
  891. if (pmp < EM_MAX_SLOTS)
  892. emp = &pp->em_priv[pmp];
  893. else
  894. return -EINVAL;
  895. ahci_rpm_get_port(ap);
  896. spin_lock_irqsave(ap->lock, flags);
  897. /*
  898. * if we are still busy transmitting a previous message,
  899. * do not allow
  900. */
  901. em_ctl = readl(mmio + HOST_EM_CTL);
  902. if (em_ctl & EM_CTL_TM) {
  903. spin_unlock_irqrestore(ap->lock, flags);
  904. ahci_rpm_put_port(ap);
  905. return -EBUSY;
  906. }
  907. if (hpriv->em_msg_type & EM_MSG_TYPE_LED) {
  908. /*
  909. * create message header - this is all zero except for
  910. * the message size, which is 4 bytes.
  911. */
  912. message[0] |= (4 << 8);
  913. /* ignore 0:4 of byte zero, fill in port info yourself */
  914. message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
  915. /* write message to EM_LOC */
  916. writel(message[0], mmio + hpriv->em_loc);
  917. writel(message[1], mmio + hpriv->em_loc+4);
  918. /*
  919. * tell hardware to transmit the message
  920. */
  921. writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
  922. }
  923. /* save off new led state for port/slot */
  924. emp->led_state = state;
  925. spin_unlock_irqrestore(ap->lock, flags);
  926. ahci_rpm_put_port(ap);
  927. return size;
  928. }
  929. static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
  930. {
  931. struct ahci_port_priv *pp = ap->private_data;
  932. struct ata_link *link;
  933. struct ahci_em_priv *emp;
  934. int rc = 0;
  935. ata_for_each_link(link, ap, EDGE) {
  936. emp = &pp->em_priv[link->pmp];
  937. rc += sprintf(buf, "%lx\n", emp->led_state);
  938. }
  939. return rc;
  940. }
  941. static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
  942. size_t size)
  943. {
  944. unsigned int state;
  945. int pmp;
  946. struct ahci_port_priv *pp = ap->private_data;
  947. struct ahci_em_priv *emp;
  948. if (kstrtouint(buf, 0, &state) < 0)
  949. return -EINVAL;
  950. /* get the slot number from the message */
  951. pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
  952. if (pmp < EM_MAX_SLOTS)
  953. emp = &pp->em_priv[pmp];
  954. else
  955. return -EINVAL;
  956. /* mask off the activity bits if we are in sw_activity
  957. * mode, user should turn off sw_activity before setting
  958. * activity led through em_message
  959. */
  960. if (emp->blink_policy)
  961. state &= ~EM_MSG_LED_VALUE_ACTIVITY;
  962. return ap->ops->transmit_led_message(ap, state, size);
  963. }
  964. static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
  965. {
  966. struct ata_link *link = dev->link;
  967. struct ata_port *ap = link->ap;
  968. struct ahci_port_priv *pp = ap->private_data;
  969. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  970. u32 port_led_state = emp->led_state;
  971. /* save the desired Activity LED behavior */
  972. if (val == OFF) {
  973. /* clear LFLAG */
  974. link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
  975. /* set the LED to OFF */
  976. port_led_state &= EM_MSG_LED_VALUE_OFF;
  977. port_led_state |= (ap->port_no | (link->pmp << 8));
  978. ap->ops->transmit_led_message(ap, port_led_state, 4);
  979. } else {
  980. link->flags |= ATA_LFLAG_SW_ACTIVITY;
  981. if (val == BLINK_OFF) {
  982. /* set LED to ON for idle */
  983. port_led_state &= EM_MSG_LED_VALUE_OFF;
  984. port_led_state |= (ap->port_no | (link->pmp << 8));
  985. port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
  986. ap->ops->transmit_led_message(ap, port_led_state, 4);
  987. }
  988. }
  989. emp->blink_policy = val;
  990. return 0;
  991. }
  992. static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
  993. {
  994. struct ata_link *link = dev->link;
  995. struct ata_port *ap = link->ap;
  996. struct ahci_port_priv *pp = ap->private_data;
  997. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  998. /* display the saved value of activity behavior for this
  999. * disk.
  1000. */
  1001. return sprintf(buf, "%d\n", emp->blink_policy);
  1002. }
  1003. static void ahci_port_init(struct device *dev, struct ata_port *ap,
  1004. int port_no, void __iomem *mmio,
  1005. void __iomem *port_mmio)
  1006. {
  1007. struct ahci_host_priv *hpriv = ap->host->private_data;
  1008. const char *emsg = NULL;
  1009. int rc;
  1010. u32 tmp;
  1011. /* make sure port is not active */
  1012. rc = ahci_deinit_port(ap, &emsg);
  1013. if (rc)
  1014. dev_warn(dev, "%s (%d)\n", emsg, rc);
  1015. /* clear SError */
  1016. tmp = readl(port_mmio + PORT_SCR_ERR);
  1017. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  1018. writel(tmp, port_mmio + PORT_SCR_ERR);
  1019. /* clear port IRQ */
  1020. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1021. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  1022. if (tmp)
  1023. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1024. writel(1 << port_no, mmio + HOST_IRQ_STAT);
  1025. /* mark esata ports */
  1026. tmp = readl(port_mmio + PORT_CMD);
  1027. if ((tmp & PORT_CMD_ESP) && (hpriv->cap & HOST_CAP_SXS))
  1028. ap->pflags |= ATA_PFLAG_EXTERNAL;
  1029. }
  1030. void ahci_init_controller(struct ata_host *host)
  1031. {
  1032. struct ahci_host_priv *hpriv = host->private_data;
  1033. void __iomem *mmio = hpriv->mmio;
  1034. int i;
  1035. void __iomem *port_mmio;
  1036. u32 tmp;
  1037. for (i = 0; i < host->n_ports; i++) {
  1038. struct ata_port *ap = host->ports[i];
  1039. port_mmio = ahci_port_base(ap);
  1040. if (ata_port_is_dummy(ap))
  1041. continue;
  1042. ahci_port_init(host->dev, ap, i, mmio, port_mmio);
  1043. }
  1044. tmp = readl(mmio + HOST_CTL);
  1045. VPRINTK("HOST_CTL 0x%x\n", tmp);
  1046. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  1047. tmp = readl(mmio + HOST_CTL);
  1048. VPRINTK("HOST_CTL 0x%x\n", tmp);
  1049. }
  1050. EXPORT_SYMBOL_GPL(ahci_init_controller);
  1051. static void ahci_dev_config(struct ata_device *dev)
  1052. {
  1053. struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
  1054. if (hpriv->flags & AHCI_HFLAG_SECT255) {
  1055. dev->max_sectors = 255;
  1056. ata_dev_info(dev,
  1057. "SB600 AHCI: limiting to 255 sectors per cmd\n");
  1058. }
  1059. }
  1060. unsigned int ahci_dev_classify(struct ata_port *ap)
  1061. {
  1062. void __iomem *port_mmio = ahci_port_base(ap);
  1063. struct ata_taskfile tf;
  1064. u32 tmp;
  1065. tmp = readl(port_mmio + PORT_SIG);
  1066. tf.lbah = (tmp >> 24) & 0xff;
  1067. tf.lbam = (tmp >> 16) & 0xff;
  1068. tf.lbal = (tmp >> 8) & 0xff;
  1069. tf.nsect = (tmp) & 0xff;
  1070. return ata_dev_classify(&tf);
  1071. }
  1072. EXPORT_SYMBOL_GPL(ahci_dev_classify);
  1073. void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  1074. u32 opts)
  1075. {
  1076. dma_addr_t cmd_tbl_dma;
  1077. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  1078. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  1079. pp->cmd_slot[tag].status = 0;
  1080. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  1081. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  1082. }
  1083. EXPORT_SYMBOL_GPL(ahci_fill_cmd_slot);
  1084. int ahci_kick_engine(struct ata_port *ap)
  1085. {
  1086. void __iomem *port_mmio = ahci_port_base(ap);
  1087. struct ahci_host_priv *hpriv = ap->host->private_data;
  1088. u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
  1089. u32 tmp;
  1090. int busy, rc;
  1091. /* stop engine */
  1092. rc = ahci_stop_engine(ap);
  1093. if (rc)
  1094. goto out_restart;
  1095. /* need to do CLO?
  1096. * always do CLO if PMP is attached (AHCI-1.3 9.2)
  1097. */
  1098. busy = status & (ATA_BUSY | ATA_DRQ);
  1099. if (!busy && !sata_pmp_attached(ap)) {
  1100. rc = 0;
  1101. goto out_restart;
  1102. }
  1103. if (!(hpriv->cap & HOST_CAP_CLO)) {
  1104. rc = -EOPNOTSUPP;
  1105. goto out_restart;
  1106. }
  1107. /* perform CLO */
  1108. tmp = readl(port_mmio + PORT_CMD);
  1109. tmp |= PORT_CMD_CLO;
  1110. writel(tmp, port_mmio + PORT_CMD);
  1111. rc = 0;
  1112. tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
  1113. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  1114. if (tmp & PORT_CMD_CLO)
  1115. rc = -EIO;
  1116. /* restart engine */
  1117. out_restart:
  1118. hpriv->start_engine(ap);
  1119. return rc;
  1120. }
  1121. EXPORT_SYMBOL_GPL(ahci_kick_engine);
  1122. static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
  1123. struct ata_taskfile *tf, int is_cmd, u16 flags,
  1124. unsigned long timeout_msec)
  1125. {
  1126. const u32 cmd_fis_len = 5; /* five dwords */
  1127. struct ahci_port_priv *pp = ap->private_data;
  1128. void __iomem *port_mmio = ahci_port_base(ap);
  1129. u8 *fis = pp->cmd_tbl;
  1130. u32 tmp;
  1131. /* prep the command */
  1132. ata_tf_to_fis(tf, pmp, is_cmd, fis);
  1133. ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
  1134. /* set port value for softreset of Port Multiplier */
  1135. if (pp->fbs_enabled && pp->fbs_last_dev != pmp) {
  1136. tmp = readl(port_mmio + PORT_FBS);
  1137. tmp &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
  1138. tmp |= pmp << PORT_FBS_DEV_OFFSET;
  1139. writel(tmp, port_mmio + PORT_FBS);
  1140. pp->fbs_last_dev = pmp;
  1141. }
  1142. /* issue & wait */
  1143. writel(1, port_mmio + PORT_CMD_ISSUE);
  1144. if (timeout_msec) {
  1145. tmp = ata_wait_register(ap, port_mmio + PORT_CMD_ISSUE,
  1146. 0x1, 0x1, 1, timeout_msec);
  1147. if (tmp & 0x1) {
  1148. ahci_kick_engine(ap);
  1149. return -EBUSY;
  1150. }
  1151. } else
  1152. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1153. return 0;
  1154. }
  1155. int ahci_do_softreset(struct ata_link *link, unsigned int *class,
  1156. int pmp, unsigned long deadline,
  1157. int (*check_ready)(struct ata_link *link))
  1158. {
  1159. struct ata_port *ap = link->ap;
  1160. struct ahci_host_priv *hpriv = ap->host->private_data;
  1161. struct ahci_port_priv *pp = ap->private_data;
  1162. const char *reason = NULL;
  1163. unsigned long now, msecs;
  1164. struct ata_taskfile tf;
  1165. bool fbs_disabled = false;
  1166. int rc;
  1167. DPRINTK("ENTER\n");
  1168. /* prepare for SRST (AHCI-1.1 10.4.1) */
  1169. rc = ahci_kick_engine(ap);
  1170. if (rc && rc != -EOPNOTSUPP)
  1171. ata_link_warn(link, "failed to reset engine (errno=%d)\n", rc);
  1172. /*
  1173. * According to AHCI-1.2 9.3.9: if FBS is enable, software shall
  1174. * clear PxFBS.EN to '0' prior to issuing software reset to devices
  1175. * that is attached to port multiplier.
  1176. */
  1177. if (!ata_is_host_link(link) && pp->fbs_enabled) {
  1178. ahci_disable_fbs(ap);
  1179. fbs_disabled = true;
  1180. }
  1181. ata_tf_init(link->device, &tf);
  1182. /* issue the first D2H Register FIS */
  1183. msecs = 0;
  1184. now = jiffies;
  1185. if (time_after(deadline, now))
  1186. msecs = jiffies_to_msecs(deadline - now);
  1187. tf.ctl |= ATA_SRST;
  1188. if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
  1189. AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
  1190. rc = -EIO;
  1191. reason = "1st FIS failed";
  1192. goto fail;
  1193. }
  1194. /* spec says at least 5us, but be generous and sleep for 1ms */
  1195. ata_msleep(ap, 1);
  1196. /* issue the second D2H Register FIS */
  1197. tf.ctl &= ~ATA_SRST;
  1198. ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
  1199. /* wait for link to become ready */
  1200. rc = ata_wait_after_reset(link, deadline, check_ready);
  1201. if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
  1202. /*
  1203. * Workaround for cases where link online status can't
  1204. * be trusted. Treat device readiness timeout as link
  1205. * offline.
  1206. */
  1207. ata_link_info(link, "device not ready, treating as offline\n");
  1208. *class = ATA_DEV_NONE;
  1209. } else if (rc) {
  1210. /* link occupied, -ENODEV too is an error */
  1211. reason = "device not ready";
  1212. goto fail;
  1213. } else
  1214. *class = ahci_dev_classify(ap);
  1215. /* re-enable FBS if disabled before */
  1216. if (fbs_disabled)
  1217. ahci_enable_fbs(ap);
  1218. DPRINTK("EXIT, class=%u\n", *class);
  1219. return 0;
  1220. fail:
  1221. ata_link_err(link, "softreset failed (%s)\n", reason);
  1222. return rc;
  1223. }
  1224. int ahci_check_ready(struct ata_link *link)
  1225. {
  1226. void __iomem *port_mmio = ahci_port_base(link->ap);
  1227. u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
  1228. return ata_check_ready(status);
  1229. }
  1230. EXPORT_SYMBOL_GPL(ahci_check_ready);
  1231. static int ahci_softreset(struct ata_link *link, unsigned int *class,
  1232. unsigned long deadline)
  1233. {
  1234. int pmp = sata_srst_pmp(link);
  1235. DPRINTK("ENTER\n");
  1236. return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
  1237. }
  1238. EXPORT_SYMBOL_GPL(ahci_do_softreset);
  1239. static int ahci_bad_pmp_check_ready(struct ata_link *link)
  1240. {
  1241. void __iomem *port_mmio = ahci_port_base(link->ap);
  1242. u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
  1243. u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
  1244. /*
  1245. * There is no need to check TFDATA if BAD PMP is found due to HW bug,
  1246. * which can save timeout delay.
  1247. */
  1248. if (irq_status & PORT_IRQ_BAD_PMP)
  1249. return -EIO;
  1250. return ata_check_ready(status);
  1251. }
  1252. static int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
  1253. unsigned long deadline)
  1254. {
  1255. struct ata_port *ap = link->ap;
  1256. void __iomem *port_mmio = ahci_port_base(ap);
  1257. int pmp = sata_srst_pmp(link);
  1258. int rc;
  1259. u32 irq_sts;
  1260. DPRINTK("ENTER\n");
  1261. rc = ahci_do_softreset(link, class, pmp, deadline,
  1262. ahci_bad_pmp_check_ready);
  1263. /*
  1264. * Soft reset fails with IPMS set when PMP is enabled but
  1265. * SATA HDD/ODD is connected to SATA port, do soft reset
  1266. * again to port 0.
  1267. */
  1268. if (rc == -EIO) {
  1269. irq_sts = readl(port_mmio + PORT_IRQ_STAT);
  1270. if (irq_sts & PORT_IRQ_BAD_PMP) {
  1271. ata_link_warn(link,
  1272. "applying PMP SRST workaround "
  1273. "and retrying\n");
  1274. rc = ahci_do_softreset(link, class, 0, deadline,
  1275. ahci_check_ready);
  1276. }
  1277. }
  1278. return rc;
  1279. }
  1280. static int ahci_hardreset(struct ata_link *link, unsigned int *class,
  1281. unsigned long deadline)
  1282. {
  1283. const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
  1284. struct ata_port *ap = link->ap;
  1285. struct ahci_port_priv *pp = ap->private_data;
  1286. struct ahci_host_priv *hpriv = ap->host->private_data;
  1287. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  1288. struct ata_taskfile tf;
  1289. bool online;
  1290. int rc;
  1291. DPRINTK("ENTER\n");
  1292. ahci_stop_engine(ap);
  1293. /* clear D2H reception area to properly wait for D2H FIS */
  1294. ata_tf_init(link->device, &tf);
  1295. tf.command = ATA_BUSY;
  1296. ata_tf_to_fis(&tf, 0, 0, d2h_fis);
  1297. rc = sata_link_hardreset(link, timing, deadline, &online,
  1298. ahci_check_ready);
  1299. hpriv->start_engine(ap);
  1300. if (online)
  1301. *class = ahci_dev_classify(ap);
  1302. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  1303. return rc;
  1304. }
  1305. static void ahci_postreset(struct ata_link *link, unsigned int *class)
  1306. {
  1307. struct ata_port *ap = link->ap;
  1308. void __iomem *port_mmio = ahci_port_base(ap);
  1309. u32 new_tmp, tmp;
  1310. ata_std_postreset(link, class);
  1311. /* Make sure port's ATAPI bit is set appropriately */
  1312. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  1313. if (*class == ATA_DEV_ATAPI)
  1314. new_tmp |= PORT_CMD_ATAPI;
  1315. else
  1316. new_tmp &= ~PORT_CMD_ATAPI;
  1317. if (new_tmp != tmp) {
  1318. writel(new_tmp, port_mmio + PORT_CMD);
  1319. readl(port_mmio + PORT_CMD); /* flush */
  1320. }
  1321. }
  1322. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  1323. {
  1324. struct scatterlist *sg;
  1325. struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  1326. unsigned int si;
  1327. VPRINTK("ENTER\n");
  1328. /*
  1329. * Next, the S/G list.
  1330. */
  1331. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  1332. dma_addr_t addr = sg_dma_address(sg);
  1333. u32 sg_len = sg_dma_len(sg);
  1334. ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
  1335. ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
  1336. ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
  1337. }
  1338. return si;
  1339. }
  1340. static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc)
  1341. {
  1342. struct ata_port *ap = qc->ap;
  1343. struct ahci_port_priv *pp = ap->private_data;
  1344. if (!sata_pmp_attached(ap) || pp->fbs_enabled)
  1345. return ata_std_qc_defer(qc);
  1346. else
  1347. return sata_pmp_qc_defer_cmd_switch(qc);
  1348. }
  1349. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  1350. {
  1351. struct ata_port *ap = qc->ap;
  1352. struct ahci_port_priv *pp = ap->private_data;
  1353. int is_atapi = ata_is_atapi(qc->tf.protocol);
  1354. void *cmd_tbl;
  1355. u32 opts;
  1356. const u32 cmd_fis_len = 5; /* five dwords */
  1357. unsigned int n_elem;
  1358. /*
  1359. * Fill in command table information. First, the header,
  1360. * a SATA Register - Host to Device command FIS.
  1361. */
  1362. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  1363. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
  1364. if (is_atapi) {
  1365. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  1366. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  1367. }
  1368. n_elem = 0;
  1369. if (qc->flags & ATA_QCFLAG_DMAMAP)
  1370. n_elem = ahci_fill_sg(qc, cmd_tbl);
  1371. /*
  1372. * Fill in command slot information.
  1373. */
  1374. opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
  1375. if (qc->tf.flags & ATA_TFLAG_WRITE)
  1376. opts |= AHCI_CMD_WRITE;
  1377. if (is_atapi)
  1378. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  1379. ahci_fill_cmd_slot(pp, qc->tag, opts);
  1380. }
  1381. static void ahci_fbs_dec_intr(struct ata_port *ap)
  1382. {
  1383. struct ahci_port_priv *pp = ap->private_data;
  1384. void __iomem *port_mmio = ahci_port_base(ap);
  1385. u32 fbs = readl(port_mmio + PORT_FBS);
  1386. int retries = 3;
  1387. DPRINTK("ENTER\n");
  1388. BUG_ON(!pp->fbs_enabled);
  1389. /* time to wait for DEC is not specified by AHCI spec,
  1390. * add a retry loop for safety.
  1391. */
  1392. writel(fbs | PORT_FBS_DEC, port_mmio + PORT_FBS);
  1393. fbs = readl(port_mmio + PORT_FBS);
  1394. while ((fbs & PORT_FBS_DEC) && retries--) {
  1395. udelay(1);
  1396. fbs = readl(port_mmio + PORT_FBS);
  1397. }
  1398. if (fbs & PORT_FBS_DEC)
  1399. dev_err(ap->host->dev, "failed to clear device error\n");
  1400. }
  1401. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  1402. {
  1403. struct ahci_host_priv *hpriv = ap->host->private_data;
  1404. struct ahci_port_priv *pp = ap->private_data;
  1405. struct ata_eh_info *host_ehi = &ap->link.eh_info;
  1406. struct ata_link *link = NULL;
  1407. struct ata_queued_cmd *active_qc;
  1408. struct ata_eh_info *active_ehi;
  1409. bool fbs_need_dec = false;
  1410. u32 serror;
  1411. /* determine active link with error */
  1412. if (pp->fbs_enabled) {
  1413. void __iomem *port_mmio = ahci_port_base(ap);
  1414. u32 fbs = readl(port_mmio + PORT_FBS);
  1415. int pmp = fbs >> PORT_FBS_DWE_OFFSET;
  1416. if ((fbs & PORT_FBS_SDE) && (pmp < ap->nr_pmp_links)) {
  1417. link = &ap->pmp_link[pmp];
  1418. fbs_need_dec = true;
  1419. }
  1420. } else
  1421. ata_for_each_link(link, ap, EDGE)
  1422. if (ata_link_active(link))
  1423. break;
  1424. if (!link)
  1425. link = &ap->link;
  1426. active_qc = ata_qc_from_tag(ap, link->active_tag);
  1427. active_ehi = &link->eh_info;
  1428. /* record irq stat */
  1429. ata_ehi_clear_desc(host_ehi);
  1430. ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
  1431. /* AHCI needs SError cleared; otherwise, it might lock up */
  1432. ahci_scr_read(&ap->link, SCR_ERROR, &serror);
  1433. ahci_scr_write(&ap->link, SCR_ERROR, serror);
  1434. host_ehi->serror |= serror;
  1435. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  1436. if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
  1437. irq_stat &= ~PORT_IRQ_IF_ERR;
  1438. if (irq_stat & PORT_IRQ_TF_ERR) {
  1439. /* If qc is active, charge it; otherwise, the active
  1440. * link. There's no active qc on NCQ errors. It will
  1441. * be determined by EH by reading log page 10h.
  1442. */
  1443. if (active_qc)
  1444. active_qc->err_mask |= AC_ERR_DEV;
  1445. else
  1446. active_ehi->err_mask |= AC_ERR_DEV;
  1447. if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
  1448. host_ehi->serror &= ~SERR_INTERNAL;
  1449. }
  1450. if (irq_stat & PORT_IRQ_UNK_FIS) {
  1451. u32 *unk = pp->rx_fis + RX_FIS_UNK;
  1452. active_ehi->err_mask |= AC_ERR_HSM;
  1453. active_ehi->action |= ATA_EH_RESET;
  1454. ata_ehi_push_desc(active_ehi,
  1455. "unknown FIS %08x %08x %08x %08x" ,
  1456. unk[0], unk[1], unk[2], unk[3]);
  1457. }
  1458. if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
  1459. active_ehi->err_mask |= AC_ERR_HSM;
  1460. active_ehi->action |= ATA_EH_RESET;
  1461. ata_ehi_push_desc(active_ehi, "incorrect PMP");
  1462. }
  1463. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  1464. host_ehi->err_mask |= AC_ERR_HOST_BUS;
  1465. host_ehi->action |= ATA_EH_RESET;
  1466. ata_ehi_push_desc(host_ehi, "host bus error");
  1467. }
  1468. if (irq_stat & PORT_IRQ_IF_ERR) {
  1469. if (fbs_need_dec)
  1470. active_ehi->err_mask |= AC_ERR_DEV;
  1471. else {
  1472. host_ehi->err_mask |= AC_ERR_ATA_BUS;
  1473. host_ehi->action |= ATA_EH_RESET;
  1474. }
  1475. ata_ehi_push_desc(host_ehi, "interface fatal error");
  1476. }
  1477. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  1478. ata_ehi_hotplugged(host_ehi);
  1479. ata_ehi_push_desc(host_ehi, "%s",
  1480. irq_stat & PORT_IRQ_CONNECT ?
  1481. "connection status changed" : "PHY RDY changed");
  1482. }
  1483. /* okay, let's hand over to EH */
  1484. if (irq_stat & PORT_IRQ_FREEZE)
  1485. ata_port_freeze(ap);
  1486. else if (fbs_need_dec) {
  1487. ata_link_abort(link);
  1488. ahci_fbs_dec_intr(ap);
  1489. } else
  1490. ata_port_abort(ap);
  1491. }
  1492. static void ahci_handle_port_interrupt(struct ata_port *ap,
  1493. void __iomem *port_mmio, u32 status)
  1494. {
  1495. struct ata_eh_info *ehi = &ap->link.eh_info;
  1496. struct ahci_port_priv *pp = ap->private_data;
  1497. struct ahci_host_priv *hpriv = ap->host->private_data;
  1498. int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
  1499. u32 qc_active = 0;
  1500. int rc;
  1501. /* ignore BAD_PMP while resetting */
  1502. if (unlikely(resetting))
  1503. status &= ~PORT_IRQ_BAD_PMP;
  1504. if (sata_lpm_ignore_phy_events(&ap->link)) {
  1505. status &= ~PORT_IRQ_PHYRDY;
  1506. ahci_scr_write(&ap->link, SCR_ERROR, SERR_PHYRDY_CHG);
  1507. }
  1508. if (unlikely(status & PORT_IRQ_ERROR)) {
  1509. ahci_error_intr(ap, status);
  1510. return;
  1511. }
  1512. if (status & PORT_IRQ_SDB_FIS) {
  1513. /* If SNotification is available, leave notification
  1514. * handling to sata_async_notification(). If not,
  1515. * emulate it by snooping SDB FIS RX area.
  1516. *
  1517. * Snooping FIS RX area is probably cheaper than
  1518. * poking SNotification but some constrollers which
  1519. * implement SNotification, ICH9 for example, don't
  1520. * store AN SDB FIS into receive area.
  1521. */
  1522. if (hpriv->cap & HOST_CAP_SNTF)
  1523. sata_async_notification(ap);
  1524. else {
  1525. /* If the 'N' bit in word 0 of the FIS is set,
  1526. * we just received asynchronous notification.
  1527. * Tell libata about it.
  1528. *
  1529. * Lack of SNotification should not appear in
  1530. * ahci 1.2, so the workaround is unnecessary
  1531. * when FBS is enabled.
  1532. */
  1533. if (pp->fbs_enabled)
  1534. WARN_ON_ONCE(1);
  1535. else {
  1536. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1537. u32 f0 = le32_to_cpu(f[0]);
  1538. if (f0 & (1 << 15))
  1539. sata_async_notification(ap);
  1540. }
  1541. }
  1542. }
  1543. /* pp->active_link is not reliable once FBS is enabled, both
  1544. * PORT_SCR_ACT and PORT_CMD_ISSUE should be checked because
  1545. * NCQ and non-NCQ commands may be in flight at the same time.
  1546. */
  1547. if (pp->fbs_enabled) {
  1548. if (ap->qc_active) {
  1549. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1550. qc_active |= readl(port_mmio + PORT_CMD_ISSUE);
  1551. }
  1552. } else {
  1553. /* pp->active_link is valid iff any command is in flight */
  1554. if (ap->qc_active && pp->active_link->sactive)
  1555. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1556. else
  1557. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  1558. }
  1559. rc = ata_qc_complete_multiple(ap, qc_active);
  1560. /* while resetting, invalid completions are expected */
  1561. if (unlikely(rc < 0 && !resetting)) {
  1562. ehi->err_mask |= AC_ERR_HSM;
  1563. ehi->action |= ATA_EH_RESET;
  1564. ata_port_freeze(ap);
  1565. }
  1566. }
  1567. static void ahci_port_intr(struct ata_port *ap)
  1568. {
  1569. void __iomem *port_mmio = ahci_port_base(ap);
  1570. u32 status;
  1571. status = readl(port_mmio + PORT_IRQ_STAT);
  1572. writel(status, port_mmio + PORT_IRQ_STAT);
  1573. ahci_handle_port_interrupt(ap, port_mmio, status);
  1574. }
  1575. static irqreturn_t ahci_multi_irqs_intr_hard(int irq, void *dev_instance)
  1576. {
  1577. struct ata_port *ap = dev_instance;
  1578. void __iomem *port_mmio = ahci_port_base(ap);
  1579. u32 status;
  1580. VPRINTK("ENTER\n");
  1581. status = readl(port_mmio + PORT_IRQ_STAT);
  1582. writel(status, port_mmio + PORT_IRQ_STAT);
  1583. spin_lock(ap->lock);
  1584. ahci_handle_port_interrupt(ap, port_mmio, status);
  1585. spin_unlock(ap->lock);
  1586. VPRINTK("EXIT\n");
  1587. return IRQ_HANDLED;
  1588. }
  1589. u32 ahci_handle_port_intr(struct ata_host *host, u32 irq_masked)
  1590. {
  1591. unsigned int i, handled = 0;
  1592. for (i = 0; i < host->n_ports; i++) {
  1593. struct ata_port *ap;
  1594. if (!(irq_masked & (1 << i)))
  1595. continue;
  1596. ap = host->ports[i];
  1597. if (ap) {
  1598. ahci_port_intr(ap);
  1599. VPRINTK("port %u\n", i);
  1600. } else {
  1601. VPRINTK("port %u (no irq)\n", i);
  1602. if (ata_ratelimit())
  1603. dev_warn(host->dev,
  1604. "interrupt on disabled port %u\n", i);
  1605. }
  1606. handled = 1;
  1607. }
  1608. return handled;
  1609. }
  1610. EXPORT_SYMBOL_GPL(ahci_handle_port_intr);
  1611. static irqreturn_t ahci_single_level_irq_intr(int irq, void *dev_instance)
  1612. {
  1613. struct ata_host *host = dev_instance;
  1614. struct ahci_host_priv *hpriv;
  1615. unsigned int rc = 0;
  1616. void __iomem *mmio;
  1617. u32 irq_stat, irq_masked;
  1618. VPRINTK("ENTER\n");
  1619. hpriv = host->private_data;
  1620. mmio = hpriv->mmio;
  1621. /* sigh. 0xffffffff is a valid return from h/w */
  1622. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1623. if (!irq_stat)
  1624. return IRQ_NONE;
  1625. irq_masked = irq_stat & hpriv->port_map;
  1626. spin_lock(&host->lock);
  1627. rc = ahci_handle_port_intr(host, irq_masked);
  1628. /* HOST_IRQ_STAT behaves as level triggered latch meaning that
  1629. * it should be cleared after all the port events are cleared;
  1630. * otherwise, it will raise a spurious interrupt after each
  1631. * valid one. Please read section 10.6.2 of ahci 1.1 for more
  1632. * information.
  1633. *
  1634. * Also, use the unmasked value to clear interrupt as spurious
  1635. * pending event on a dummy port might cause screaming IRQ.
  1636. */
  1637. writel(irq_stat, mmio + HOST_IRQ_STAT);
  1638. spin_unlock(&host->lock);
  1639. VPRINTK("EXIT\n");
  1640. return IRQ_RETVAL(rc);
  1641. }
  1642. unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1643. {
  1644. struct ata_port *ap = qc->ap;
  1645. void __iomem *port_mmio = ahci_port_base(ap);
  1646. struct ahci_port_priv *pp = ap->private_data;
  1647. /* Keep track of the currently active link. It will be used
  1648. * in completion path to determine whether NCQ phase is in
  1649. * progress.
  1650. */
  1651. pp->active_link = qc->dev->link;
  1652. if (ata_is_ncq(qc->tf.protocol))
  1653. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1654. if (pp->fbs_enabled && pp->fbs_last_dev != qc->dev->link->pmp) {
  1655. u32 fbs = readl(port_mmio + PORT_FBS);
  1656. fbs &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
  1657. fbs |= qc->dev->link->pmp << PORT_FBS_DEV_OFFSET;
  1658. writel(fbs, port_mmio + PORT_FBS);
  1659. pp->fbs_last_dev = qc->dev->link->pmp;
  1660. }
  1661. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1662. ahci_sw_activity(qc->dev->link);
  1663. return 0;
  1664. }
  1665. EXPORT_SYMBOL_GPL(ahci_qc_issue);
  1666. static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
  1667. {
  1668. struct ahci_port_priv *pp = qc->ap->private_data;
  1669. u8 *rx_fis = pp->rx_fis;
  1670. if (pp->fbs_enabled)
  1671. rx_fis += qc->dev->link->pmp * AHCI_RX_FIS_SZ;
  1672. /*
  1673. * After a successful execution of an ATA PIO data-in command,
  1674. * the device doesn't send D2H Reg FIS to update the TF and
  1675. * the host should take TF and E_Status from the preceding PIO
  1676. * Setup FIS.
  1677. */
  1678. if (qc->tf.protocol == ATA_PROT_PIO && qc->dma_dir == DMA_FROM_DEVICE &&
  1679. !(qc->flags & ATA_QCFLAG_FAILED)) {
  1680. ata_tf_from_fis(rx_fis + RX_FIS_PIO_SETUP, &qc->result_tf);
  1681. qc->result_tf.command = (rx_fis + RX_FIS_PIO_SETUP)[15];
  1682. } else
  1683. ata_tf_from_fis(rx_fis + RX_FIS_D2H_REG, &qc->result_tf);
  1684. return true;
  1685. }
  1686. static void ahci_freeze(struct ata_port *ap)
  1687. {
  1688. void __iomem *port_mmio = ahci_port_base(ap);
  1689. /* turn IRQ off */
  1690. writel(0, port_mmio + PORT_IRQ_MASK);
  1691. }
  1692. static void ahci_thaw(struct ata_port *ap)
  1693. {
  1694. struct ahci_host_priv *hpriv = ap->host->private_data;
  1695. void __iomem *mmio = hpriv->mmio;
  1696. void __iomem *port_mmio = ahci_port_base(ap);
  1697. u32 tmp;
  1698. struct ahci_port_priv *pp = ap->private_data;
  1699. /* clear IRQ */
  1700. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1701. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1702. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1703. /* turn IRQ back on */
  1704. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1705. }
  1706. void ahci_error_handler(struct ata_port *ap)
  1707. {
  1708. struct ahci_host_priv *hpriv = ap->host->private_data;
  1709. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1710. /* restart engine */
  1711. ahci_stop_engine(ap);
  1712. hpriv->start_engine(ap);
  1713. }
  1714. sata_pmp_error_handler(ap);
  1715. if (!ata_dev_enabled(ap->link.device))
  1716. ahci_stop_engine(ap);
  1717. }
  1718. EXPORT_SYMBOL_GPL(ahci_error_handler);
  1719. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1720. {
  1721. struct ata_port *ap = qc->ap;
  1722. /* make DMA engine forget about the failed command */
  1723. if (qc->flags & ATA_QCFLAG_FAILED)
  1724. ahci_kick_engine(ap);
  1725. }
  1726. static void ahci_set_aggressive_devslp(struct ata_port *ap, bool sleep)
  1727. {
  1728. struct ahci_host_priv *hpriv = ap->host->private_data;
  1729. void __iomem *port_mmio = ahci_port_base(ap);
  1730. struct ata_device *dev = ap->link.device;
  1731. u32 devslp, dm, dito, mdat, deto;
  1732. int rc;
  1733. unsigned int err_mask;
  1734. devslp = readl(port_mmio + PORT_DEVSLP);
  1735. if (!(devslp & PORT_DEVSLP_DSP)) {
  1736. dev_info(ap->host->dev, "port does not support device sleep\n");
  1737. return;
  1738. }
  1739. /* disable device sleep */
  1740. if (!sleep) {
  1741. if (devslp & PORT_DEVSLP_ADSE) {
  1742. writel(devslp & ~PORT_DEVSLP_ADSE,
  1743. port_mmio + PORT_DEVSLP);
  1744. err_mask = ata_dev_set_feature(dev,
  1745. SETFEATURES_SATA_DISABLE,
  1746. SATA_DEVSLP);
  1747. if (err_mask && err_mask != AC_ERR_DEV)
  1748. ata_dev_warn(dev, "failed to disable DEVSLP\n");
  1749. }
  1750. return;
  1751. }
  1752. /* device sleep was already enabled */
  1753. if (devslp & PORT_DEVSLP_ADSE)
  1754. return;
  1755. /* set DITO, MDAT, DETO and enable DevSlp, need to stop engine first */
  1756. rc = ahci_stop_engine(ap);
  1757. if (rc)
  1758. return;
  1759. dm = (devslp & PORT_DEVSLP_DM_MASK) >> PORT_DEVSLP_DM_OFFSET;
  1760. dito = devslp_idle_timeout / (dm + 1);
  1761. if (dito > 0x3ff)
  1762. dito = 0x3ff;
  1763. /* Use the nominal value 10 ms if the read MDAT is zero,
  1764. * the nominal value of DETO is 20 ms.
  1765. */
  1766. if (dev->devslp_timing[ATA_LOG_DEVSLP_VALID] &
  1767. ATA_LOG_DEVSLP_VALID_MASK) {
  1768. mdat = dev->devslp_timing[ATA_LOG_DEVSLP_MDAT] &
  1769. ATA_LOG_DEVSLP_MDAT_MASK;
  1770. if (!mdat)
  1771. mdat = 10;
  1772. deto = dev->devslp_timing[ATA_LOG_DEVSLP_DETO];
  1773. if (!deto)
  1774. deto = 20;
  1775. } else {
  1776. mdat = 10;
  1777. deto = 20;
  1778. }
  1779. devslp |= ((dito << PORT_DEVSLP_DITO_OFFSET) |
  1780. (mdat << PORT_DEVSLP_MDAT_OFFSET) |
  1781. (deto << PORT_DEVSLP_DETO_OFFSET) |
  1782. PORT_DEVSLP_ADSE);
  1783. writel(devslp, port_mmio + PORT_DEVSLP);
  1784. hpriv->start_engine(ap);
  1785. /* enable device sleep feature for the drive */
  1786. err_mask = ata_dev_set_feature(dev,
  1787. SETFEATURES_SATA_ENABLE,
  1788. SATA_DEVSLP);
  1789. if (err_mask && err_mask != AC_ERR_DEV)
  1790. ata_dev_warn(dev, "failed to enable DEVSLP\n");
  1791. }
  1792. static void ahci_enable_fbs(struct ata_port *ap)
  1793. {
  1794. struct ahci_host_priv *hpriv = ap->host->private_data;
  1795. struct ahci_port_priv *pp = ap->private_data;
  1796. void __iomem *port_mmio = ahci_port_base(ap);
  1797. u32 fbs;
  1798. int rc;
  1799. if (!pp->fbs_supported)
  1800. return;
  1801. fbs = readl(port_mmio + PORT_FBS);
  1802. if (fbs & PORT_FBS_EN) {
  1803. pp->fbs_enabled = true;
  1804. pp->fbs_last_dev = -1; /* initialization */
  1805. return;
  1806. }
  1807. rc = ahci_stop_engine(ap);
  1808. if (rc)
  1809. return;
  1810. writel(fbs | PORT_FBS_EN, port_mmio + PORT_FBS);
  1811. fbs = readl(port_mmio + PORT_FBS);
  1812. if (fbs & PORT_FBS_EN) {
  1813. dev_info(ap->host->dev, "FBS is enabled\n");
  1814. pp->fbs_enabled = true;
  1815. pp->fbs_last_dev = -1; /* initialization */
  1816. } else
  1817. dev_err(ap->host->dev, "Failed to enable FBS\n");
  1818. hpriv->start_engine(ap);
  1819. }
  1820. static void ahci_disable_fbs(struct ata_port *ap)
  1821. {
  1822. struct ahci_host_priv *hpriv = ap->host->private_data;
  1823. struct ahci_port_priv *pp = ap->private_data;
  1824. void __iomem *port_mmio = ahci_port_base(ap);
  1825. u32 fbs;
  1826. int rc;
  1827. if (!pp->fbs_supported)
  1828. return;
  1829. fbs = readl(port_mmio + PORT_FBS);
  1830. if ((fbs & PORT_FBS_EN) == 0) {
  1831. pp->fbs_enabled = false;
  1832. return;
  1833. }
  1834. rc = ahci_stop_engine(ap);
  1835. if (rc)
  1836. return;
  1837. writel(fbs & ~PORT_FBS_EN, port_mmio + PORT_FBS);
  1838. fbs = readl(port_mmio + PORT_FBS);
  1839. if (fbs & PORT_FBS_EN)
  1840. dev_err(ap->host->dev, "Failed to disable FBS\n");
  1841. else {
  1842. dev_info(ap->host->dev, "FBS is disabled\n");
  1843. pp->fbs_enabled = false;
  1844. }
  1845. hpriv->start_engine(ap);
  1846. }
  1847. static void ahci_pmp_attach(struct ata_port *ap)
  1848. {
  1849. void __iomem *port_mmio = ahci_port_base(ap);
  1850. struct ahci_port_priv *pp = ap->private_data;
  1851. u32 cmd;
  1852. cmd = readl(port_mmio + PORT_CMD);
  1853. cmd |= PORT_CMD_PMP;
  1854. writel(cmd, port_mmio + PORT_CMD);
  1855. ahci_enable_fbs(ap);
  1856. pp->intr_mask |= PORT_IRQ_BAD_PMP;
  1857. /*
  1858. * We must not change the port interrupt mask register if the
  1859. * port is marked frozen, the value in pp->intr_mask will be
  1860. * restored later when the port is thawed.
  1861. *
  1862. * Note that during initialization, the port is marked as
  1863. * frozen since the irq handler is not yet registered.
  1864. */
  1865. if (!(ap->pflags & ATA_PFLAG_FROZEN))
  1866. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1867. }
  1868. static void ahci_pmp_detach(struct ata_port *ap)
  1869. {
  1870. void __iomem *port_mmio = ahci_port_base(ap);
  1871. struct ahci_port_priv *pp = ap->private_data;
  1872. u32 cmd;
  1873. ahci_disable_fbs(ap);
  1874. cmd = readl(port_mmio + PORT_CMD);
  1875. cmd &= ~PORT_CMD_PMP;
  1876. writel(cmd, port_mmio + PORT_CMD);
  1877. pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
  1878. /* see comment above in ahci_pmp_attach() */
  1879. if (!(ap->pflags & ATA_PFLAG_FROZEN))
  1880. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1881. }
  1882. int ahci_port_resume(struct ata_port *ap)
  1883. {
  1884. ahci_rpm_get_port(ap);
  1885. ahci_power_up(ap);
  1886. ahci_start_port(ap);
  1887. if (sata_pmp_attached(ap))
  1888. ahci_pmp_attach(ap);
  1889. else
  1890. ahci_pmp_detach(ap);
  1891. return 0;
  1892. }
  1893. EXPORT_SYMBOL_GPL(ahci_port_resume);
  1894. #ifdef CONFIG_PM
  1895. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1896. {
  1897. const char *emsg = NULL;
  1898. int rc;
  1899. rc = ahci_deinit_port(ap, &emsg);
  1900. if (rc == 0)
  1901. ahci_power_down(ap);
  1902. else {
  1903. ata_port_err(ap, "%s (%d)\n", emsg, rc);
  1904. ata_port_freeze(ap);
  1905. }
  1906. ahci_rpm_put_port(ap);
  1907. return rc;
  1908. }
  1909. #endif
  1910. static int ahci_port_start(struct ata_port *ap)
  1911. {
  1912. struct ahci_host_priv *hpriv = ap->host->private_data;
  1913. struct device *dev = ap->host->dev;
  1914. struct ahci_port_priv *pp;
  1915. void *mem;
  1916. dma_addr_t mem_dma;
  1917. size_t dma_sz, rx_fis_sz;
  1918. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1919. if (!pp)
  1920. return -ENOMEM;
  1921. if (ap->host->n_ports > 1) {
  1922. pp->irq_desc = devm_kzalloc(dev, 8, GFP_KERNEL);
  1923. if (!pp->irq_desc) {
  1924. devm_kfree(dev, pp);
  1925. return -ENOMEM;
  1926. }
  1927. snprintf(pp->irq_desc, 8,
  1928. "%s%d", dev_driver_string(dev), ap->port_no);
  1929. }
  1930. /* check FBS capability */
  1931. if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
  1932. void __iomem *port_mmio = ahci_port_base(ap);
  1933. u32 cmd = readl(port_mmio + PORT_CMD);
  1934. if (cmd & PORT_CMD_FBSCP)
  1935. pp->fbs_supported = true;
  1936. else if (hpriv->flags & AHCI_HFLAG_YES_FBS) {
  1937. dev_info(dev, "port %d can do FBS, forcing FBSCP\n",
  1938. ap->port_no);
  1939. pp->fbs_supported = true;
  1940. } else
  1941. dev_warn(dev, "port %d is not capable of FBS\n",
  1942. ap->port_no);
  1943. }
  1944. if (pp->fbs_supported) {
  1945. dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
  1946. rx_fis_sz = AHCI_RX_FIS_SZ * 16;
  1947. } else {
  1948. dma_sz = AHCI_PORT_PRIV_DMA_SZ;
  1949. rx_fis_sz = AHCI_RX_FIS_SZ;
  1950. }
  1951. mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
  1952. if (!mem)
  1953. return -ENOMEM;
  1954. memset(mem, 0, dma_sz);
  1955. /*
  1956. * First item in chunk of DMA memory: 32-slot command table,
  1957. * 32 bytes each in size
  1958. */
  1959. pp->cmd_slot = mem;
  1960. pp->cmd_slot_dma = mem_dma;
  1961. mem += AHCI_CMD_SLOT_SZ;
  1962. mem_dma += AHCI_CMD_SLOT_SZ;
  1963. /*
  1964. * Second item: Received-FIS area
  1965. */
  1966. pp->rx_fis = mem;
  1967. pp->rx_fis_dma = mem_dma;
  1968. mem += rx_fis_sz;
  1969. mem_dma += rx_fis_sz;
  1970. /*
  1971. * Third item: data area for storing a single command
  1972. * and its scatter-gather table
  1973. */
  1974. pp->cmd_tbl = mem;
  1975. pp->cmd_tbl_dma = mem_dma;
  1976. /*
  1977. * Save off initial list of interrupts to be enabled.
  1978. * This could be changed later
  1979. */
  1980. pp->intr_mask = DEF_PORT_IRQ;
  1981. /*
  1982. * Switch to per-port locking in case each port has its own MSI vector.
  1983. */
  1984. if (hpriv->flags & AHCI_HFLAG_MULTI_MSI) {
  1985. spin_lock_init(&pp->lock);
  1986. ap->lock = &pp->lock;
  1987. }
  1988. ap->private_data = pp;
  1989. /* engage engines, captain */
  1990. return ahci_port_resume(ap);
  1991. }
  1992. static void ahci_port_stop(struct ata_port *ap)
  1993. {
  1994. const char *emsg = NULL;
  1995. struct ahci_host_priv *hpriv = ap->host->private_data;
  1996. void __iomem *host_mmio = hpriv->mmio;
  1997. int rc;
  1998. /* de-initialize port */
  1999. rc = ahci_deinit_port(ap, &emsg);
  2000. if (rc)
  2001. ata_port_warn(ap, "%s (%d)\n", emsg, rc);
  2002. /*
  2003. * Clear GHC.IS to prevent stuck INTx after disabling MSI and
  2004. * re-enabling INTx.
  2005. */
  2006. writel(1 << ap->port_no, host_mmio + HOST_IRQ_STAT);
  2007. }
  2008. void ahci_print_info(struct ata_host *host, const char *scc_s)
  2009. {
  2010. struct ahci_host_priv *hpriv = host->private_data;
  2011. u32 vers, cap, cap2, impl, speed;
  2012. const char *speed_s;
  2013. vers = hpriv->version;
  2014. cap = hpriv->cap;
  2015. cap2 = hpriv->cap2;
  2016. impl = hpriv->port_map;
  2017. speed = (cap >> 20) & 0xf;
  2018. if (speed == 1)
  2019. speed_s = "1.5";
  2020. else if (speed == 2)
  2021. speed_s = "3";
  2022. else if (speed == 3)
  2023. speed_s = "6";
  2024. else
  2025. speed_s = "?";
  2026. dev_info(host->dev,
  2027. "AHCI %02x%02x.%02x%02x "
  2028. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  2029. ,
  2030. (vers >> 24) & 0xff,
  2031. (vers >> 16) & 0xff,
  2032. (vers >> 8) & 0xff,
  2033. vers & 0xff,
  2034. ((cap >> 8) & 0x1f) + 1,
  2035. (cap & 0x1f) + 1,
  2036. speed_s,
  2037. impl,
  2038. scc_s);
  2039. dev_info(host->dev,
  2040. "flags: "
  2041. "%s%s%s%s%s%s%s"
  2042. "%s%s%s%s%s%s%s"
  2043. "%s%s%s%s%s%s%s"
  2044. "%s%s\n"
  2045. ,
  2046. cap & HOST_CAP_64 ? "64bit " : "",
  2047. cap & HOST_CAP_NCQ ? "ncq " : "",
  2048. cap & HOST_CAP_SNTF ? "sntf " : "",
  2049. cap & HOST_CAP_MPS ? "ilck " : "",
  2050. cap & HOST_CAP_SSS ? "stag " : "",
  2051. cap & HOST_CAP_ALPM ? "pm " : "",
  2052. cap & HOST_CAP_LED ? "led " : "",
  2053. cap & HOST_CAP_CLO ? "clo " : "",
  2054. cap & HOST_CAP_ONLY ? "only " : "",
  2055. cap & HOST_CAP_PMP ? "pmp " : "",
  2056. cap & HOST_CAP_FBS ? "fbs " : "",
  2057. cap & HOST_CAP_PIO_MULTI ? "pio " : "",
  2058. cap & HOST_CAP_SSC ? "slum " : "",
  2059. cap & HOST_CAP_PART ? "part " : "",
  2060. cap & HOST_CAP_CCC ? "ccc " : "",
  2061. cap & HOST_CAP_EMS ? "ems " : "",
  2062. cap & HOST_CAP_SXS ? "sxs " : "",
  2063. cap2 & HOST_CAP2_DESO ? "deso " : "",
  2064. cap2 & HOST_CAP2_SADM ? "sadm " : "",
  2065. cap2 & HOST_CAP2_SDS ? "sds " : "",
  2066. cap2 & HOST_CAP2_APST ? "apst " : "",
  2067. cap2 & HOST_CAP2_NVMHCI ? "nvmp " : "",
  2068. cap2 & HOST_CAP2_BOH ? "boh " : ""
  2069. );
  2070. }
  2071. EXPORT_SYMBOL_GPL(ahci_print_info);
  2072. void ahci_set_em_messages(struct ahci_host_priv *hpriv,
  2073. struct ata_port_info *pi)
  2074. {
  2075. u8 messages;
  2076. void __iomem *mmio = hpriv->mmio;
  2077. u32 em_loc = readl(mmio + HOST_EM_LOC);
  2078. u32 em_ctl = readl(mmio + HOST_EM_CTL);
  2079. if (!ahci_em_messages || !(hpriv->cap & HOST_CAP_EMS))
  2080. return;
  2081. messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
  2082. if (messages) {
  2083. /* store em_loc */
  2084. hpriv->em_loc = ((em_loc >> 16) * 4);
  2085. hpriv->em_buf_sz = ((em_loc & 0xff) * 4);
  2086. hpriv->em_msg_type = messages;
  2087. pi->flags |= ATA_FLAG_EM;
  2088. if (!(em_ctl & EM_CTL_ALHD))
  2089. pi->flags |= ATA_FLAG_SW_ACTIVITY;
  2090. }
  2091. }
  2092. EXPORT_SYMBOL_GPL(ahci_set_em_messages);
  2093. static int ahci_host_activate_multi_irqs(struct ata_host *host,
  2094. struct scsi_host_template *sht)
  2095. {
  2096. struct ahci_host_priv *hpriv = host->private_data;
  2097. int i, rc;
  2098. rc = ata_host_start(host);
  2099. if (rc)
  2100. return rc;
  2101. /*
  2102. * Requests IRQs according to AHCI-1.1 when multiple MSIs were
  2103. * allocated. That is one MSI per port, starting from @irq.
  2104. */
  2105. for (i = 0; i < host->n_ports; i++) {
  2106. struct ahci_port_priv *pp = host->ports[i]->private_data;
  2107. int irq = hpriv->get_irq_vector(host, i);
  2108. /* Do not receive interrupts sent by dummy ports */
  2109. if (!pp) {
  2110. disable_irq(irq);
  2111. continue;
  2112. }
  2113. rc = devm_request_irq(host->dev, irq, ahci_multi_irqs_intr_hard,
  2114. 0, pp->irq_desc, host->ports[i]);
  2115. if (rc)
  2116. return rc;
  2117. ata_port_desc(host->ports[i], "irq %d", irq);
  2118. }
  2119. return ata_host_register(host, sht);
  2120. }
  2121. /**
  2122. * ahci_host_activate - start AHCI host, request IRQs and register it
  2123. * @host: target ATA host
  2124. * @sht: scsi_host_template to use when registering the host
  2125. *
  2126. * LOCKING:
  2127. * Inherited from calling layer (may sleep).
  2128. *
  2129. * RETURNS:
  2130. * 0 on success, -errno otherwise.
  2131. */
  2132. int ahci_host_activate(struct ata_host *host, struct scsi_host_template *sht)
  2133. {
  2134. struct ahci_host_priv *hpriv = host->private_data;
  2135. int irq = hpriv->irq;
  2136. int rc;
  2137. if (hpriv->flags & AHCI_HFLAG_MULTI_MSI) {
  2138. if (hpriv->irq_handler)
  2139. dev_warn(host->dev,
  2140. "both AHCI_HFLAG_MULTI_MSI flag set and custom irq handler implemented\n");
  2141. if (!hpriv->get_irq_vector) {
  2142. dev_err(host->dev,
  2143. "AHCI_HFLAG_MULTI_MSI requires ->get_irq_vector!\n");
  2144. return -EIO;
  2145. }
  2146. rc = ahci_host_activate_multi_irqs(host, sht);
  2147. } else {
  2148. rc = ata_host_activate(host, irq, hpriv->irq_handler,
  2149. IRQF_SHARED, sht);
  2150. }
  2151. return rc;
  2152. }
  2153. EXPORT_SYMBOL_GPL(ahci_host_activate);
  2154. MODULE_AUTHOR("Jeff Garzik");
  2155. MODULE_DESCRIPTION("Common AHCI SATA low-level routines");
  2156. MODULE_LICENSE("GPL");