lapic.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. #ifndef __KVM_X86_LAPIC_H
  2. #define __KVM_X86_LAPIC_H
  3. #include <kvm/iodev.h>
  4. #include <linux/kvm_host.h>
  5. #define KVM_APIC_INIT 0
  6. #define KVM_APIC_SIPI 1
  7. #define KVM_APIC_LVT_NUM 6
  8. #define KVM_APIC_SHORT_MASK 0xc0000
  9. #define KVM_APIC_DEST_MASK 0x800
  10. struct kvm_timer {
  11. struct hrtimer timer;
  12. s64 period; /* unit: ns */
  13. ktime_t target_expiration;
  14. u32 timer_mode;
  15. u32 timer_mode_mask;
  16. u64 tscdeadline;
  17. u64 expired_tscdeadline;
  18. atomic_t pending; /* accumulated triggered timers */
  19. bool hv_timer_in_use;
  20. };
  21. struct kvm_lapic {
  22. unsigned long base_address;
  23. struct kvm_io_device dev;
  24. struct kvm_timer lapic_timer;
  25. u32 divide_count;
  26. struct kvm_vcpu *vcpu;
  27. bool sw_enabled;
  28. bool irr_pending;
  29. bool lvt0_in_nmi_mode;
  30. /* Number of bits set in ISR. */
  31. s16 isr_count;
  32. /* The highest vector set in ISR; if -1 - invalid, must scan ISR. */
  33. int highest_isr_cache;
  34. /**
  35. * APIC register page. The layout matches the register layout seen by
  36. * the guest 1:1, because it is accessed by the vmx microcode.
  37. * Note: Only one register, the TPR, is used by the microcode.
  38. */
  39. void *regs;
  40. gpa_t vapic_addr;
  41. struct gfn_to_hva_cache vapic_cache;
  42. unsigned long pending_events;
  43. unsigned int sipi_vector;
  44. };
  45. struct dest_map;
  46. int kvm_create_lapic(struct kvm_vcpu *vcpu);
  47. void kvm_free_lapic(struct kvm_vcpu *vcpu);
  48. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
  49. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
  50. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
  51. void kvm_apic_accept_events(struct kvm_vcpu *vcpu);
  52. void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event);
  53. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
  54. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
  55. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu);
  56. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
  57. u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu);
  58. void kvm_apic_set_version(struct kvm_vcpu *vcpu);
  59. int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val);
  60. int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  61. void *data);
  62. bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  63. int short_hand, unsigned int dest, int dest_mode);
  64. void __kvm_apic_update_irr(u32 *pir, void *regs);
  65. void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir);
  66. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  67. struct dest_map *dest_map);
  68. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type);
  69. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  70. struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map);
  71. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
  72. int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
  73. int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s);
  74. int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s);
  75. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
  76. u64 kvm_get_lapic_target_expiration_tsc(struct kvm_vcpu *vcpu);
  77. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu);
  78. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data);
  79. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset);
  80. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector);
  81. int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr);
  82. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu);
  83. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu);
  84. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  85. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  86. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  87. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  88. static inline bool kvm_hv_vapic_assist_page_enabled(struct kvm_vcpu *vcpu)
  89. {
  90. return vcpu->arch.hyperv.hv_vapic & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE;
  91. }
  92. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data);
  93. void kvm_lapic_init(void);
  94. void kvm_lapic_exit(void);
  95. #define VEC_POS(v) ((v) & (32 - 1))
  96. #define REG_POS(v) (((v) >> 5) << 4)
  97. static inline void kvm_lapic_set_vector(int vec, void *bitmap)
  98. {
  99. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  100. }
  101. static inline void kvm_lapic_set_irr(int vec, struct kvm_lapic *apic)
  102. {
  103. kvm_lapic_set_vector(vec, apic->regs + APIC_IRR);
  104. /*
  105. * irr_pending must be true if any interrupt is pending; set it after
  106. * APIC_IRR to avoid race with apic_clear_irr
  107. */
  108. apic->irr_pending = true;
  109. }
  110. static inline u32 kvm_lapic_get_reg(struct kvm_lapic *apic, int reg_off)
  111. {
  112. return *((u32 *) (apic->regs + reg_off));
  113. }
  114. static inline void kvm_lapic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  115. {
  116. *((u32 *) (apic->regs + reg_off)) = val;
  117. }
  118. extern struct static_key kvm_no_apic_vcpu;
  119. static inline bool lapic_in_kernel(struct kvm_vcpu *vcpu)
  120. {
  121. if (static_key_false(&kvm_no_apic_vcpu))
  122. return vcpu->arch.apic;
  123. return true;
  124. }
  125. extern struct static_key_deferred apic_hw_disabled;
  126. static inline int kvm_apic_hw_enabled(struct kvm_lapic *apic)
  127. {
  128. if (static_key_false(&apic_hw_disabled.key))
  129. return apic->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  130. return MSR_IA32_APICBASE_ENABLE;
  131. }
  132. extern struct static_key_deferred apic_sw_disabled;
  133. static inline bool kvm_apic_sw_enabled(struct kvm_lapic *apic)
  134. {
  135. if (static_key_false(&apic_sw_disabled.key))
  136. return apic->sw_enabled;
  137. return true;
  138. }
  139. static inline bool kvm_apic_present(struct kvm_vcpu *vcpu)
  140. {
  141. return lapic_in_kernel(vcpu) && kvm_apic_hw_enabled(vcpu->arch.apic);
  142. }
  143. static inline int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  144. {
  145. return kvm_apic_present(vcpu) && kvm_apic_sw_enabled(vcpu->arch.apic);
  146. }
  147. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  148. {
  149. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  150. }
  151. static inline bool kvm_vcpu_apicv_active(struct kvm_vcpu *vcpu)
  152. {
  153. return vcpu->arch.apic && vcpu->arch.apicv_active;
  154. }
  155. static inline bool kvm_apic_has_events(struct kvm_vcpu *vcpu)
  156. {
  157. return lapic_in_kernel(vcpu) && vcpu->arch.apic->pending_events;
  158. }
  159. static inline bool kvm_lowest_prio_delivery(struct kvm_lapic_irq *irq)
  160. {
  161. return (irq->delivery_mode == APIC_DM_LOWEST ||
  162. irq->msi_redir_hint);
  163. }
  164. static inline int kvm_lapic_latched_init(struct kvm_vcpu *vcpu)
  165. {
  166. return lapic_in_kernel(vcpu) && test_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
  167. }
  168. static inline u32 kvm_apic_id(struct kvm_lapic *apic)
  169. {
  170. /* To avoid a race between apic_base and following APIC_ID update when
  171. * switching to x2apic_mode, the x2apic mode returns initial x2apic id.
  172. */
  173. if (apic_x2apic_mode(apic))
  174. return apic->vcpu->vcpu_id;
  175. return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
  176. }
  177. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector);
  178. void wait_lapic_expire(struct kvm_vcpu *vcpu);
  179. bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
  180. struct kvm_vcpu **dest_vcpu);
  181. int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
  182. const unsigned long *bitmap, u32 bitmap_size);
  183. void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu);
  184. void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu);
  185. void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu);
  186. bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu);
  187. #endif