emulate.c 146 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <asm/kvm_emulate.h>
  25. #include <linux/stringify.h>
  26. #include <asm/debugreg.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  62. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  63. #define OpBits 5 /* Width of operand field */
  64. #define OpMask ((1ull << OpBits) - 1)
  65. /*
  66. * Opcode effective-address decode tables.
  67. * Note that we only emulate instructions that have at least one memory
  68. * operand (excluding implicit stack references). We assume that stack
  69. * references and instruction fetches will never occur in special memory
  70. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71. * not be handled.
  72. */
  73. /* Operand sizes: 8-bit operands or specified/overridden size. */
  74. #define ByteOp (1<<0) /* 8-bit operands. */
  75. /* Destination operand type. */
  76. #define DstShift 1
  77. #define ImplicitOps (OpImplicit << DstShift)
  78. #define DstReg (OpReg << DstShift)
  79. #define DstMem (OpMem << DstShift)
  80. #define DstAcc (OpAcc << DstShift)
  81. #define DstDI (OpDI << DstShift)
  82. #define DstMem64 (OpMem64 << DstShift)
  83. #define DstMem16 (OpMem16 << DstShift)
  84. #define DstImmUByte (OpImmUByte << DstShift)
  85. #define DstDX (OpDX << DstShift)
  86. #define DstAccLo (OpAccLo << DstShift)
  87. #define DstMask (OpMask << DstShift)
  88. /* Source operand type. */
  89. #define SrcShift 6
  90. #define SrcNone (OpNone << SrcShift)
  91. #define SrcReg (OpReg << SrcShift)
  92. #define SrcMem (OpMem << SrcShift)
  93. #define SrcMem16 (OpMem16 << SrcShift)
  94. #define SrcMem32 (OpMem32 << SrcShift)
  95. #define SrcImm (OpImm << SrcShift)
  96. #define SrcImmByte (OpImmByte << SrcShift)
  97. #define SrcOne (OpOne << SrcShift)
  98. #define SrcImmUByte (OpImmUByte << SrcShift)
  99. #define SrcImmU (OpImmU << SrcShift)
  100. #define SrcSI (OpSI << SrcShift)
  101. #define SrcXLat (OpXLat << SrcShift)
  102. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  103. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  104. #define SrcAcc (OpAcc << SrcShift)
  105. #define SrcImmU16 (OpImmU16 << SrcShift)
  106. #define SrcImm64 (OpImm64 << SrcShift)
  107. #define SrcDX (OpDX << SrcShift)
  108. #define SrcMem8 (OpMem8 << SrcShift)
  109. #define SrcAccHi (OpAccHi << SrcShift)
  110. #define SrcMask (OpMask << SrcShift)
  111. #define BitOp (1<<11)
  112. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  113. #define String (1<<13) /* String instruction (rep capable) */
  114. #define Stack (1<<14) /* Stack instruction (push/pop) */
  115. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  116. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  117. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  118. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  119. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  120. #define Escape (5<<15) /* Escape to coprocessor instruction */
  121. #define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
  122. #define ModeDual (7<<15) /* Different instruction for 32/64 bit */
  123. #define Sse (1<<18) /* SSE Vector instruction */
  124. /* Generic ModRM decode. */
  125. #define ModRM (1<<19)
  126. /* Destination is only written; never read. */
  127. #define Mov (1<<20)
  128. /* Misc flags */
  129. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  130. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  131. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  132. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  133. #define Undefined (1<<25) /* No Such Instruction */
  134. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  135. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  136. #define No64 (1<<28)
  137. #define PageTable (1 << 29) /* instruction used to write page table */
  138. #define NotImpl (1 << 30) /* instruction is not implemented */
  139. /* Source 2 operand type */
  140. #define Src2Shift (31)
  141. #define Src2None (OpNone << Src2Shift)
  142. #define Src2Mem (OpMem << Src2Shift)
  143. #define Src2CL (OpCL << Src2Shift)
  144. #define Src2ImmByte (OpImmByte << Src2Shift)
  145. #define Src2One (OpOne << Src2Shift)
  146. #define Src2Imm (OpImm << Src2Shift)
  147. #define Src2ES (OpES << Src2Shift)
  148. #define Src2CS (OpCS << Src2Shift)
  149. #define Src2SS (OpSS << Src2Shift)
  150. #define Src2DS (OpDS << Src2Shift)
  151. #define Src2FS (OpFS << Src2Shift)
  152. #define Src2GS (OpGS << Src2Shift)
  153. #define Src2Mask (OpMask << Src2Shift)
  154. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  155. #define AlignMask ((u64)7 << 41)
  156. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  157. #define Unaligned ((u64)2 << 41) /* Explicitly unaligned (e.g. MOVDQU) */
  158. #define Avx ((u64)3 << 41) /* Advanced Vector Extensions */
  159. #define Aligned16 ((u64)4 << 41) /* Aligned to 16 byte boundary (e.g. FXSAVE) */
  160. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  161. #define NoWrite ((u64)1 << 45) /* No writeback */
  162. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  163. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  164. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  165. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  166. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  167. #define NearBranch ((u64)1 << 52) /* Near branches */
  168. #define No16 ((u64)1 << 53) /* No 16 bit operand */
  169. #define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
  170. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  171. #define X2(x...) x, x
  172. #define X3(x...) X2(x), x
  173. #define X4(x...) X2(x), X2(x)
  174. #define X5(x...) X4(x), x
  175. #define X6(x...) X4(x), X2(x)
  176. #define X7(x...) X4(x), X3(x)
  177. #define X8(x...) X4(x), X4(x)
  178. #define X16(x...) X8(x), X8(x)
  179. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  180. #define FASTOP_SIZE 8
  181. /*
  182. * fastop functions have a special calling convention:
  183. *
  184. * dst: rax (in/out)
  185. * src: rdx (in/out)
  186. * src2: rcx (in)
  187. * flags: rflags (in/out)
  188. * ex: rsi (in:fastop pointer, out:zero if exception)
  189. *
  190. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  191. * different operand sizes can be reached by calculation, rather than a jump
  192. * table (which would be bigger than the code).
  193. *
  194. * fastop functions are declared as taking a never-defined fastop parameter,
  195. * so they can't be called from C directly.
  196. */
  197. struct fastop;
  198. struct opcode {
  199. u64 flags : 56;
  200. u64 intercept : 8;
  201. union {
  202. int (*execute)(struct x86_emulate_ctxt *ctxt);
  203. const struct opcode *group;
  204. const struct group_dual *gdual;
  205. const struct gprefix *gprefix;
  206. const struct escape *esc;
  207. const struct instr_dual *idual;
  208. const struct mode_dual *mdual;
  209. void (*fastop)(struct fastop *fake);
  210. } u;
  211. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  212. };
  213. struct group_dual {
  214. struct opcode mod012[8];
  215. struct opcode mod3[8];
  216. };
  217. struct gprefix {
  218. struct opcode pfx_no;
  219. struct opcode pfx_66;
  220. struct opcode pfx_f2;
  221. struct opcode pfx_f3;
  222. };
  223. struct escape {
  224. struct opcode op[8];
  225. struct opcode high[64];
  226. };
  227. struct instr_dual {
  228. struct opcode mod012;
  229. struct opcode mod3;
  230. };
  231. struct mode_dual {
  232. struct opcode mode32;
  233. struct opcode mode64;
  234. };
  235. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  236. enum x86_transfer_type {
  237. X86_TRANSFER_NONE,
  238. X86_TRANSFER_CALL_JMP,
  239. X86_TRANSFER_RET,
  240. X86_TRANSFER_TASK_SWITCH,
  241. };
  242. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  243. {
  244. if (!(ctxt->regs_valid & (1 << nr))) {
  245. ctxt->regs_valid |= 1 << nr;
  246. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  247. }
  248. return ctxt->_regs[nr];
  249. }
  250. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  251. {
  252. ctxt->regs_valid |= 1 << nr;
  253. ctxt->regs_dirty |= 1 << nr;
  254. return &ctxt->_regs[nr];
  255. }
  256. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  257. {
  258. reg_read(ctxt, nr);
  259. return reg_write(ctxt, nr);
  260. }
  261. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  262. {
  263. unsigned reg;
  264. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  265. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  266. }
  267. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  268. {
  269. ctxt->regs_dirty = 0;
  270. ctxt->regs_valid = 0;
  271. }
  272. /*
  273. * These EFLAGS bits are restored from saved value during emulation, and
  274. * any changes are written back to the saved value after emulation.
  275. */
  276. #define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
  277. X86_EFLAGS_PF|X86_EFLAGS_CF)
  278. #ifdef CONFIG_X86_64
  279. #define ON64(x) x
  280. #else
  281. #define ON64(x)
  282. #endif
  283. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  284. #define FOP_FUNC(name) \
  285. ".align " __stringify(FASTOP_SIZE) " \n\t" \
  286. ".type " name ", @function \n\t" \
  287. name ":\n\t"
  288. #define FOP_RET "ret \n\t"
  289. #define FOP_START(op) \
  290. extern void em_##op(struct fastop *fake); \
  291. asm(".pushsection .text, \"ax\" \n\t" \
  292. ".global em_" #op " \n\t" \
  293. FOP_FUNC("em_" #op)
  294. #define FOP_END \
  295. ".popsection")
  296. #define FOPNOP() \
  297. FOP_FUNC(__stringify(__UNIQUE_ID(nop))) \
  298. FOP_RET
  299. #define FOP1E(op, dst) \
  300. FOP_FUNC(#op "_" #dst) \
  301. "10: " #op " %" #dst " \n\t" FOP_RET
  302. #define FOP1EEX(op, dst) \
  303. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  304. #define FASTOP1(op) \
  305. FOP_START(op) \
  306. FOP1E(op##b, al) \
  307. FOP1E(op##w, ax) \
  308. FOP1E(op##l, eax) \
  309. ON64(FOP1E(op##q, rax)) \
  310. FOP_END
  311. /* 1-operand, using src2 (for MUL/DIV r/m) */
  312. #define FASTOP1SRC2(op, name) \
  313. FOP_START(name) \
  314. FOP1E(op, cl) \
  315. FOP1E(op, cx) \
  316. FOP1E(op, ecx) \
  317. ON64(FOP1E(op, rcx)) \
  318. FOP_END
  319. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  320. #define FASTOP1SRC2EX(op, name) \
  321. FOP_START(name) \
  322. FOP1EEX(op, cl) \
  323. FOP1EEX(op, cx) \
  324. FOP1EEX(op, ecx) \
  325. ON64(FOP1EEX(op, rcx)) \
  326. FOP_END
  327. #define FOP2E(op, dst, src) \
  328. FOP_FUNC(#op "_" #dst "_" #src) \
  329. #op " %" #src ", %" #dst " \n\t" FOP_RET
  330. #define FASTOP2(op) \
  331. FOP_START(op) \
  332. FOP2E(op##b, al, dl) \
  333. FOP2E(op##w, ax, dx) \
  334. FOP2E(op##l, eax, edx) \
  335. ON64(FOP2E(op##q, rax, rdx)) \
  336. FOP_END
  337. /* 2 operand, word only */
  338. #define FASTOP2W(op) \
  339. FOP_START(op) \
  340. FOPNOP() \
  341. FOP2E(op##w, ax, dx) \
  342. FOP2E(op##l, eax, edx) \
  343. ON64(FOP2E(op##q, rax, rdx)) \
  344. FOP_END
  345. /* 2 operand, src is CL */
  346. #define FASTOP2CL(op) \
  347. FOP_START(op) \
  348. FOP2E(op##b, al, cl) \
  349. FOP2E(op##w, ax, cl) \
  350. FOP2E(op##l, eax, cl) \
  351. ON64(FOP2E(op##q, rax, cl)) \
  352. FOP_END
  353. /* 2 operand, src and dest are reversed */
  354. #define FASTOP2R(op, name) \
  355. FOP_START(name) \
  356. FOP2E(op##b, dl, al) \
  357. FOP2E(op##w, dx, ax) \
  358. FOP2E(op##l, edx, eax) \
  359. ON64(FOP2E(op##q, rdx, rax)) \
  360. FOP_END
  361. #define FOP3E(op, dst, src, src2) \
  362. FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
  363. #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  364. /* 3-operand, word-only, src2=cl */
  365. #define FASTOP3WCL(op) \
  366. FOP_START(op) \
  367. FOPNOP() \
  368. FOP3E(op##w, ax, dx, cl) \
  369. FOP3E(op##l, eax, edx, cl) \
  370. ON64(FOP3E(op##q, rax, rdx, cl)) \
  371. FOP_END
  372. /* Special case for SETcc - 1 instruction per cc */
  373. #define FOP_SETCC(op) \
  374. ".align 4 \n\t" \
  375. ".type " #op ", @function \n\t" \
  376. #op ": \n\t" \
  377. #op " %al \n\t" \
  378. FOP_RET
  379. asm(".global kvm_fastop_exception \n"
  380. "kvm_fastop_exception: xor %esi, %esi; ret");
  381. FOP_START(setcc)
  382. FOP_SETCC(seto)
  383. FOP_SETCC(setno)
  384. FOP_SETCC(setc)
  385. FOP_SETCC(setnc)
  386. FOP_SETCC(setz)
  387. FOP_SETCC(setnz)
  388. FOP_SETCC(setbe)
  389. FOP_SETCC(setnbe)
  390. FOP_SETCC(sets)
  391. FOP_SETCC(setns)
  392. FOP_SETCC(setp)
  393. FOP_SETCC(setnp)
  394. FOP_SETCC(setl)
  395. FOP_SETCC(setnl)
  396. FOP_SETCC(setle)
  397. FOP_SETCC(setnle)
  398. FOP_END;
  399. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  400. FOP_END;
  401. /*
  402. * XXX: inoutclob user must know where the argument is being expanded.
  403. * Relying on CC_HAVE_ASM_GOTO would allow us to remove _fault.
  404. */
  405. #define asm_safe(insn, inoutclob...) \
  406. ({ \
  407. int _fault = 0; \
  408. \
  409. asm volatile("1:" insn "\n" \
  410. "2:\n" \
  411. ".pushsection .fixup, \"ax\"\n" \
  412. "3: movl $1, %[_fault]\n" \
  413. " jmp 2b\n" \
  414. ".popsection\n" \
  415. _ASM_EXTABLE(1b, 3b) \
  416. : [_fault] "+qm"(_fault) inoutclob ); \
  417. \
  418. _fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
  419. })
  420. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  421. enum x86_intercept intercept,
  422. enum x86_intercept_stage stage)
  423. {
  424. struct x86_instruction_info info = {
  425. .intercept = intercept,
  426. .rep_prefix = ctxt->rep_prefix,
  427. .modrm_mod = ctxt->modrm_mod,
  428. .modrm_reg = ctxt->modrm_reg,
  429. .modrm_rm = ctxt->modrm_rm,
  430. .src_val = ctxt->src.val64,
  431. .dst_val = ctxt->dst.val64,
  432. .src_bytes = ctxt->src.bytes,
  433. .dst_bytes = ctxt->dst.bytes,
  434. .ad_bytes = ctxt->ad_bytes,
  435. .next_rip = ctxt->eip,
  436. };
  437. return ctxt->ops->intercept(ctxt, &info, stage);
  438. }
  439. static void assign_masked(ulong *dest, ulong src, ulong mask)
  440. {
  441. *dest = (*dest & ~mask) | (src & mask);
  442. }
  443. static void assign_register(unsigned long *reg, u64 val, int bytes)
  444. {
  445. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  446. switch (bytes) {
  447. case 1:
  448. *(u8 *)reg = (u8)val;
  449. break;
  450. case 2:
  451. *(u16 *)reg = (u16)val;
  452. break;
  453. case 4:
  454. *reg = (u32)val;
  455. break; /* 64b: zero-extend */
  456. case 8:
  457. *reg = val;
  458. break;
  459. }
  460. }
  461. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  462. {
  463. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  464. }
  465. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  466. {
  467. u16 sel;
  468. struct desc_struct ss;
  469. if (ctxt->mode == X86EMUL_MODE_PROT64)
  470. return ~0UL;
  471. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  472. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  473. }
  474. static int stack_size(struct x86_emulate_ctxt *ctxt)
  475. {
  476. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  477. }
  478. /* Access/update address held in a register, based on addressing mode. */
  479. static inline unsigned long
  480. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  481. {
  482. if (ctxt->ad_bytes == sizeof(unsigned long))
  483. return reg;
  484. else
  485. return reg & ad_mask(ctxt);
  486. }
  487. static inline unsigned long
  488. register_address(struct x86_emulate_ctxt *ctxt, int reg)
  489. {
  490. return address_mask(ctxt, reg_read(ctxt, reg));
  491. }
  492. static void masked_increment(ulong *reg, ulong mask, int inc)
  493. {
  494. assign_masked(reg, *reg + inc, mask);
  495. }
  496. static inline void
  497. register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
  498. {
  499. ulong *preg = reg_rmw(ctxt, reg);
  500. assign_register(preg, *preg + inc, ctxt->ad_bytes);
  501. }
  502. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  503. {
  504. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  505. }
  506. static u32 desc_limit_scaled(struct desc_struct *desc)
  507. {
  508. u32 limit = get_desc_limit(desc);
  509. return desc->g ? (limit << 12) | 0xfff : limit;
  510. }
  511. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  512. {
  513. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  514. return 0;
  515. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  516. }
  517. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  518. u32 error, bool valid)
  519. {
  520. WARN_ON(vec > 0x1f);
  521. ctxt->exception.vector = vec;
  522. ctxt->exception.error_code = error;
  523. ctxt->exception.error_code_valid = valid;
  524. return X86EMUL_PROPAGATE_FAULT;
  525. }
  526. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  527. {
  528. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  529. }
  530. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  531. {
  532. return emulate_exception(ctxt, GP_VECTOR, err, true);
  533. }
  534. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  535. {
  536. return emulate_exception(ctxt, SS_VECTOR, err, true);
  537. }
  538. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  539. {
  540. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  541. }
  542. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  543. {
  544. return emulate_exception(ctxt, TS_VECTOR, err, true);
  545. }
  546. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  547. {
  548. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  549. }
  550. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  551. {
  552. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  553. }
  554. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  555. {
  556. u16 selector;
  557. struct desc_struct desc;
  558. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  559. return selector;
  560. }
  561. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  562. unsigned seg)
  563. {
  564. u16 dummy;
  565. u32 base3;
  566. struct desc_struct desc;
  567. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  568. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  569. }
  570. /*
  571. * x86 defines three classes of vector instructions: explicitly
  572. * aligned, explicitly unaligned, and the rest, which change behaviour
  573. * depending on whether they're AVX encoded or not.
  574. *
  575. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  576. * subject to the same check. FXSAVE and FXRSTOR are checked here too as their
  577. * 512 bytes of data must be aligned to a 16 byte boundary.
  578. */
  579. static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
  580. {
  581. u64 alignment = ctxt->d & AlignMask;
  582. if (likely(size < 16))
  583. return 1;
  584. switch (alignment) {
  585. case Unaligned:
  586. case Avx:
  587. return 1;
  588. case Aligned16:
  589. return 16;
  590. case Aligned:
  591. default:
  592. return size;
  593. }
  594. }
  595. static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
  596. struct segmented_address addr,
  597. unsigned *max_size, unsigned size,
  598. bool write, bool fetch,
  599. enum x86emul_mode mode, ulong *linear)
  600. {
  601. struct desc_struct desc;
  602. bool usable;
  603. ulong la;
  604. u32 lim;
  605. u16 sel;
  606. la = seg_base(ctxt, addr.seg) + addr.ea;
  607. *max_size = 0;
  608. switch (mode) {
  609. case X86EMUL_MODE_PROT64:
  610. *linear = la;
  611. if (is_noncanonical_address(la))
  612. goto bad;
  613. *max_size = min_t(u64, ~0u, (1ull << 48) - la);
  614. if (size > *max_size)
  615. goto bad;
  616. break;
  617. default:
  618. *linear = la = (u32)la;
  619. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  620. addr.seg);
  621. if (!usable)
  622. goto bad;
  623. /* code segment in protected mode or read-only data segment */
  624. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  625. || !(desc.type & 2)) && write)
  626. goto bad;
  627. /* unreadable code segment */
  628. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  629. goto bad;
  630. lim = desc_limit_scaled(&desc);
  631. if (!(desc.type & 8) && (desc.type & 4)) {
  632. /* expand-down segment */
  633. if (addr.ea <= lim)
  634. goto bad;
  635. lim = desc.d ? 0xffffffff : 0xffff;
  636. }
  637. if (addr.ea > lim)
  638. goto bad;
  639. if (lim == 0xffffffff)
  640. *max_size = ~0u;
  641. else {
  642. *max_size = (u64)lim + 1 - addr.ea;
  643. if (size > *max_size)
  644. goto bad;
  645. }
  646. break;
  647. }
  648. if (la & (insn_alignment(ctxt, size) - 1))
  649. return emulate_gp(ctxt, 0);
  650. return X86EMUL_CONTINUE;
  651. bad:
  652. if (addr.seg == VCPU_SREG_SS)
  653. return emulate_ss(ctxt, 0);
  654. else
  655. return emulate_gp(ctxt, 0);
  656. }
  657. static int linearize(struct x86_emulate_ctxt *ctxt,
  658. struct segmented_address addr,
  659. unsigned size, bool write,
  660. ulong *linear)
  661. {
  662. unsigned max_size;
  663. return __linearize(ctxt, addr, &max_size, size, write, false,
  664. ctxt->mode, linear);
  665. }
  666. static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
  667. enum x86emul_mode mode)
  668. {
  669. ulong linear;
  670. int rc;
  671. unsigned max_size;
  672. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  673. .ea = dst };
  674. if (ctxt->op_bytes != sizeof(unsigned long))
  675. addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
  676. rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
  677. if (rc == X86EMUL_CONTINUE)
  678. ctxt->_eip = addr.ea;
  679. return rc;
  680. }
  681. static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
  682. {
  683. return assign_eip(ctxt, dst, ctxt->mode);
  684. }
  685. static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
  686. const struct desc_struct *cs_desc)
  687. {
  688. enum x86emul_mode mode = ctxt->mode;
  689. int rc;
  690. #ifdef CONFIG_X86_64
  691. if (ctxt->mode >= X86EMUL_MODE_PROT16) {
  692. if (cs_desc->l) {
  693. u64 efer = 0;
  694. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  695. if (efer & EFER_LMA)
  696. mode = X86EMUL_MODE_PROT64;
  697. } else
  698. mode = X86EMUL_MODE_PROT32; /* temporary value */
  699. }
  700. #endif
  701. if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
  702. mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  703. rc = assign_eip(ctxt, dst, mode);
  704. if (rc == X86EMUL_CONTINUE)
  705. ctxt->mode = mode;
  706. return rc;
  707. }
  708. static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  709. {
  710. return assign_eip_near(ctxt, ctxt->_eip + rel);
  711. }
  712. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  713. struct segmented_address addr,
  714. void *data,
  715. unsigned size)
  716. {
  717. int rc;
  718. ulong linear;
  719. rc = linearize(ctxt, addr, size, false, &linear);
  720. if (rc != X86EMUL_CONTINUE)
  721. return rc;
  722. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  723. }
  724. static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
  725. struct segmented_address addr,
  726. void *data,
  727. unsigned int size)
  728. {
  729. int rc;
  730. ulong linear;
  731. rc = linearize(ctxt, addr, size, true, &linear);
  732. if (rc != X86EMUL_CONTINUE)
  733. return rc;
  734. return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception);
  735. }
  736. /*
  737. * Prefetch the remaining bytes of the instruction without crossing page
  738. * boundary if they are not in fetch_cache yet.
  739. */
  740. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  741. {
  742. int rc;
  743. unsigned size, max_size;
  744. unsigned long linear;
  745. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  746. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  747. .ea = ctxt->eip + cur_size };
  748. /*
  749. * We do not know exactly how many bytes will be needed, and
  750. * __linearize is expensive, so fetch as much as possible. We
  751. * just have to avoid going beyond the 15 byte limit, the end
  752. * of the segment, or the end of the page.
  753. *
  754. * __linearize is called with size 0 so that it does not do any
  755. * boundary check itself. Instead, we use max_size to check
  756. * against op_size.
  757. */
  758. rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
  759. &linear);
  760. if (unlikely(rc != X86EMUL_CONTINUE))
  761. return rc;
  762. size = min_t(unsigned, 15UL ^ cur_size, max_size);
  763. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  764. /*
  765. * One instruction can only straddle two pages,
  766. * and one has been loaded at the beginning of
  767. * x86_decode_insn. So, if not enough bytes
  768. * still, we must have hit the 15-byte boundary.
  769. */
  770. if (unlikely(size < op_size))
  771. return emulate_gp(ctxt, 0);
  772. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  773. size, &ctxt->exception);
  774. if (unlikely(rc != X86EMUL_CONTINUE))
  775. return rc;
  776. ctxt->fetch.end += size;
  777. return X86EMUL_CONTINUE;
  778. }
  779. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  780. unsigned size)
  781. {
  782. unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
  783. if (unlikely(done_size < size))
  784. return __do_insn_fetch_bytes(ctxt, size - done_size);
  785. else
  786. return X86EMUL_CONTINUE;
  787. }
  788. /* Fetch next part of the instruction being emulated. */
  789. #define insn_fetch(_type, _ctxt) \
  790. ({ _type _x; \
  791. \
  792. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  793. if (rc != X86EMUL_CONTINUE) \
  794. goto done; \
  795. ctxt->_eip += sizeof(_type); \
  796. _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
  797. ctxt->fetch.ptr += sizeof(_type); \
  798. _x; \
  799. })
  800. #define insn_fetch_arr(_arr, _size, _ctxt) \
  801. ({ \
  802. rc = do_insn_fetch_bytes(_ctxt, _size); \
  803. if (rc != X86EMUL_CONTINUE) \
  804. goto done; \
  805. ctxt->_eip += (_size); \
  806. memcpy(_arr, ctxt->fetch.ptr, _size); \
  807. ctxt->fetch.ptr += (_size); \
  808. })
  809. /*
  810. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  811. * pointer into the block that addresses the relevant register.
  812. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  813. */
  814. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  815. int byteop)
  816. {
  817. void *p;
  818. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  819. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  820. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  821. else
  822. p = reg_rmw(ctxt, modrm_reg);
  823. return p;
  824. }
  825. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  826. struct segmented_address addr,
  827. u16 *size, unsigned long *address, int op_bytes)
  828. {
  829. int rc;
  830. if (op_bytes == 2)
  831. op_bytes = 3;
  832. *address = 0;
  833. rc = segmented_read_std(ctxt, addr, size, 2);
  834. if (rc != X86EMUL_CONTINUE)
  835. return rc;
  836. addr.ea += 2;
  837. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  838. return rc;
  839. }
  840. FASTOP2(add);
  841. FASTOP2(or);
  842. FASTOP2(adc);
  843. FASTOP2(sbb);
  844. FASTOP2(and);
  845. FASTOP2(sub);
  846. FASTOP2(xor);
  847. FASTOP2(cmp);
  848. FASTOP2(test);
  849. FASTOP1SRC2(mul, mul_ex);
  850. FASTOP1SRC2(imul, imul_ex);
  851. FASTOP1SRC2EX(div, div_ex);
  852. FASTOP1SRC2EX(idiv, idiv_ex);
  853. FASTOP3WCL(shld);
  854. FASTOP3WCL(shrd);
  855. FASTOP2W(imul);
  856. FASTOP1(not);
  857. FASTOP1(neg);
  858. FASTOP1(inc);
  859. FASTOP1(dec);
  860. FASTOP2CL(rol);
  861. FASTOP2CL(ror);
  862. FASTOP2CL(rcl);
  863. FASTOP2CL(rcr);
  864. FASTOP2CL(shl);
  865. FASTOP2CL(shr);
  866. FASTOP2CL(sar);
  867. FASTOP2W(bsf);
  868. FASTOP2W(bsr);
  869. FASTOP2W(bt);
  870. FASTOP2W(bts);
  871. FASTOP2W(btr);
  872. FASTOP2W(btc);
  873. FASTOP2(xadd);
  874. FASTOP2R(cmp, cmp_r);
  875. static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
  876. {
  877. /* If src is zero, do not writeback, but update flags */
  878. if (ctxt->src.val == 0)
  879. ctxt->dst.type = OP_NONE;
  880. return fastop(ctxt, em_bsf);
  881. }
  882. static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
  883. {
  884. /* If src is zero, do not writeback, but update flags */
  885. if (ctxt->src.val == 0)
  886. ctxt->dst.type = OP_NONE;
  887. return fastop(ctxt, em_bsr);
  888. }
  889. static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
  890. {
  891. u8 rc;
  892. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  893. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  894. asm("push %[flags]; popf; call *%[fastop]"
  895. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  896. return rc;
  897. }
  898. static void fetch_register_operand(struct operand *op)
  899. {
  900. switch (op->bytes) {
  901. case 1:
  902. op->val = *(u8 *)op->addr.reg;
  903. break;
  904. case 2:
  905. op->val = *(u16 *)op->addr.reg;
  906. break;
  907. case 4:
  908. op->val = *(u32 *)op->addr.reg;
  909. break;
  910. case 8:
  911. op->val = *(u64 *)op->addr.reg;
  912. break;
  913. }
  914. }
  915. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  916. {
  917. ctxt->ops->get_fpu(ctxt);
  918. switch (reg) {
  919. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  920. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  921. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  922. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  923. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  924. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  925. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  926. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  927. #ifdef CONFIG_X86_64
  928. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  929. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  930. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  931. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  932. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  933. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  934. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  935. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  936. #endif
  937. default: BUG();
  938. }
  939. ctxt->ops->put_fpu(ctxt);
  940. }
  941. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  942. int reg)
  943. {
  944. ctxt->ops->get_fpu(ctxt);
  945. switch (reg) {
  946. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  947. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  948. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  949. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  950. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  951. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  952. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  953. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  954. #ifdef CONFIG_X86_64
  955. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  956. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  957. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  958. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  959. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  960. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  961. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  962. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  963. #endif
  964. default: BUG();
  965. }
  966. ctxt->ops->put_fpu(ctxt);
  967. }
  968. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  969. {
  970. ctxt->ops->get_fpu(ctxt);
  971. switch (reg) {
  972. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  973. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  974. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  975. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  976. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  977. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  978. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  979. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  980. default: BUG();
  981. }
  982. ctxt->ops->put_fpu(ctxt);
  983. }
  984. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  985. {
  986. ctxt->ops->get_fpu(ctxt);
  987. switch (reg) {
  988. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  989. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  990. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  991. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  992. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  993. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  994. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  995. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  996. default: BUG();
  997. }
  998. ctxt->ops->put_fpu(ctxt);
  999. }
  1000. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  1001. {
  1002. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1003. return emulate_nm(ctxt);
  1004. ctxt->ops->get_fpu(ctxt);
  1005. asm volatile("fninit");
  1006. ctxt->ops->put_fpu(ctxt);
  1007. return X86EMUL_CONTINUE;
  1008. }
  1009. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  1010. {
  1011. u16 fcw;
  1012. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1013. return emulate_nm(ctxt);
  1014. ctxt->ops->get_fpu(ctxt);
  1015. asm volatile("fnstcw %0": "+m"(fcw));
  1016. ctxt->ops->put_fpu(ctxt);
  1017. ctxt->dst.val = fcw;
  1018. return X86EMUL_CONTINUE;
  1019. }
  1020. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  1021. {
  1022. u16 fsw;
  1023. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1024. return emulate_nm(ctxt);
  1025. ctxt->ops->get_fpu(ctxt);
  1026. asm volatile("fnstsw %0": "+m"(fsw));
  1027. ctxt->ops->put_fpu(ctxt);
  1028. ctxt->dst.val = fsw;
  1029. return X86EMUL_CONTINUE;
  1030. }
  1031. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  1032. struct operand *op)
  1033. {
  1034. unsigned reg = ctxt->modrm_reg;
  1035. if (!(ctxt->d & ModRM))
  1036. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  1037. if (ctxt->d & Sse) {
  1038. op->type = OP_XMM;
  1039. op->bytes = 16;
  1040. op->addr.xmm = reg;
  1041. read_sse_reg(ctxt, &op->vec_val, reg);
  1042. return;
  1043. }
  1044. if (ctxt->d & Mmx) {
  1045. reg &= 7;
  1046. op->type = OP_MM;
  1047. op->bytes = 8;
  1048. op->addr.mm = reg;
  1049. return;
  1050. }
  1051. op->type = OP_REG;
  1052. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1053. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  1054. fetch_register_operand(op);
  1055. op->orig_val = op->val;
  1056. }
  1057. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1058. {
  1059. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1060. ctxt->modrm_seg = VCPU_SREG_SS;
  1061. }
  1062. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1063. struct operand *op)
  1064. {
  1065. u8 sib;
  1066. int index_reg, base_reg, scale;
  1067. int rc = X86EMUL_CONTINUE;
  1068. ulong modrm_ea = 0;
  1069. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  1070. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  1071. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  1072. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  1073. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1074. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  1075. ctxt->modrm_seg = VCPU_SREG_DS;
  1076. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  1077. op->type = OP_REG;
  1078. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1079. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  1080. ctxt->d & ByteOp);
  1081. if (ctxt->d & Sse) {
  1082. op->type = OP_XMM;
  1083. op->bytes = 16;
  1084. op->addr.xmm = ctxt->modrm_rm;
  1085. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1086. return rc;
  1087. }
  1088. if (ctxt->d & Mmx) {
  1089. op->type = OP_MM;
  1090. op->bytes = 8;
  1091. op->addr.mm = ctxt->modrm_rm & 7;
  1092. return rc;
  1093. }
  1094. fetch_register_operand(op);
  1095. return rc;
  1096. }
  1097. op->type = OP_MEM;
  1098. if (ctxt->ad_bytes == 2) {
  1099. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1100. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1101. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1102. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1103. /* 16-bit ModR/M decode. */
  1104. switch (ctxt->modrm_mod) {
  1105. case 0:
  1106. if (ctxt->modrm_rm == 6)
  1107. modrm_ea += insn_fetch(u16, ctxt);
  1108. break;
  1109. case 1:
  1110. modrm_ea += insn_fetch(s8, ctxt);
  1111. break;
  1112. case 2:
  1113. modrm_ea += insn_fetch(u16, ctxt);
  1114. break;
  1115. }
  1116. switch (ctxt->modrm_rm) {
  1117. case 0:
  1118. modrm_ea += bx + si;
  1119. break;
  1120. case 1:
  1121. modrm_ea += bx + di;
  1122. break;
  1123. case 2:
  1124. modrm_ea += bp + si;
  1125. break;
  1126. case 3:
  1127. modrm_ea += bp + di;
  1128. break;
  1129. case 4:
  1130. modrm_ea += si;
  1131. break;
  1132. case 5:
  1133. modrm_ea += di;
  1134. break;
  1135. case 6:
  1136. if (ctxt->modrm_mod != 0)
  1137. modrm_ea += bp;
  1138. break;
  1139. case 7:
  1140. modrm_ea += bx;
  1141. break;
  1142. }
  1143. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1144. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1145. ctxt->modrm_seg = VCPU_SREG_SS;
  1146. modrm_ea = (u16)modrm_ea;
  1147. } else {
  1148. /* 32/64-bit ModR/M decode. */
  1149. if ((ctxt->modrm_rm & 7) == 4) {
  1150. sib = insn_fetch(u8, ctxt);
  1151. index_reg |= (sib >> 3) & 7;
  1152. base_reg |= sib & 7;
  1153. scale = sib >> 6;
  1154. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1155. modrm_ea += insn_fetch(s32, ctxt);
  1156. else {
  1157. modrm_ea += reg_read(ctxt, base_reg);
  1158. adjust_modrm_seg(ctxt, base_reg);
  1159. /* Increment ESP on POP [ESP] */
  1160. if ((ctxt->d & IncSP) &&
  1161. base_reg == VCPU_REGS_RSP)
  1162. modrm_ea += ctxt->op_bytes;
  1163. }
  1164. if (index_reg != 4)
  1165. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1166. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1167. modrm_ea += insn_fetch(s32, ctxt);
  1168. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1169. ctxt->rip_relative = 1;
  1170. } else {
  1171. base_reg = ctxt->modrm_rm;
  1172. modrm_ea += reg_read(ctxt, base_reg);
  1173. adjust_modrm_seg(ctxt, base_reg);
  1174. }
  1175. switch (ctxt->modrm_mod) {
  1176. case 1:
  1177. modrm_ea += insn_fetch(s8, ctxt);
  1178. break;
  1179. case 2:
  1180. modrm_ea += insn_fetch(s32, ctxt);
  1181. break;
  1182. }
  1183. }
  1184. op->addr.mem.ea = modrm_ea;
  1185. if (ctxt->ad_bytes != 8)
  1186. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1187. done:
  1188. return rc;
  1189. }
  1190. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1191. struct operand *op)
  1192. {
  1193. int rc = X86EMUL_CONTINUE;
  1194. op->type = OP_MEM;
  1195. switch (ctxt->ad_bytes) {
  1196. case 2:
  1197. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1198. break;
  1199. case 4:
  1200. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1201. break;
  1202. case 8:
  1203. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1204. break;
  1205. }
  1206. done:
  1207. return rc;
  1208. }
  1209. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1210. {
  1211. long sv = 0, mask;
  1212. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1213. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1214. if (ctxt->src.bytes == 2)
  1215. sv = (s16)ctxt->src.val & (s16)mask;
  1216. else if (ctxt->src.bytes == 4)
  1217. sv = (s32)ctxt->src.val & (s32)mask;
  1218. else
  1219. sv = (s64)ctxt->src.val & (s64)mask;
  1220. ctxt->dst.addr.mem.ea = address_mask(ctxt,
  1221. ctxt->dst.addr.mem.ea + (sv >> 3));
  1222. }
  1223. /* only subword offset */
  1224. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1225. }
  1226. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1227. unsigned long addr, void *dest, unsigned size)
  1228. {
  1229. int rc;
  1230. struct read_cache *mc = &ctxt->mem_read;
  1231. if (mc->pos < mc->end)
  1232. goto read_cached;
  1233. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1234. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1235. &ctxt->exception);
  1236. if (rc != X86EMUL_CONTINUE)
  1237. return rc;
  1238. mc->end += size;
  1239. read_cached:
  1240. memcpy(dest, mc->data + mc->pos, size);
  1241. mc->pos += size;
  1242. return X86EMUL_CONTINUE;
  1243. }
  1244. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1245. struct segmented_address addr,
  1246. void *data,
  1247. unsigned size)
  1248. {
  1249. int rc;
  1250. ulong linear;
  1251. rc = linearize(ctxt, addr, size, false, &linear);
  1252. if (rc != X86EMUL_CONTINUE)
  1253. return rc;
  1254. return read_emulated(ctxt, linear, data, size);
  1255. }
  1256. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1257. struct segmented_address addr,
  1258. const void *data,
  1259. unsigned size)
  1260. {
  1261. int rc;
  1262. ulong linear;
  1263. rc = linearize(ctxt, addr, size, true, &linear);
  1264. if (rc != X86EMUL_CONTINUE)
  1265. return rc;
  1266. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1267. &ctxt->exception);
  1268. }
  1269. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1270. struct segmented_address addr,
  1271. const void *orig_data, const void *data,
  1272. unsigned size)
  1273. {
  1274. int rc;
  1275. ulong linear;
  1276. rc = linearize(ctxt, addr, size, true, &linear);
  1277. if (rc != X86EMUL_CONTINUE)
  1278. return rc;
  1279. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1280. size, &ctxt->exception);
  1281. }
  1282. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1283. unsigned int size, unsigned short port,
  1284. void *dest)
  1285. {
  1286. struct read_cache *rc = &ctxt->io_read;
  1287. if (rc->pos == rc->end) { /* refill pio read ahead */
  1288. unsigned int in_page, n;
  1289. unsigned int count = ctxt->rep_prefix ?
  1290. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1291. in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
  1292. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1293. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1294. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1295. if (n == 0)
  1296. n = 1;
  1297. rc->pos = rc->end = 0;
  1298. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1299. return 0;
  1300. rc->end = n * size;
  1301. }
  1302. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1303. !(ctxt->eflags & X86_EFLAGS_DF)) {
  1304. ctxt->dst.data = rc->data + rc->pos;
  1305. ctxt->dst.type = OP_MEM_STR;
  1306. ctxt->dst.count = (rc->end - rc->pos) / size;
  1307. rc->pos = rc->end;
  1308. } else {
  1309. memcpy(dest, rc->data + rc->pos, size);
  1310. rc->pos += size;
  1311. }
  1312. return 1;
  1313. }
  1314. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1315. u16 index, struct desc_struct *desc)
  1316. {
  1317. struct desc_ptr dt;
  1318. ulong addr;
  1319. ctxt->ops->get_idt(ctxt, &dt);
  1320. if (dt.size < index * 8 + 7)
  1321. return emulate_gp(ctxt, index << 3 | 0x2);
  1322. addr = dt.address + index * 8;
  1323. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1324. &ctxt->exception);
  1325. }
  1326. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1327. u16 selector, struct desc_ptr *dt)
  1328. {
  1329. const struct x86_emulate_ops *ops = ctxt->ops;
  1330. u32 base3 = 0;
  1331. if (selector & 1 << 2) {
  1332. struct desc_struct desc;
  1333. u16 sel;
  1334. memset (dt, 0, sizeof *dt);
  1335. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1336. VCPU_SREG_LDTR))
  1337. return;
  1338. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1339. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1340. } else
  1341. ops->get_gdt(ctxt, dt);
  1342. }
  1343. static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
  1344. u16 selector, ulong *desc_addr_p)
  1345. {
  1346. struct desc_ptr dt;
  1347. u16 index = selector >> 3;
  1348. ulong addr;
  1349. get_descriptor_table_ptr(ctxt, selector, &dt);
  1350. if (dt.size < index * 8 + 7)
  1351. return emulate_gp(ctxt, selector & 0xfffc);
  1352. addr = dt.address + index * 8;
  1353. #ifdef CONFIG_X86_64
  1354. if (addr >> 32 != 0) {
  1355. u64 efer = 0;
  1356. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1357. if (!(efer & EFER_LMA))
  1358. addr &= (u32)-1;
  1359. }
  1360. #endif
  1361. *desc_addr_p = addr;
  1362. return X86EMUL_CONTINUE;
  1363. }
  1364. /* allowed just for 8 bytes segments */
  1365. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1366. u16 selector, struct desc_struct *desc,
  1367. ulong *desc_addr_p)
  1368. {
  1369. int rc;
  1370. rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
  1371. if (rc != X86EMUL_CONTINUE)
  1372. return rc;
  1373. return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
  1374. &ctxt->exception);
  1375. }
  1376. /* allowed just for 8 bytes segments */
  1377. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1378. u16 selector, struct desc_struct *desc)
  1379. {
  1380. int rc;
  1381. ulong addr;
  1382. rc = get_descriptor_ptr(ctxt, selector, &addr);
  1383. if (rc != X86EMUL_CONTINUE)
  1384. return rc;
  1385. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1386. &ctxt->exception);
  1387. }
  1388. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1389. u16 selector, int seg, u8 cpl,
  1390. enum x86_transfer_type transfer,
  1391. struct desc_struct *desc)
  1392. {
  1393. struct desc_struct seg_desc, old_desc;
  1394. u8 dpl, rpl;
  1395. unsigned err_vec = GP_VECTOR;
  1396. u32 err_code = 0;
  1397. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1398. ulong desc_addr;
  1399. int ret;
  1400. u16 dummy;
  1401. u32 base3 = 0;
  1402. memset(&seg_desc, 0, sizeof seg_desc);
  1403. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1404. /* set real mode segment descriptor (keep limit etc. for
  1405. * unreal mode) */
  1406. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1407. set_desc_base(&seg_desc, selector << 4);
  1408. goto load;
  1409. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1410. /* VM86 needs a clean new segment descriptor */
  1411. set_desc_base(&seg_desc, selector << 4);
  1412. set_desc_limit(&seg_desc, 0xffff);
  1413. seg_desc.type = 3;
  1414. seg_desc.p = 1;
  1415. seg_desc.s = 1;
  1416. seg_desc.dpl = 3;
  1417. goto load;
  1418. }
  1419. rpl = selector & 3;
  1420. /* TR should be in GDT only */
  1421. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1422. goto exception;
  1423. /* NULL selector is not valid for TR, CS and (except for long mode) SS */
  1424. if (null_selector) {
  1425. if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
  1426. goto exception;
  1427. if (seg == VCPU_SREG_SS) {
  1428. if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
  1429. goto exception;
  1430. /*
  1431. * ctxt->ops->set_segment expects the CPL to be in
  1432. * SS.DPL, so fake an expand-up 32-bit data segment.
  1433. */
  1434. seg_desc.type = 3;
  1435. seg_desc.p = 1;
  1436. seg_desc.s = 1;
  1437. seg_desc.dpl = cpl;
  1438. seg_desc.d = 1;
  1439. seg_desc.g = 1;
  1440. }
  1441. /* Skip all following checks */
  1442. goto load;
  1443. }
  1444. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1445. if (ret != X86EMUL_CONTINUE)
  1446. return ret;
  1447. err_code = selector & 0xfffc;
  1448. err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
  1449. GP_VECTOR;
  1450. /* can't load system descriptor into segment selector */
  1451. if (seg <= VCPU_SREG_GS && !seg_desc.s) {
  1452. if (transfer == X86_TRANSFER_CALL_JMP)
  1453. return X86EMUL_UNHANDLEABLE;
  1454. goto exception;
  1455. }
  1456. if (!seg_desc.p) {
  1457. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1458. goto exception;
  1459. }
  1460. dpl = seg_desc.dpl;
  1461. switch (seg) {
  1462. case VCPU_SREG_SS:
  1463. /*
  1464. * segment is not a writable data segment or segment
  1465. * selector's RPL != CPL or segment selector's RPL != CPL
  1466. */
  1467. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1468. goto exception;
  1469. break;
  1470. case VCPU_SREG_CS:
  1471. if (!(seg_desc.type & 8))
  1472. goto exception;
  1473. if (seg_desc.type & 4) {
  1474. /* conforming */
  1475. if (dpl > cpl)
  1476. goto exception;
  1477. } else {
  1478. /* nonconforming */
  1479. if (rpl > cpl || dpl != cpl)
  1480. goto exception;
  1481. }
  1482. /* in long-mode d/b must be clear if l is set */
  1483. if (seg_desc.d && seg_desc.l) {
  1484. u64 efer = 0;
  1485. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1486. if (efer & EFER_LMA)
  1487. goto exception;
  1488. }
  1489. /* CS(RPL) <- CPL */
  1490. selector = (selector & 0xfffc) | cpl;
  1491. break;
  1492. case VCPU_SREG_TR:
  1493. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1494. goto exception;
  1495. old_desc = seg_desc;
  1496. seg_desc.type |= 2; /* busy */
  1497. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1498. sizeof(seg_desc), &ctxt->exception);
  1499. if (ret != X86EMUL_CONTINUE)
  1500. return ret;
  1501. break;
  1502. case VCPU_SREG_LDTR:
  1503. if (seg_desc.s || seg_desc.type != 2)
  1504. goto exception;
  1505. break;
  1506. default: /* DS, ES, FS, or GS */
  1507. /*
  1508. * segment is not a data or readable code segment or
  1509. * ((segment is a data or nonconforming code segment)
  1510. * and (both RPL and CPL > DPL))
  1511. */
  1512. if ((seg_desc.type & 0xa) == 0x8 ||
  1513. (((seg_desc.type & 0xc) != 0xc) &&
  1514. (rpl > dpl && cpl > dpl)))
  1515. goto exception;
  1516. break;
  1517. }
  1518. if (seg_desc.s) {
  1519. /* mark segment as accessed */
  1520. if (!(seg_desc.type & 1)) {
  1521. seg_desc.type |= 1;
  1522. ret = write_segment_descriptor(ctxt, selector,
  1523. &seg_desc);
  1524. if (ret != X86EMUL_CONTINUE)
  1525. return ret;
  1526. }
  1527. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1528. ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
  1529. sizeof(base3), &ctxt->exception);
  1530. if (ret != X86EMUL_CONTINUE)
  1531. return ret;
  1532. if (is_noncanonical_address(get_desc_base(&seg_desc) |
  1533. ((u64)base3 << 32)))
  1534. return emulate_gp(ctxt, 0);
  1535. }
  1536. load:
  1537. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1538. if (desc)
  1539. *desc = seg_desc;
  1540. return X86EMUL_CONTINUE;
  1541. exception:
  1542. return emulate_exception(ctxt, err_vec, err_code, true);
  1543. }
  1544. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1545. u16 selector, int seg)
  1546. {
  1547. u8 cpl = ctxt->ops->cpl(ctxt);
  1548. /*
  1549. * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
  1550. * they can load it at CPL<3 (Intel's manual says only LSS can,
  1551. * but it's wrong).
  1552. *
  1553. * However, the Intel manual says that putting IST=1/DPL=3 in
  1554. * an interrupt gate will result in SS=3 (the AMD manual instead
  1555. * says it doesn't), so allow SS=3 in __load_segment_descriptor
  1556. * and only forbid it here.
  1557. */
  1558. if (seg == VCPU_SREG_SS && selector == 3 &&
  1559. ctxt->mode == X86EMUL_MODE_PROT64)
  1560. return emulate_exception(ctxt, GP_VECTOR, 0, true);
  1561. return __load_segment_descriptor(ctxt, selector, seg, cpl,
  1562. X86_TRANSFER_NONE, NULL);
  1563. }
  1564. static void write_register_operand(struct operand *op)
  1565. {
  1566. return assign_register(op->addr.reg, op->val, op->bytes);
  1567. }
  1568. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1569. {
  1570. switch (op->type) {
  1571. case OP_REG:
  1572. write_register_operand(op);
  1573. break;
  1574. case OP_MEM:
  1575. if (ctxt->lock_prefix)
  1576. return segmented_cmpxchg(ctxt,
  1577. op->addr.mem,
  1578. &op->orig_val,
  1579. &op->val,
  1580. op->bytes);
  1581. else
  1582. return segmented_write(ctxt,
  1583. op->addr.mem,
  1584. &op->val,
  1585. op->bytes);
  1586. break;
  1587. case OP_MEM_STR:
  1588. return segmented_write(ctxt,
  1589. op->addr.mem,
  1590. op->data,
  1591. op->bytes * op->count);
  1592. break;
  1593. case OP_XMM:
  1594. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1595. break;
  1596. case OP_MM:
  1597. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1598. break;
  1599. case OP_NONE:
  1600. /* no writeback */
  1601. break;
  1602. default:
  1603. break;
  1604. }
  1605. return X86EMUL_CONTINUE;
  1606. }
  1607. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1608. {
  1609. struct segmented_address addr;
  1610. rsp_increment(ctxt, -bytes);
  1611. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1612. addr.seg = VCPU_SREG_SS;
  1613. return segmented_write(ctxt, addr, data, bytes);
  1614. }
  1615. static int em_push(struct x86_emulate_ctxt *ctxt)
  1616. {
  1617. /* Disable writeback. */
  1618. ctxt->dst.type = OP_NONE;
  1619. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1620. }
  1621. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1622. void *dest, int len)
  1623. {
  1624. int rc;
  1625. struct segmented_address addr;
  1626. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1627. addr.seg = VCPU_SREG_SS;
  1628. rc = segmented_read(ctxt, addr, dest, len);
  1629. if (rc != X86EMUL_CONTINUE)
  1630. return rc;
  1631. rsp_increment(ctxt, len);
  1632. return rc;
  1633. }
  1634. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1635. {
  1636. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1637. }
  1638. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1639. void *dest, int len)
  1640. {
  1641. int rc;
  1642. unsigned long val, change_mask;
  1643. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  1644. int cpl = ctxt->ops->cpl(ctxt);
  1645. rc = emulate_pop(ctxt, &val, len);
  1646. if (rc != X86EMUL_CONTINUE)
  1647. return rc;
  1648. change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1649. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
  1650. X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
  1651. X86_EFLAGS_AC | X86_EFLAGS_ID;
  1652. switch(ctxt->mode) {
  1653. case X86EMUL_MODE_PROT64:
  1654. case X86EMUL_MODE_PROT32:
  1655. case X86EMUL_MODE_PROT16:
  1656. if (cpl == 0)
  1657. change_mask |= X86_EFLAGS_IOPL;
  1658. if (cpl <= iopl)
  1659. change_mask |= X86_EFLAGS_IF;
  1660. break;
  1661. case X86EMUL_MODE_VM86:
  1662. if (iopl < 3)
  1663. return emulate_gp(ctxt, 0);
  1664. change_mask |= X86_EFLAGS_IF;
  1665. break;
  1666. default: /* real mode */
  1667. change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
  1668. break;
  1669. }
  1670. *(unsigned long *)dest =
  1671. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1672. return rc;
  1673. }
  1674. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1675. {
  1676. ctxt->dst.type = OP_REG;
  1677. ctxt->dst.addr.reg = &ctxt->eflags;
  1678. ctxt->dst.bytes = ctxt->op_bytes;
  1679. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1680. }
  1681. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1682. {
  1683. int rc;
  1684. unsigned frame_size = ctxt->src.val;
  1685. unsigned nesting_level = ctxt->src2.val & 31;
  1686. ulong rbp;
  1687. if (nesting_level)
  1688. return X86EMUL_UNHANDLEABLE;
  1689. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1690. rc = push(ctxt, &rbp, stack_size(ctxt));
  1691. if (rc != X86EMUL_CONTINUE)
  1692. return rc;
  1693. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1694. stack_mask(ctxt));
  1695. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1696. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1697. stack_mask(ctxt));
  1698. return X86EMUL_CONTINUE;
  1699. }
  1700. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1701. {
  1702. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1703. stack_mask(ctxt));
  1704. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1705. }
  1706. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1707. {
  1708. int seg = ctxt->src2.val;
  1709. ctxt->src.val = get_segment_selector(ctxt, seg);
  1710. if (ctxt->op_bytes == 4) {
  1711. rsp_increment(ctxt, -2);
  1712. ctxt->op_bytes = 2;
  1713. }
  1714. return em_push(ctxt);
  1715. }
  1716. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1717. {
  1718. int seg = ctxt->src2.val;
  1719. unsigned long selector;
  1720. int rc;
  1721. rc = emulate_pop(ctxt, &selector, 2);
  1722. if (rc != X86EMUL_CONTINUE)
  1723. return rc;
  1724. if (ctxt->modrm_reg == VCPU_SREG_SS)
  1725. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1726. if (ctxt->op_bytes > 2)
  1727. rsp_increment(ctxt, ctxt->op_bytes - 2);
  1728. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1729. return rc;
  1730. }
  1731. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1732. {
  1733. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1734. int rc = X86EMUL_CONTINUE;
  1735. int reg = VCPU_REGS_RAX;
  1736. while (reg <= VCPU_REGS_RDI) {
  1737. (reg == VCPU_REGS_RSP) ?
  1738. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1739. rc = em_push(ctxt);
  1740. if (rc != X86EMUL_CONTINUE)
  1741. return rc;
  1742. ++reg;
  1743. }
  1744. return rc;
  1745. }
  1746. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1747. {
  1748. ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
  1749. return em_push(ctxt);
  1750. }
  1751. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1752. {
  1753. int rc = X86EMUL_CONTINUE;
  1754. int reg = VCPU_REGS_RDI;
  1755. u32 val;
  1756. while (reg >= VCPU_REGS_RAX) {
  1757. if (reg == VCPU_REGS_RSP) {
  1758. rsp_increment(ctxt, ctxt->op_bytes);
  1759. --reg;
  1760. }
  1761. rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
  1762. if (rc != X86EMUL_CONTINUE)
  1763. break;
  1764. assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
  1765. --reg;
  1766. }
  1767. return rc;
  1768. }
  1769. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1770. {
  1771. const struct x86_emulate_ops *ops = ctxt->ops;
  1772. int rc;
  1773. struct desc_ptr dt;
  1774. gva_t cs_addr;
  1775. gva_t eip_addr;
  1776. u16 cs, eip;
  1777. /* TODO: Add limit checks */
  1778. ctxt->src.val = ctxt->eflags;
  1779. rc = em_push(ctxt);
  1780. if (rc != X86EMUL_CONTINUE)
  1781. return rc;
  1782. ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
  1783. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1784. rc = em_push(ctxt);
  1785. if (rc != X86EMUL_CONTINUE)
  1786. return rc;
  1787. ctxt->src.val = ctxt->_eip;
  1788. rc = em_push(ctxt);
  1789. if (rc != X86EMUL_CONTINUE)
  1790. return rc;
  1791. ops->get_idt(ctxt, &dt);
  1792. eip_addr = dt.address + (irq << 2);
  1793. cs_addr = dt.address + (irq << 2) + 2;
  1794. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1795. if (rc != X86EMUL_CONTINUE)
  1796. return rc;
  1797. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1798. if (rc != X86EMUL_CONTINUE)
  1799. return rc;
  1800. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1801. if (rc != X86EMUL_CONTINUE)
  1802. return rc;
  1803. ctxt->_eip = eip;
  1804. return rc;
  1805. }
  1806. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1807. {
  1808. int rc;
  1809. invalidate_registers(ctxt);
  1810. rc = __emulate_int_real(ctxt, irq);
  1811. if (rc == X86EMUL_CONTINUE)
  1812. writeback_registers(ctxt);
  1813. return rc;
  1814. }
  1815. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1816. {
  1817. switch(ctxt->mode) {
  1818. case X86EMUL_MODE_REAL:
  1819. return __emulate_int_real(ctxt, irq);
  1820. case X86EMUL_MODE_VM86:
  1821. case X86EMUL_MODE_PROT16:
  1822. case X86EMUL_MODE_PROT32:
  1823. case X86EMUL_MODE_PROT64:
  1824. default:
  1825. /* Protected mode interrupts unimplemented yet */
  1826. return X86EMUL_UNHANDLEABLE;
  1827. }
  1828. }
  1829. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1830. {
  1831. int rc = X86EMUL_CONTINUE;
  1832. unsigned long temp_eip = 0;
  1833. unsigned long temp_eflags = 0;
  1834. unsigned long cs = 0;
  1835. unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1836. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
  1837. X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
  1838. X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
  1839. X86_EFLAGS_AC | X86_EFLAGS_ID |
  1840. X86_EFLAGS_FIXED;
  1841. unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
  1842. X86_EFLAGS_VIP;
  1843. /* TODO: Add stack limit check */
  1844. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1845. if (rc != X86EMUL_CONTINUE)
  1846. return rc;
  1847. if (temp_eip & ~0xffff)
  1848. return emulate_gp(ctxt, 0);
  1849. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1850. if (rc != X86EMUL_CONTINUE)
  1851. return rc;
  1852. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1853. if (rc != X86EMUL_CONTINUE)
  1854. return rc;
  1855. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1856. if (rc != X86EMUL_CONTINUE)
  1857. return rc;
  1858. ctxt->_eip = temp_eip;
  1859. if (ctxt->op_bytes == 4)
  1860. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1861. else if (ctxt->op_bytes == 2) {
  1862. ctxt->eflags &= ~0xffff;
  1863. ctxt->eflags |= temp_eflags;
  1864. }
  1865. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1866. ctxt->eflags |= X86_EFLAGS_FIXED;
  1867. ctxt->ops->set_nmi_mask(ctxt, false);
  1868. return rc;
  1869. }
  1870. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1871. {
  1872. switch(ctxt->mode) {
  1873. case X86EMUL_MODE_REAL:
  1874. return emulate_iret_real(ctxt);
  1875. case X86EMUL_MODE_VM86:
  1876. case X86EMUL_MODE_PROT16:
  1877. case X86EMUL_MODE_PROT32:
  1878. case X86EMUL_MODE_PROT64:
  1879. default:
  1880. /* iret from protected mode unimplemented yet */
  1881. return X86EMUL_UNHANDLEABLE;
  1882. }
  1883. }
  1884. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1885. {
  1886. int rc;
  1887. unsigned short sel;
  1888. struct desc_struct new_desc;
  1889. u8 cpl = ctxt->ops->cpl(ctxt);
  1890. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1891. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  1892. X86_TRANSFER_CALL_JMP,
  1893. &new_desc);
  1894. if (rc != X86EMUL_CONTINUE)
  1895. return rc;
  1896. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  1897. /* Error handling is not implemented. */
  1898. if (rc != X86EMUL_CONTINUE)
  1899. return X86EMUL_UNHANDLEABLE;
  1900. return rc;
  1901. }
  1902. static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
  1903. {
  1904. return assign_eip_near(ctxt, ctxt->src.val);
  1905. }
  1906. static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
  1907. {
  1908. int rc;
  1909. long int old_eip;
  1910. old_eip = ctxt->_eip;
  1911. rc = assign_eip_near(ctxt, ctxt->src.val);
  1912. if (rc != X86EMUL_CONTINUE)
  1913. return rc;
  1914. ctxt->src.val = old_eip;
  1915. rc = em_push(ctxt);
  1916. return rc;
  1917. }
  1918. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1919. {
  1920. u64 old = ctxt->dst.orig_val64;
  1921. if (ctxt->dst.bytes == 16)
  1922. return X86EMUL_UNHANDLEABLE;
  1923. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1924. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1925. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1926. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1927. ctxt->eflags &= ~X86_EFLAGS_ZF;
  1928. } else {
  1929. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1930. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1931. ctxt->eflags |= X86_EFLAGS_ZF;
  1932. }
  1933. return X86EMUL_CONTINUE;
  1934. }
  1935. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1936. {
  1937. int rc;
  1938. unsigned long eip;
  1939. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1940. if (rc != X86EMUL_CONTINUE)
  1941. return rc;
  1942. return assign_eip_near(ctxt, eip);
  1943. }
  1944. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1945. {
  1946. int rc;
  1947. unsigned long eip, cs;
  1948. int cpl = ctxt->ops->cpl(ctxt);
  1949. struct desc_struct new_desc;
  1950. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1951. if (rc != X86EMUL_CONTINUE)
  1952. return rc;
  1953. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1954. if (rc != X86EMUL_CONTINUE)
  1955. return rc;
  1956. /* Outer-privilege level return is not implemented */
  1957. if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
  1958. return X86EMUL_UNHANDLEABLE;
  1959. rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
  1960. X86_TRANSFER_RET,
  1961. &new_desc);
  1962. if (rc != X86EMUL_CONTINUE)
  1963. return rc;
  1964. rc = assign_eip_far(ctxt, eip, &new_desc);
  1965. /* Error handling is not implemented. */
  1966. if (rc != X86EMUL_CONTINUE)
  1967. return X86EMUL_UNHANDLEABLE;
  1968. return rc;
  1969. }
  1970. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1971. {
  1972. int rc;
  1973. rc = em_ret_far(ctxt);
  1974. if (rc != X86EMUL_CONTINUE)
  1975. return rc;
  1976. rsp_increment(ctxt, ctxt->src.val);
  1977. return X86EMUL_CONTINUE;
  1978. }
  1979. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1980. {
  1981. /* Save real source value, then compare EAX against destination. */
  1982. ctxt->dst.orig_val = ctxt->dst.val;
  1983. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1984. ctxt->src.orig_val = ctxt->src.val;
  1985. ctxt->src.val = ctxt->dst.orig_val;
  1986. fastop(ctxt, em_cmp);
  1987. if (ctxt->eflags & X86_EFLAGS_ZF) {
  1988. /* Success: write back to memory; no update of EAX */
  1989. ctxt->src.type = OP_NONE;
  1990. ctxt->dst.val = ctxt->src.orig_val;
  1991. } else {
  1992. /* Failure: write the value we saw to EAX. */
  1993. ctxt->src.type = OP_REG;
  1994. ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1995. ctxt->src.val = ctxt->dst.orig_val;
  1996. /* Create write-cycle to dest by writing the same value */
  1997. ctxt->dst.val = ctxt->dst.orig_val;
  1998. }
  1999. return X86EMUL_CONTINUE;
  2000. }
  2001. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  2002. {
  2003. int seg = ctxt->src2.val;
  2004. unsigned short sel;
  2005. int rc;
  2006. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2007. rc = load_segment_descriptor(ctxt, sel, seg);
  2008. if (rc != X86EMUL_CONTINUE)
  2009. return rc;
  2010. ctxt->dst.val = ctxt->src.val;
  2011. return rc;
  2012. }
  2013. static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
  2014. {
  2015. u32 eax, ebx, ecx, edx;
  2016. eax = 0x80000001;
  2017. ecx = 0;
  2018. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2019. return edx & bit(X86_FEATURE_LM);
  2020. }
  2021. #define GET_SMSTATE(type, smbase, offset) \
  2022. ({ \
  2023. type __val; \
  2024. int r = ctxt->ops->read_phys(ctxt, smbase + offset, &__val, \
  2025. sizeof(__val)); \
  2026. if (r != X86EMUL_CONTINUE) \
  2027. return X86EMUL_UNHANDLEABLE; \
  2028. __val; \
  2029. })
  2030. static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
  2031. {
  2032. desc->g = (flags >> 23) & 1;
  2033. desc->d = (flags >> 22) & 1;
  2034. desc->l = (flags >> 21) & 1;
  2035. desc->avl = (flags >> 20) & 1;
  2036. desc->p = (flags >> 15) & 1;
  2037. desc->dpl = (flags >> 13) & 3;
  2038. desc->s = (flags >> 12) & 1;
  2039. desc->type = (flags >> 8) & 15;
  2040. }
  2041. static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  2042. {
  2043. struct desc_struct desc;
  2044. int offset;
  2045. u16 selector;
  2046. selector = GET_SMSTATE(u32, smbase, 0x7fa8 + n * 4);
  2047. if (n < 3)
  2048. offset = 0x7f84 + n * 12;
  2049. else
  2050. offset = 0x7f2c + (n - 3) * 12;
  2051. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  2052. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  2053. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, offset));
  2054. ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
  2055. return X86EMUL_CONTINUE;
  2056. }
  2057. static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  2058. {
  2059. struct desc_struct desc;
  2060. int offset;
  2061. u16 selector;
  2062. u32 base3;
  2063. offset = 0x7e00 + n * 16;
  2064. selector = GET_SMSTATE(u16, smbase, offset);
  2065. rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smbase, offset + 2) << 8);
  2066. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  2067. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  2068. base3 = GET_SMSTATE(u32, smbase, offset + 12);
  2069. ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
  2070. return X86EMUL_CONTINUE;
  2071. }
  2072. static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
  2073. u64 cr0, u64 cr4)
  2074. {
  2075. int bad;
  2076. /*
  2077. * First enable PAE, long mode needs it before CR0.PG = 1 is set.
  2078. * Then enable protected mode. However, PCID cannot be enabled
  2079. * if EFER.LMA=0, so set it separately.
  2080. */
  2081. bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2082. if (bad)
  2083. return X86EMUL_UNHANDLEABLE;
  2084. bad = ctxt->ops->set_cr(ctxt, 0, cr0);
  2085. if (bad)
  2086. return X86EMUL_UNHANDLEABLE;
  2087. if (cr4 & X86_CR4_PCIDE) {
  2088. bad = ctxt->ops->set_cr(ctxt, 4, cr4);
  2089. if (bad)
  2090. return X86EMUL_UNHANDLEABLE;
  2091. }
  2092. return X86EMUL_CONTINUE;
  2093. }
  2094. static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2095. {
  2096. struct desc_struct desc;
  2097. struct desc_ptr dt;
  2098. u16 selector;
  2099. u32 val, cr0, cr4;
  2100. int i;
  2101. cr0 = GET_SMSTATE(u32, smbase, 0x7ffc);
  2102. ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u32, smbase, 0x7ff8));
  2103. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7ff4) | X86_EFLAGS_FIXED;
  2104. ctxt->_eip = GET_SMSTATE(u32, smbase, 0x7ff0);
  2105. for (i = 0; i < 8; i++)
  2106. *reg_write(ctxt, i) = GET_SMSTATE(u32, smbase, 0x7fd0 + i * 4);
  2107. val = GET_SMSTATE(u32, smbase, 0x7fcc);
  2108. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2109. val = GET_SMSTATE(u32, smbase, 0x7fc8);
  2110. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2111. selector = GET_SMSTATE(u32, smbase, 0x7fc4);
  2112. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f64));
  2113. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f60));
  2114. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f5c));
  2115. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
  2116. selector = GET_SMSTATE(u32, smbase, 0x7fc0);
  2117. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f80));
  2118. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f7c));
  2119. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f78));
  2120. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
  2121. dt.address = GET_SMSTATE(u32, smbase, 0x7f74);
  2122. dt.size = GET_SMSTATE(u32, smbase, 0x7f70);
  2123. ctxt->ops->set_gdt(ctxt, &dt);
  2124. dt.address = GET_SMSTATE(u32, smbase, 0x7f58);
  2125. dt.size = GET_SMSTATE(u32, smbase, 0x7f54);
  2126. ctxt->ops->set_idt(ctxt, &dt);
  2127. for (i = 0; i < 6; i++) {
  2128. int r = rsm_load_seg_32(ctxt, smbase, i);
  2129. if (r != X86EMUL_CONTINUE)
  2130. return r;
  2131. }
  2132. cr4 = GET_SMSTATE(u32, smbase, 0x7f14);
  2133. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7ef8));
  2134. return rsm_enter_protected_mode(ctxt, cr0, cr4);
  2135. }
  2136. static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2137. {
  2138. struct desc_struct desc;
  2139. struct desc_ptr dt;
  2140. u64 val, cr0, cr4;
  2141. u32 base3;
  2142. u16 selector;
  2143. int i, r;
  2144. for (i = 0; i < 16; i++)
  2145. *reg_write(ctxt, i) = GET_SMSTATE(u64, smbase, 0x7ff8 - i * 8);
  2146. ctxt->_eip = GET_SMSTATE(u64, smbase, 0x7f78);
  2147. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7f70) | X86_EFLAGS_FIXED;
  2148. val = GET_SMSTATE(u32, smbase, 0x7f68);
  2149. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2150. val = GET_SMSTATE(u32, smbase, 0x7f60);
  2151. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2152. cr0 = GET_SMSTATE(u64, smbase, 0x7f58);
  2153. ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u64, smbase, 0x7f50));
  2154. cr4 = GET_SMSTATE(u64, smbase, 0x7f48);
  2155. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7f00));
  2156. val = GET_SMSTATE(u64, smbase, 0x7ed0);
  2157. ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA);
  2158. selector = GET_SMSTATE(u32, smbase, 0x7e90);
  2159. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e92) << 8);
  2160. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e94));
  2161. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e98));
  2162. base3 = GET_SMSTATE(u32, smbase, 0x7e9c);
  2163. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
  2164. dt.size = GET_SMSTATE(u32, smbase, 0x7e84);
  2165. dt.address = GET_SMSTATE(u64, smbase, 0x7e88);
  2166. ctxt->ops->set_idt(ctxt, &dt);
  2167. selector = GET_SMSTATE(u32, smbase, 0x7e70);
  2168. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e72) << 8);
  2169. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e74));
  2170. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e78));
  2171. base3 = GET_SMSTATE(u32, smbase, 0x7e7c);
  2172. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
  2173. dt.size = GET_SMSTATE(u32, smbase, 0x7e64);
  2174. dt.address = GET_SMSTATE(u64, smbase, 0x7e68);
  2175. ctxt->ops->set_gdt(ctxt, &dt);
  2176. r = rsm_enter_protected_mode(ctxt, cr0, cr4);
  2177. if (r != X86EMUL_CONTINUE)
  2178. return r;
  2179. for (i = 0; i < 6; i++) {
  2180. r = rsm_load_seg_64(ctxt, smbase, i);
  2181. if (r != X86EMUL_CONTINUE)
  2182. return r;
  2183. }
  2184. return X86EMUL_CONTINUE;
  2185. }
  2186. static int em_rsm(struct x86_emulate_ctxt *ctxt)
  2187. {
  2188. unsigned long cr0, cr4, efer;
  2189. u64 smbase;
  2190. int ret;
  2191. if ((ctxt->emul_flags & X86EMUL_SMM_MASK) == 0)
  2192. return emulate_ud(ctxt);
  2193. /*
  2194. * Get back to real mode, to prepare a safe state in which to load
  2195. * CR0/CR3/CR4/EFER. It's all a bit more complicated if the vCPU
  2196. * supports long mode.
  2197. */
  2198. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2199. if (emulator_has_longmode(ctxt)) {
  2200. struct desc_struct cs_desc;
  2201. /* Zero CR4.PCIDE before CR0.PG. */
  2202. if (cr4 & X86_CR4_PCIDE) {
  2203. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2204. cr4 &= ~X86_CR4_PCIDE;
  2205. }
  2206. /* A 32-bit code segment is required to clear EFER.LMA. */
  2207. memset(&cs_desc, 0, sizeof(cs_desc));
  2208. cs_desc.type = 0xb;
  2209. cs_desc.s = cs_desc.g = cs_desc.p = 1;
  2210. ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
  2211. }
  2212. /* For the 64-bit case, this will clear EFER.LMA. */
  2213. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2214. if (cr0 & X86_CR0_PE)
  2215. ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
  2216. /* Now clear CR4.PAE (which must be done before clearing EFER.LME). */
  2217. if (cr4 & X86_CR4_PAE)
  2218. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
  2219. /* And finally go back to 32-bit mode. */
  2220. efer = 0;
  2221. ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
  2222. smbase = ctxt->ops->get_smbase(ctxt);
  2223. if (emulator_has_longmode(ctxt))
  2224. ret = rsm_load_state_64(ctxt, smbase + 0x8000);
  2225. else
  2226. ret = rsm_load_state_32(ctxt, smbase + 0x8000);
  2227. if (ret != X86EMUL_CONTINUE) {
  2228. /* FIXME: should triple fault */
  2229. return X86EMUL_UNHANDLEABLE;
  2230. }
  2231. if ((ctxt->emul_flags & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
  2232. ctxt->ops->set_nmi_mask(ctxt, false);
  2233. ctxt->emul_flags &= ~X86EMUL_SMM_INSIDE_NMI_MASK;
  2234. ctxt->emul_flags &= ~X86EMUL_SMM_MASK;
  2235. return X86EMUL_CONTINUE;
  2236. }
  2237. static void
  2238. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  2239. struct desc_struct *cs, struct desc_struct *ss)
  2240. {
  2241. cs->l = 0; /* will be adjusted later */
  2242. set_desc_base(cs, 0); /* flat segment */
  2243. cs->g = 1; /* 4kb granularity */
  2244. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  2245. cs->type = 0x0b; /* Read, Execute, Accessed */
  2246. cs->s = 1;
  2247. cs->dpl = 0; /* will be adjusted later */
  2248. cs->p = 1;
  2249. cs->d = 1;
  2250. cs->avl = 0;
  2251. set_desc_base(ss, 0); /* flat segment */
  2252. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  2253. ss->g = 1; /* 4kb granularity */
  2254. ss->s = 1;
  2255. ss->type = 0x03; /* Read/Write, Accessed */
  2256. ss->d = 1; /* 32bit stack segment */
  2257. ss->dpl = 0;
  2258. ss->p = 1;
  2259. ss->l = 0;
  2260. ss->avl = 0;
  2261. }
  2262. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  2263. {
  2264. u32 eax, ebx, ecx, edx;
  2265. eax = ecx = 0;
  2266. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2267. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  2268. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  2269. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  2270. }
  2271. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  2272. {
  2273. const struct x86_emulate_ops *ops = ctxt->ops;
  2274. u32 eax, ebx, ecx, edx;
  2275. /*
  2276. * syscall should always be enabled in longmode - so only become
  2277. * vendor specific (cpuid) if other modes are active...
  2278. */
  2279. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2280. return true;
  2281. eax = 0x00000000;
  2282. ecx = 0x00000000;
  2283. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2284. /*
  2285. * Intel ("GenuineIntel")
  2286. * remark: Intel CPUs only support "syscall" in 64bit
  2287. * longmode. Also an 64bit guest with a
  2288. * 32bit compat-app running will #UD !! While this
  2289. * behaviour can be fixed (by emulating) into AMD
  2290. * response - CPUs of AMD can't behave like Intel.
  2291. */
  2292. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2293. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2294. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2295. return false;
  2296. /* AMD ("AuthenticAMD") */
  2297. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2298. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2299. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2300. return true;
  2301. /* AMD ("AMDisbetter!") */
  2302. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2303. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2304. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2305. return true;
  2306. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2307. return false;
  2308. }
  2309. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2310. {
  2311. const struct x86_emulate_ops *ops = ctxt->ops;
  2312. struct desc_struct cs, ss;
  2313. u64 msr_data;
  2314. u16 cs_sel, ss_sel;
  2315. u64 efer = 0;
  2316. /* syscall is not available in real mode */
  2317. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2318. ctxt->mode == X86EMUL_MODE_VM86)
  2319. return emulate_ud(ctxt);
  2320. if (!(em_syscall_is_enabled(ctxt)))
  2321. return emulate_ud(ctxt);
  2322. ops->get_msr(ctxt, MSR_EFER, &efer);
  2323. setup_syscalls_segments(ctxt, &cs, &ss);
  2324. if (!(efer & EFER_SCE))
  2325. return emulate_ud(ctxt);
  2326. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2327. msr_data >>= 32;
  2328. cs_sel = (u16)(msr_data & 0xfffc);
  2329. ss_sel = (u16)(msr_data + 8);
  2330. if (efer & EFER_LMA) {
  2331. cs.d = 0;
  2332. cs.l = 1;
  2333. }
  2334. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2335. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2336. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2337. if (efer & EFER_LMA) {
  2338. #ifdef CONFIG_X86_64
  2339. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  2340. ops->get_msr(ctxt,
  2341. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2342. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2343. ctxt->_eip = msr_data;
  2344. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2345. ctxt->eflags &= ~msr_data;
  2346. ctxt->eflags |= X86_EFLAGS_FIXED;
  2347. #endif
  2348. } else {
  2349. /* legacy mode */
  2350. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2351. ctxt->_eip = (u32)msr_data;
  2352. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2353. }
  2354. return X86EMUL_CONTINUE;
  2355. }
  2356. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2357. {
  2358. const struct x86_emulate_ops *ops = ctxt->ops;
  2359. struct desc_struct cs, ss;
  2360. u64 msr_data;
  2361. u16 cs_sel, ss_sel;
  2362. u64 efer = 0;
  2363. ops->get_msr(ctxt, MSR_EFER, &efer);
  2364. /* inject #GP if in real mode */
  2365. if (ctxt->mode == X86EMUL_MODE_REAL)
  2366. return emulate_gp(ctxt, 0);
  2367. /*
  2368. * Not recognized on AMD in compat mode (but is recognized in legacy
  2369. * mode).
  2370. */
  2371. if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
  2372. && !vendor_intel(ctxt))
  2373. return emulate_ud(ctxt);
  2374. /* sysenter/sysexit have not been tested in 64bit mode. */
  2375. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2376. return X86EMUL_UNHANDLEABLE;
  2377. setup_syscalls_segments(ctxt, &cs, &ss);
  2378. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2379. if ((msr_data & 0xfffc) == 0x0)
  2380. return emulate_gp(ctxt, 0);
  2381. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2382. cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
  2383. ss_sel = cs_sel + 8;
  2384. if (efer & EFER_LMA) {
  2385. cs.d = 0;
  2386. cs.l = 1;
  2387. }
  2388. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2389. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2390. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2391. ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
  2392. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2393. *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
  2394. (u32)msr_data;
  2395. return X86EMUL_CONTINUE;
  2396. }
  2397. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2398. {
  2399. const struct x86_emulate_ops *ops = ctxt->ops;
  2400. struct desc_struct cs, ss;
  2401. u64 msr_data, rcx, rdx;
  2402. int usermode;
  2403. u16 cs_sel = 0, ss_sel = 0;
  2404. /* inject #GP if in real mode or Virtual 8086 mode */
  2405. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2406. ctxt->mode == X86EMUL_MODE_VM86)
  2407. return emulate_gp(ctxt, 0);
  2408. setup_syscalls_segments(ctxt, &cs, &ss);
  2409. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2410. usermode = X86EMUL_MODE_PROT64;
  2411. else
  2412. usermode = X86EMUL_MODE_PROT32;
  2413. rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2414. rdx = reg_read(ctxt, VCPU_REGS_RDX);
  2415. cs.dpl = 3;
  2416. ss.dpl = 3;
  2417. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2418. switch (usermode) {
  2419. case X86EMUL_MODE_PROT32:
  2420. cs_sel = (u16)(msr_data + 16);
  2421. if ((msr_data & 0xfffc) == 0x0)
  2422. return emulate_gp(ctxt, 0);
  2423. ss_sel = (u16)(msr_data + 24);
  2424. rcx = (u32)rcx;
  2425. rdx = (u32)rdx;
  2426. break;
  2427. case X86EMUL_MODE_PROT64:
  2428. cs_sel = (u16)(msr_data + 32);
  2429. if (msr_data == 0x0)
  2430. return emulate_gp(ctxt, 0);
  2431. ss_sel = cs_sel + 8;
  2432. cs.d = 0;
  2433. cs.l = 1;
  2434. if (is_noncanonical_address(rcx) ||
  2435. is_noncanonical_address(rdx))
  2436. return emulate_gp(ctxt, 0);
  2437. break;
  2438. }
  2439. cs_sel |= SEGMENT_RPL_MASK;
  2440. ss_sel |= SEGMENT_RPL_MASK;
  2441. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2442. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2443. ctxt->_eip = rdx;
  2444. *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
  2445. return X86EMUL_CONTINUE;
  2446. }
  2447. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2448. {
  2449. int iopl;
  2450. if (ctxt->mode == X86EMUL_MODE_REAL)
  2451. return false;
  2452. if (ctxt->mode == X86EMUL_MODE_VM86)
  2453. return true;
  2454. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  2455. return ctxt->ops->cpl(ctxt) > iopl;
  2456. }
  2457. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2458. u16 port, u16 len)
  2459. {
  2460. const struct x86_emulate_ops *ops = ctxt->ops;
  2461. struct desc_struct tr_seg;
  2462. u32 base3;
  2463. int r;
  2464. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2465. unsigned mask = (1 << len) - 1;
  2466. unsigned long base;
  2467. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2468. if (!tr_seg.p)
  2469. return false;
  2470. if (desc_limit_scaled(&tr_seg) < 103)
  2471. return false;
  2472. base = get_desc_base(&tr_seg);
  2473. #ifdef CONFIG_X86_64
  2474. base |= ((u64)base3) << 32;
  2475. #endif
  2476. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2477. if (r != X86EMUL_CONTINUE)
  2478. return false;
  2479. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2480. return false;
  2481. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2482. if (r != X86EMUL_CONTINUE)
  2483. return false;
  2484. if ((perm >> bit_idx) & mask)
  2485. return false;
  2486. return true;
  2487. }
  2488. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2489. u16 port, u16 len)
  2490. {
  2491. if (ctxt->perm_ok)
  2492. return true;
  2493. if (emulator_bad_iopl(ctxt))
  2494. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2495. return false;
  2496. ctxt->perm_ok = true;
  2497. return true;
  2498. }
  2499. static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
  2500. {
  2501. /*
  2502. * Intel CPUs mask the counter and pointers in quite strange
  2503. * manner when ECX is zero due to REP-string optimizations.
  2504. */
  2505. #ifdef CONFIG_X86_64
  2506. if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
  2507. return;
  2508. *reg_write(ctxt, VCPU_REGS_RCX) = 0;
  2509. switch (ctxt->b) {
  2510. case 0xa4: /* movsb */
  2511. case 0xa5: /* movsd/w */
  2512. *reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
  2513. /* fall through */
  2514. case 0xaa: /* stosb */
  2515. case 0xab: /* stosd/w */
  2516. *reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
  2517. }
  2518. #endif
  2519. }
  2520. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2521. struct tss_segment_16 *tss)
  2522. {
  2523. tss->ip = ctxt->_eip;
  2524. tss->flag = ctxt->eflags;
  2525. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2526. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2527. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2528. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2529. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2530. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2531. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2532. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2533. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2534. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2535. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2536. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2537. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2538. }
  2539. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2540. struct tss_segment_16 *tss)
  2541. {
  2542. int ret;
  2543. u8 cpl;
  2544. ctxt->_eip = tss->ip;
  2545. ctxt->eflags = tss->flag | 2;
  2546. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2547. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2548. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2549. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2550. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2551. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2552. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2553. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2554. /*
  2555. * SDM says that segment selectors are loaded before segment
  2556. * descriptors
  2557. */
  2558. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2559. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2560. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2561. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2562. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2563. cpl = tss->cs & 3;
  2564. /*
  2565. * Now load segment descriptors. If fault happens at this stage
  2566. * it is handled in a context of new task
  2567. */
  2568. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
  2569. X86_TRANSFER_TASK_SWITCH, NULL);
  2570. if (ret != X86EMUL_CONTINUE)
  2571. return ret;
  2572. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2573. X86_TRANSFER_TASK_SWITCH, NULL);
  2574. if (ret != X86EMUL_CONTINUE)
  2575. return ret;
  2576. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2577. X86_TRANSFER_TASK_SWITCH, NULL);
  2578. if (ret != X86EMUL_CONTINUE)
  2579. return ret;
  2580. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2581. X86_TRANSFER_TASK_SWITCH, NULL);
  2582. if (ret != X86EMUL_CONTINUE)
  2583. return ret;
  2584. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2585. X86_TRANSFER_TASK_SWITCH, NULL);
  2586. if (ret != X86EMUL_CONTINUE)
  2587. return ret;
  2588. return X86EMUL_CONTINUE;
  2589. }
  2590. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2591. u16 tss_selector, u16 old_tss_sel,
  2592. ulong old_tss_base, struct desc_struct *new_desc)
  2593. {
  2594. const struct x86_emulate_ops *ops = ctxt->ops;
  2595. struct tss_segment_16 tss_seg;
  2596. int ret;
  2597. u32 new_tss_base = get_desc_base(new_desc);
  2598. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2599. &ctxt->exception);
  2600. if (ret != X86EMUL_CONTINUE)
  2601. return ret;
  2602. save_state_to_tss16(ctxt, &tss_seg);
  2603. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2604. &ctxt->exception);
  2605. if (ret != X86EMUL_CONTINUE)
  2606. return ret;
  2607. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2608. &ctxt->exception);
  2609. if (ret != X86EMUL_CONTINUE)
  2610. return ret;
  2611. if (old_tss_sel != 0xffff) {
  2612. tss_seg.prev_task_link = old_tss_sel;
  2613. ret = ops->write_std(ctxt, new_tss_base,
  2614. &tss_seg.prev_task_link,
  2615. sizeof tss_seg.prev_task_link,
  2616. &ctxt->exception);
  2617. if (ret != X86EMUL_CONTINUE)
  2618. return ret;
  2619. }
  2620. return load_state_from_tss16(ctxt, &tss_seg);
  2621. }
  2622. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2623. struct tss_segment_32 *tss)
  2624. {
  2625. /* CR3 and ldt selector are not saved intentionally */
  2626. tss->eip = ctxt->_eip;
  2627. tss->eflags = ctxt->eflags;
  2628. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2629. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2630. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2631. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2632. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2633. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2634. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2635. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2636. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2637. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2638. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2639. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2640. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2641. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2642. }
  2643. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2644. struct tss_segment_32 *tss)
  2645. {
  2646. int ret;
  2647. u8 cpl;
  2648. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2649. return emulate_gp(ctxt, 0);
  2650. ctxt->_eip = tss->eip;
  2651. ctxt->eflags = tss->eflags | 2;
  2652. /* General purpose registers */
  2653. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2654. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2655. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2656. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2657. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2658. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2659. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2660. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2661. /*
  2662. * SDM says that segment selectors are loaded before segment
  2663. * descriptors. This is important because CPL checks will
  2664. * use CS.RPL.
  2665. */
  2666. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2667. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2668. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2669. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2670. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2671. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2672. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2673. /*
  2674. * If we're switching between Protected Mode and VM86, we need to make
  2675. * sure to update the mode before loading the segment descriptors so
  2676. * that the selectors are interpreted correctly.
  2677. */
  2678. if (ctxt->eflags & X86_EFLAGS_VM) {
  2679. ctxt->mode = X86EMUL_MODE_VM86;
  2680. cpl = 3;
  2681. } else {
  2682. ctxt->mode = X86EMUL_MODE_PROT32;
  2683. cpl = tss->cs & 3;
  2684. }
  2685. /*
  2686. * Now load segment descriptors. If fault happenes at this stage
  2687. * it is handled in a context of new task
  2688. */
  2689. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
  2690. cpl, X86_TRANSFER_TASK_SWITCH, NULL);
  2691. if (ret != X86EMUL_CONTINUE)
  2692. return ret;
  2693. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2694. X86_TRANSFER_TASK_SWITCH, NULL);
  2695. if (ret != X86EMUL_CONTINUE)
  2696. return ret;
  2697. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2698. X86_TRANSFER_TASK_SWITCH, NULL);
  2699. if (ret != X86EMUL_CONTINUE)
  2700. return ret;
  2701. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2702. X86_TRANSFER_TASK_SWITCH, NULL);
  2703. if (ret != X86EMUL_CONTINUE)
  2704. return ret;
  2705. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2706. X86_TRANSFER_TASK_SWITCH, NULL);
  2707. if (ret != X86EMUL_CONTINUE)
  2708. return ret;
  2709. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
  2710. X86_TRANSFER_TASK_SWITCH, NULL);
  2711. if (ret != X86EMUL_CONTINUE)
  2712. return ret;
  2713. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
  2714. X86_TRANSFER_TASK_SWITCH, NULL);
  2715. return ret;
  2716. }
  2717. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2718. u16 tss_selector, u16 old_tss_sel,
  2719. ulong old_tss_base, struct desc_struct *new_desc)
  2720. {
  2721. const struct x86_emulate_ops *ops = ctxt->ops;
  2722. struct tss_segment_32 tss_seg;
  2723. int ret;
  2724. u32 new_tss_base = get_desc_base(new_desc);
  2725. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2726. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2727. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2728. &ctxt->exception);
  2729. if (ret != X86EMUL_CONTINUE)
  2730. return ret;
  2731. save_state_to_tss32(ctxt, &tss_seg);
  2732. /* Only GP registers and segment selectors are saved */
  2733. ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2734. ldt_sel_offset - eip_offset, &ctxt->exception);
  2735. if (ret != X86EMUL_CONTINUE)
  2736. return ret;
  2737. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2738. &ctxt->exception);
  2739. if (ret != X86EMUL_CONTINUE)
  2740. return ret;
  2741. if (old_tss_sel != 0xffff) {
  2742. tss_seg.prev_task_link = old_tss_sel;
  2743. ret = ops->write_std(ctxt, new_tss_base,
  2744. &tss_seg.prev_task_link,
  2745. sizeof tss_seg.prev_task_link,
  2746. &ctxt->exception);
  2747. if (ret != X86EMUL_CONTINUE)
  2748. return ret;
  2749. }
  2750. return load_state_from_tss32(ctxt, &tss_seg);
  2751. }
  2752. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2753. u16 tss_selector, int idt_index, int reason,
  2754. bool has_error_code, u32 error_code)
  2755. {
  2756. const struct x86_emulate_ops *ops = ctxt->ops;
  2757. struct desc_struct curr_tss_desc, next_tss_desc;
  2758. int ret;
  2759. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2760. ulong old_tss_base =
  2761. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2762. u32 desc_limit;
  2763. ulong desc_addr, dr7;
  2764. /* FIXME: old_tss_base == ~0 ? */
  2765. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2766. if (ret != X86EMUL_CONTINUE)
  2767. return ret;
  2768. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2769. if (ret != X86EMUL_CONTINUE)
  2770. return ret;
  2771. /* FIXME: check that next_tss_desc is tss */
  2772. /*
  2773. * Check privileges. The three cases are task switch caused by...
  2774. *
  2775. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2776. * 2. Exception/IRQ/iret: No check is performed
  2777. * 3. jmp/call to TSS/task-gate: No check is performed since the
  2778. * hardware checks it before exiting.
  2779. */
  2780. if (reason == TASK_SWITCH_GATE) {
  2781. if (idt_index != -1) {
  2782. /* Software interrupts */
  2783. struct desc_struct task_gate_desc;
  2784. int dpl;
  2785. ret = read_interrupt_descriptor(ctxt, idt_index,
  2786. &task_gate_desc);
  2787. if (ret != X86EMUL_CONTINUE)
  2788. return ret;
  2789. dpl = task_gate_desc.dpl;
  2790. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2791. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2792. }
  2793. }
  2794. desc_limit = desc_limit_scaled(&next_tss_desc);
  2795. if (!next_tss_desc.p ||
  2796. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2797. desc_limit < 0x2b)) {
  2798. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2799. }
  2800. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2801. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2802. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2803. }
  2804. if (reason == TASK_SWITCH_IRET)
  2805. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2806. /* set back link to prev task only if NT bit is set in eflags
  2807. note that old_tss_sel is not used after this point */
  2808. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2809. old_tss_sel = 0xffff;
  2810. if (next_tss_desc.type & 8)
  2811. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2812. old_tss_base, &next_tss_desc);
  2813. else
  2814. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2815. old_tss_base, &next_tss_desc);
  2816. if (ret != X86EMUL_CONTINUE)
  2817. return ret;
  2818. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2819. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2820. if (reason != TASK_SWITCH_IRET) {
  2821. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2822. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2823. }
  2824. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2825. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2826. if (has_error_code) {
  2827. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2828. ctxt->lock_prefix = 0;
  2829. ctxt->src.val = (unsigned long) error_code;
  2830. ret = em_push(ctxt);
  2831. }
  2832. ops->get_dr(ctxt, 7, &dr7);
  2833. ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
  2834. return ret;
  2835. }
  2836. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2837. u16 tss_selector, int idt_index, int reason,
  2838. bool has_error_code, u32 error_code)
  2839. {
  2840. int rc;
  2841. invalidate_registers(ctxt);
  2842. ctxt->_eip = ctxt->eip;
  2843. ctxt->dst.type = OP_NONE;
  2844. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2845. has_error_code, error_code);
  2846. if (rc == X86EMUL_CONTINUE) {
  2847. ctxt->eip = ctxt->_eip;
  2848. writeback_registers(ctxt);
  2849. }
  2850. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2851. }
  2852. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2853. struct operand *op)
  2854. {
  2855. int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
  2856. register_address_increment(ctxt, reg, df * op->bytes);
  2857. op->addr.mem.ea = register_address(ctxt, reg);
  2858. }
  2859. static int em_das(struct x86_emulate_ctxt *ctxt)
  2860. {
  2861. u8 al, old_al;
  2862. bool af, cf, old_cf;
  2863. cf = ctxt->eflags & X86_EFLAGS_CF;
  2864. al = ctxt->dst.val;
  2865. old_al = al;
  2866. old_cf = cf;
  2867. cf = false;
  2868. af = ctxt->eflags & X86_EFLAGS_AF;
  2869. if ((al & 0x0f) > 9 || af) {
  2870. al -= 6;
  2871. cf = old_cf | (al >= 250);
  2872. af = true;
  2873. } else {
  2874. af = false;
  2875. }
  2876. if (old_al > 0x99 || old_cf) {
  2877. al -= 0x60;
  2878. cf = true;
  2879. }
  2880. ctxt->dst.val = al;
  2881. /* Set PF, ZF, SF */
  2882. ctxt->src.type = OP_IMM;
  2883. ctxt->src.val = 0;
  2884. ctxt->src.bytes = 1;
  2885. fastop(ctxt, em_or);
  2886. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2887. if (cf)
  2888. ctxt->eflags |= X86_EFLAGS_CF;
  2889. if (af)
  2890. ctxt->eflags |= X86_EFLAGS_AF;
  2891. return X86EMUL_CONTINUE;
  2892. }
  2893. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2894. {
  2895. u8 al, ah;
  2896. if (ctxt->src.val == 0)
  2897. return emulate_de(ctxt);
  2898. al = ctxt->dst.val & 0xff;
  2899. ah = al / ctxt->src.val;
  2900. al %= ctxt->src.val;
  2901. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2902. /* Set PF, ZF, SF */
  2903. ctxt->src.type = OP_IMM;
  2904. ctxt->src.val = 0;
  2905. ctxt->src.bytes = 1;
  2906. fastop(ctxt, em_or);
  2907. return X86EMUL_CONTINUE;
  2908. }
  2909. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2910. {
  2911. u8 al = ctxt->dst.val & 0xff;
  2912. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2913. al = (al + (ah * ctxt->src.val)) & 0xff;
  2914. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2915. /* Set PF, ZF, SF */
  2916. ctxt->src.type = OP_IMM;
  2917. ctxt->src.val = 0;
  2918. ctxt->src.bytes = 1;
  2919. fastop(ctxt, em_or);
  2920. return X86EMUL_CONTINUE;
  2921. }
  2922. static int em_call(struct x86_emulate_ctxt *ctxt)
  2923. {
  2924. int rc;
  2925. long rel = ctxt->src.val;
  2926. ctxt->src.val = (unsigned long)ctxt->_eip;
  2927. rc = jmp_rel(ctxt, rel);
  2928. if (rc != X86EMUL_CONTINUE)
  2929. return rc;
  2930. return em_push(ctxt);
  2931. }
  2932. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2933. {
  2934. u16 sel, old_cs;
  2935. ulong old_eip;
  2936. int rc;
  2937. struct desc_struct old_desc, new_desc;
  2938. const struct x86_emulate_ops *ops = ctxt->ops;
  2939. int cpl = ctxt->ops->cpl(ctxt);
  2940. enum x86emul_mode prev_mode = ctxt->mode;
  2941. old_eip = ctxt->_eip;
  2942. ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
  2943. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2944. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  2945. X86_TRANSFER_CALL_JMP, &new_desc);
  2946. if (rc != X86EMUL_CONTINUE)
  2947. return rc;
  2948. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  2949. if (rc != X86EMUL_CONTINUE)
  2950. goto fail;
  2951. ctxt->src.val = old_cs;
  2952. rc = em_push(ctxt);
  2953. if (rc != X86EMUL_CONTINUE)
  2954. goto fail;
  2955. ctxt->src.val = old_eip;
  2956. rc = em_push(ctxt);
  2957. /* If we failed, we tainted the memory, but the very least we should
  2958. restore cs */
  2959. if (rc != X86EMUL_CONTINUE) {
  2960. pr_warn_once("faulting far call emulation tainted memory\n");
  2961. goto fail;
  2962. }
  2963. return rc;
  2964. fail:
  2965. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  2966. ctxt->mode = prev_mode;
  2967. return rc;
  2968. }
  2969. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2970. {
  2971. int rc;
  2972. unsigned long eip;
  2973. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  2974. if (rc != X86EMUL_CONTINUE)
  2975. return rc;
  2976. rc = assign_eip_near(ctxt, eip);
  2977. if (rc != X86EMUL_CONTINUE)
  2978. return rc;
  2979. rsp_increment(ctxt, ctxt->src.val);
  2980. return X86EMUL_CONTINUE;
  2981. }
  2982. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2983. {
  2984. /* Write back the register source. */
  2985. ctxt->src.val = ctxt->dst.val;
  2986. write_register_operand(&ctxt->src);
  2987. /* Write back the memory destination with implicit LOCK prefix. */
  2988. ctxt->dst.val = ctxt->src.orig_val;
  2989. ctxt->lock_prefix = 1;
  2990. return X86EMUL_CONTINUE;
  2991. }
  2992. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2993. {
  2994. ctxt->dst.val = ctxt->src2.val;
  2995. return fastop(ctxt, em_imul);
  2996. }
  2997. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2998. {
  2999. ctxt->dst.type = OP_REG;
  3000. ctxt->dst.bytes = ctxt->src.bytes;
  3001. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3002. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  3003. return X86EMUL_CONTINUE;
  3004. }
  3005. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  3006. {
  3007. u64 tsc = 0;
  3008. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  3009. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  3010. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  3011. return X86EMUL_CONTINUE;
  3012. }
  3013. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  3014. {
  3015. u64 pmc;
  3016. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  3017. return emulate_gp(ctxt, 0);
  3018. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  3019. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  3020. return X86EMUL_CONTINUE;
  3021. }
  3022. static int em_mov(struct x86_emulate_ctxt *ctxt)
  3023. {
  3024. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  3025. return X86EMUL_CONTINUE;
  3026. }
  3027. #define FFL(x) bit(X86_FEATURE_##x)
  3028. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  3029. {
  3030. u32 ebx, ecx, edx, eax = 1;
  3031. u16 tmp;
  3032. /*
  3033. * Check MOVBE is set in the guest-visible CPUID leaf.
  3034. */
  3035. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  3036. if (!(ecx & FFL(MOVBE)))
  3037. return emulate_ud(ctxt);
  3038. switch (ctxt->op_bytes) {
  3039. case 2:
  3040. /*
  3041. * From MOVBE definition: "...When the operand size is 16 bits,
  3042. * the upper word of the destination register remains unchanged
  3043. * ..."
  3044. *
  3045. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  3046. * rules so we have to do the operation almost per hand.
  3047. */
  3048. tmp = (u16)ctxt->src.val;
  3049. ctxt->dst.val &= ~0xffffUL;
  3050. ctxt->dst.val |= (unsigned long)swab16(tmp);
  3051. break;
  3052. case 4:
  3053. ctxt->dst.val = swab32((u32)ctxt->src.val);
  3054. break;
  3055. case 8:
  3056. ctxt->dst.val = swab64(ctxt->src.val);
  3057. break;
  3058. default:
  3059. BUG();
  3060. }
  3061. return X86EMUL_CONTINUE;
  3062. }
  3063. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  3064. {
  3065. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  3066. return emulate_gp(ctxt, 0);
  3067. /* Disable writeback. */
  3068. ctxt->dst.type = OP_NONE;
  3069. return X86EMUL_CONTINUE;
  3070. }
  3071. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  3072. {
  3073. unsigned long val;
  3074. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3075. val = ctxt->src.val & ~0ULL;
  3076. else
  3077. val = ctxt->src.val & ~0U;
  3078. /* #UD condition is already handled. */
  3079. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  3080. return emulate_gp(ctxt, 0);
  3081. /* Disable writeback. */
  3082. ctxt->dst.type = OP_NONE;
  3083. return X86EMUL_CONTINUE;
  3084. }
  3085. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  3086. {
  3087. u64 msr_data;
  3088. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  3089. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  3090. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  3091. return emulate_gp(ctxt, 0);
  3092. return X86EMUL_CONTINUE;
  3093. }
  3094. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  3095. {
  3096. u64 msr_data;
  3097. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  3098. return emulate_gp(ctxt, 0);
  3099. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  3100. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  3101. return X86EMUL_CONTINUE;
  3102. }
  3103. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  3104. {
  3105. if (ctxt->modrm_reg > VCPU_SREG_GS)
  3106. return emulate_ud(ctxt);
  3107. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  3108. if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
  3109. ctxt->dst.bytes = 2;
  3110. return X86EMUL_CONTINUE;
  3111. }
  3112. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  3113. {
  3114. u16 sel = ctxt->src.val;
  3115. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  3116. return emulate_ud(ctxt);
  3117. if (ctxt->modrm_reg == VCPU_SREG_SS)
  3118. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3119. /* Disable writeback. */
  3120. ctxt->dst.type = OP_NONE;
  3121. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  3122. }
  3123. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  3124. {
  3125. u16 sel = ctxt->src.val;
  3126. /* Disable writeback. */
  3127. ctxt->dst.type = OP_NONE;
  3128. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  3129. }
  3130. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  3131. {
  3132. u16 sel = ctxt->src.val;
  3133. /* Disable writeback. */
  3134. ctxt->dst.type = OP_NONE;
  3135. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  3136. }
  3137. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  3138. {
  3139. int rc;
  3140. ulong linear;
  3141. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  3142. if (rc == X86EMUL_CONTINUE)
  3143. ctxt->ops->invlpg(ctxt, linear);
  3144. /* Disable writeback. */
  3145. ctxt->dst.type = OP_NONE;
  3146. return X86EMUL_CONTINUE;
  3147. }
  3148. static int em_clts(struct x86_emulate_ctxt *ctxt)
  3149. {
  3150. ulong cr0;
  3151. cr0 = ctxt->ops->get_cr(ctxt, 0);
  3152. cr0 &= ~X86_CR0_TS;
  3153. ctxt->ops->set_cr(ctxt, 0, cr0);
  3154. return X86EMUL_CONTINUE;
  3155. }
  3156. static int em_hypercall(struct x86_emulate_ctxt *ctxt)
  3157. {
  3158. int rc = ctxt->ops->fix_hypercall(ctxt);
  3159. if (rc != X86EMUL_CONTINUE)
  3160. return rc;
  3161. /* Let the processor re-execute the fixed hypercall */
  3162. ctxt->_eip = ctxt->eip;
  3163. /* Disable writeback. */
  3164. ctxt->dst.type = OP_NONE;
  3165. return X86EMUL_CONTINUE;
  3166. }
  3167. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  3168. void (*get)(struct x86_emulate_ctxt *ctxt,
  3169. struct desc_ptr *ptr))
  3170. {
  3171. struct desc_ptr desc_ptr;
  3172. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3173. ctxt->op_bytes = 8;
  3174. get(ctxt, &desc_ptr);
  3175. if (ctxt->op_bytes == 2) {
  3176. ctxt->op_bytes = 4;
  3177. desc_ptr.address &= 0x00ffffff;
  3178. }
  3179. /* Disable writeback. */
  3180. ctxt->dst.type = OP_NONE;
  3181. return segmented_write_std(ctxt, ctxt->dst.addr.mem,
  3182. &desc_ptr, 2 + ctxt->op_bytes);
  3183. }
  3184. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  3185. {
  3186. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  3187. }
  3188. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  3189. {
  3190. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  3191. }
  3192. static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
  3193. {
  3194. struct desc_ptr desc_ptr;
  3195. int rc;
  3196. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3197. ctxt->op_bytes = 8;
  3198. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  3199. &desc_ptr.size, &desc_ptr.address,
  3200. ctxt->op_bytes);
  3201. if (rc != X86EMUL_CONTINUE)
  3202. return rc;
  3203. if (ctxt->mode == X86EMUL_MODE_PROT64 &&
  3204. is_noncanonical_address(desc_ptr.address))
  3205. return emulate_gp(ctxt, 0);
  3206. if (lgdt)
  3207. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  3208. else
  3209. ctxt->ops->set_idt(ctxt, &desc_ptr);
  3210. /* Disable writeback. */
  3211. ctxt->dst.type = OP_NONE;
  3212. return X86EMUL_CONTINUE;
  3213. }
  3214. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  3215. {
  3216. return em_lgdt_lidt(ctxt, true);
  3217. }
  3218. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  3219. {
  3220. return em_lgdt_lidt(ctxt, false);
  3221. }
  3222. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  3223. {
  3224. if (ctxt->dst.type == OP_MEM)
  3225. ctxt->dst.bytes = 2;
  3226. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  3227. return X86EMUL_CONTINUE;
  3228. }
  3229. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  3230. {
  3231. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  3232. | (ctxt->src.val & 0x0f));
  3233. ctxt->dst.type = OP_NONE;
  3234. return X86EMUL_CONTINUE;
  3235. }
  3236. static int em_loop(struct x86_emulate_ctxt *ctxt)
  3237. {
  3238. int rc = X86EMUL_CONTINUE;
  3239. register_address_increment(ctxt, VCPU_REGS_RCX, -1);
  3240. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  3241. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  3242. rc = jmp_rel(ctxt, ctxt->src.val);
  3243. return rc;
  3244. }
  3245. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  3246. {
  3247. int rc = X86EMUL_CONTINUE;
  3248. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  3249. rc = jmp_rel(ctxt, ctxt->src.val);
  3250. return rc;
  3251. }
  3252. static int em_in(struct x86_emulate_ctxt *ctxt)
  3253. {
  3254. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3255. &ctxt->dst.val))
  3256. return X86EMUL_IO_NEEDED;
  3257. return X86EMUL_CONTINUE;
  3258. }
  3259. static int em_out(struct x86_emulate_ctxt *ctxt)
  3260. {
  3261. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3262. &ctxt->src.val, 1);
  3263. /* Disable writeback. */
  3264. ctxt->dst.type = OP_NONE;
  3265. return X86EMUL_CONTINUE;
  3266. }
  3267. static int em_cli(struct x86_emulate_ctxt *ctxt)
  3268. {
  3269. if (emulator_bad_iopl(ctxt))
  3270. return emulate_gp(ctxt, 0);
  3271. ctxt->eflags &= ~X86_EFLAGS_IF;
  3272. return X86EMUL_CONTINUE;
  3273. }
  3274. static int em_sti(struct x86_emulate_ctxt *ctxt)
  3275. {
  3276. if (emulator_bad_iopl(ctxt))
  3277. return emulate_gp(ctxt, 0);
  3278. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3279. ctxt->eflags |= X86_EFLAGS_IF;
  3280. return X86EMUL_CONTINUE;
  3281. }
  3282. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  3283. {
  3284. u32 eax, ebx, ecx, edx;
  3285. eax = reg_read(ctxt, VCPU_REGS_RAX);
  3286. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  3287. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  3288. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  3289. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  3290. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  3291. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  3292. return X86EMUL_CONTINUE;
  3293. }
  3294. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  3295. {
  3296. u32 flags;
  3297. flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  3298. X86_EFLAGS_SF;
  3299. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  3300. ctxt->eflags &= ~0xffUL;
  3301. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  3302. return X86EMUL_CONTINUE;
  3303. }
  3304. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  3305. {
  3306. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  3307. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  3308. return X86EMUL_CONTINUE;
  3309. }
  3310. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  3311. {
  3312. switch (ctxt->op_bytes) {
  3313. #ifdef CONFIG_X86_64
  3314. case 8:
  3315. asm("bswap %0" : "+r"(ctxt->dst.val));
  3316. break;
  3317. #endif
  3318. default:
  3319. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  3320. break;
  3321. }
  3322. return X86EMUL_CONTINUE;
  3323. }
  3324. static int em_clflush(struct x86_emulate_ctxt *ctxt)
  3325. {
  3326. /* emulating clflush regardless of cpuid */
  3327. return X86EMUL_CONTINUE;
  3328. }
  3329. static int em_movsxd(struct x86_emulate_ctxt *ctxt)
  3330. {
  3331. ctxt->dst.val = (s32) ctxt->src.val;
  3332. return X86EMUL_CONTINUE;
  3333. }
  3334. static int check_fxsr(struct x86_emulate_ctxt *ctxt)
  3335. {
  3336. u32 eax = 1, ebx, ecx = 0, edx;
  3337. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  3338. if (!(edx & FFL(FXSR)))
  3339. return emulate_ud(ctxt);
  3340. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  3341. return emulate_nm(ctxt);
  3342. /*
  3343. * Don't emulate a case that should never be hit, instead of working
  3344. * around a lack of fxsave64/fxrstor64 on old compilers.
  3345. */
  3346. if (ctxt->mode >= X86EMUL_MODE_PROT64)
  3347. return X86EMUL_UNHANDLEABLE;
  3348. return X86EMUL_CONTINUE;
  3349. }
  3350. /*
  3351. * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
  3352. * 1) 16 bit mode
  3353. * 2) 32 bit mode
  3354. * - like (1), but FIP and FDP (foo) are only 16 bit. At least Intel CPUs
  3355. * preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
  3356. * save and restore
  3357. * 3) 64-bit mode with REX.W prefix
  3358. * - like (2), but XMM 8-15 are being saved and restored
  3359. * 4) 64-bit mode without REX.W prefix
  3360. * - like (3), but FIP and FDP are 64 bit
  3361. *
  3362. * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
  3363. * desired result. (4) is not emulated.
  3364. *
  3365. * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
  3366. * and FPU DS) should match.
  3367. */
  3368. static int em_fxsave(struct x86_emulate_ctxt *ctxt)
  3369. {
  3370. struct fxregs_state fx_state;
  3371. size_t size;
  3372. int rc;
  3373. rc = check_fxsr(ctxt);
  3374. if (rc != X86EMUL_CONTINUE)
  3375. return rc;
  3376. ctxt->ops->get_fpu(ctxt);
  3377. rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
  3378. ctxt->ops->put_fpu(ctxt);
  3379. if (rc != X86EMUL_CONTINUE)
  3380. return rc;
  3381. if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR)
  3382. size = offsetof(struct fxregs_state, xmm_space[8 * 16/4]);
  3383. else
  3384. size = offsetof(struct fxregs_state, xmm_space[0]);
  3385. return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
  3386. }
  3387. static int fxrstor_fixup(struct x86_emulate_ctxt *ctxt,
  3388. struct fxregs_state *new)
  3389. {
  3390. int rc = X86EMUL_CONTINUE;
  3391. struct fxregs_state old;
  3392. rc = asm_safe("fxsave %[fx]", , [fx] "+m"(old));
  3393. if (rc != X86EMUL_CONTINUE)
  3394. return rc;
  3395. /*
  3396. * 64 bit host will restore XMM 8-15, which is not correct on non-64
  3397. * bit guests. Load the current values in order to preserve 64 bit
  3398. * XMMs after fxrstor.
  3399. */
  3400. #ifdef CONFIG_X86_64
  3401. /* XXX: accessing XMM 8-15 very awkwardly */
  3402. memcpy(&new->xmm_space[8 * 16/4], &old.xmm_space[8 * 16/4], 8 * 16);
  3403. #endif
  3404. /*
  3405. * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but
  3406. * does save and restore MXCSR.
  3407. */
  3408. if (!(ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))
  3409. memcpy(new->xmm_space, old.xmm_space, 8 * 16);
  3410. return rc;
  3411. }
  3412. static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
  3413. {
  3414. struct fxregs_state fx_state;
  3415. int rc;
  3416. rc = check_fxsr(ctxt);
  3417. if (rc != X86EMUL_CONTINUE)
  3418. return rc;
  3419. rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, 512);
  3420. if (rc != X86EMUL_CONTINUE)
  3421. return rc;
  3422. if (fx_state.mxcsr >> 16)
  3423. return emulate_gp(ctxt, 0);
  3424. ctxt->ops->get_fpu(ctxt);
  3425. if (ctxt->mode < X86EMUL_MODE_PROT64)
  3426. rc = fxrstor_fixup(ctxt, &fx_state);
  3427. if (rc == X86EMUL_CONTINUE)
  3428. rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));
  3429. ctxt->ops->put_fpu(ctxt);
  3430. return rc;
  3431. }
  3432. static bool valid_cr(int nr)
  3433. {
  3434. switch (nr) {
  3435. case 0:
  3436. case 2 ... 4:
  3437. case 8:
  3438. return true;
  3439. default:
  3440. return false;
  3441. }
  3442. }
  3443. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  3444. {
  3445. if (!valid_cr(ctxt->modrm_reg))
  3446. return emulate_ud(ctxt);
  3447. return X86EMUL_CONTINUE;
  3448. }
  3449. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  3450. {
  3451. u64 new_val = ctxt->src.val64;
  3452. int cr = ctxt->modrm_reg;
  3453. u64 efer = 0;
  3454. static u64 cr_reserved_bits[] = {
  3455. 0xffffffff00000000ULL,
  3456. 0, 0, 0, /* CR3 checked later */
  3457. CR4_RESERVED_BITS,
  3458. 0, 0, 0,
  3459. CR8_RESERVED_BITS,
  3460. };
  3461. if (!valid_cr(cr))
  3462. return emulate_ud(ctxt);
  3463. if (new_val & cr_reserved_bits[cr])
  3464. return emulate_gp(ctxt, 0);
  3465. switch (cr) {
  3466. case 0: {
  3467. u64 cr4;
  3468. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3469. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3470. return emulate_gp(ctxt, 0);
  3471. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3472. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3473. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3474. !(cr4 & X86_CR4_PAE))
  3475. return emulate_gp(ctxt, 0);
  3476. break;
  3477. }
  3478. case 3: {
  3479. u64 rsvd = 0;
  3480. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3481. if (efer & EFER_LMA)
  3482. rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
  3483. if (new_val & rsvd)
  3484. return emulate_gp(ctxt, 0);
  3485. break;
  3486. }
  3487. case 4: {
  3488. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3489. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3490. return emulate_gp(ctxt, 0);
  3491. break;
  3492. }
  3493. }
  3494. return X86EMUL_CONTINUE;
  3495. }
  3496. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3497. {
  3498. unsigned long dr7;
  3499. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3500. /* Check if DR7.Global_Enable is set */
  3501. return dr7 & (1 << 13);
  3502. }
  3503. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3504. {
  3505. int dr = ctxt->modrm_reg;
  3506. u64 cr4;
  3507. if (dr > 7)
  3508. return emulate_ud(ctxt);
  3509. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3510. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3511. return emulate_ud(ctxt);
  3512. if (check_dr7_gd(ctxt)) {
  3513. ulong dr6;
  3514. ctxt->ops->get_dr(ctxt, 6, &dr6);
  3515. dr6 &= ~15;
  3516. dr6 |= DR6_BD | DR6_RTM;
  3517. ctxt->ops->set_dr(ctxt, 6, dr6);
  3518. return emulate_db(ctxt);
  3519. }
  3520. return X86EMUL_CONTINUE;
  3521. }
  3522. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3523. {
  3524. u64 new_val = ctxt->src.val64;
  3525. int dr = ctxt->modrm_reg;
  3526. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3527. return emulate_gp(ctxt, 0);
  3528. return check_dr_read(ctxt);
  3529. }
  3530. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3531. {
  3532. u64 efer;
  3533. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3534. if (!(efer & EFER_SVME))
  3535. return emulate_ud(ctxt);
  3536. return X86EMUL_CONTINUE;
  3537. }
  3538. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3539. {
  3540. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3541. /* Valid physical address? */
  3542. if (rax & 0xffff000000000000ULL)
  3543. return emulate_gp(ctxt, 0);
  3544. return check_svme(ctxt);
  3545. }
  3546. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3547. {
  3548. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3549. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3550. return emulate_ud(ctxt);
  3551. return X86EMUL_CONTINUE;
  3552. }
  3553. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3554. {
  3555. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3556. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3557. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3558. ctxt->ops->check_pmc(ctxt, rcx))
  3559. return emulate_gp(ctxt, 0);
  3560. return X86EMUL_CONTINUE;
  3561. }
  3562. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3563. {
  3564. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3565. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3566. return emulate_gp(ctxt, 0);
  3567. return X86EMUL_CONTINUE;
  3568. }
  3569. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3570. {
  3571. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3572. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3573. return emulate_gp(ctxt, 0);
  3574. return X86EMUL_CONTINUE;
  3575. }
  3576. #define D(_y) { .flags = (_y) }
  3577. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3578. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3579. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3580. #define N D(NotImpl)
  3581. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3582. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3583. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3584. #define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
  3585. #define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
  3586. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3587. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3588. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3589. #define II(_f, _e, _i) \
  3590. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3591. #define IIP(_f, _e, _i, _p) \
  3592. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3593. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3594. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3595. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3596. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3597. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3598. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3599. #define I2bvIP(_f, _e, _i, _p) \
  3600. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3601. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3602. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3603. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3604. static const struct opcode group7_rm0[] = {
  3605. N,
  3606. I(SrcNone | Priv | EmulateOnUD, em_hypercall),
  3607. N, N, N, N, N, N,
  3608. };
  3609. static const struct opcode group7_rm1[] = {
  3610. DI(SrcNone | Priv, monitor),
  3611. DI(SrcNone | Priv, mwait),
  3612. N, N, N, N, N, N,
  3613. };
  3614. static const struct opcode group7_rm3[] = {
  3615. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3616. II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
  3617. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3618. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3619. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3620. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3621. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3622. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3623. };
  3624. static const struct opcode group7_rm7[] = {
  3625. N,
  3626. DIP(SrcNone, rdtscp, check_rdtsc),
  3627. N, N, N, N, N, N,
  3628. };
  3629. static const struct opcode group1[] = {
  3630. F(Lock, em_add),
  3631. F(Lock | PageTable, em_or),
  3632. F(Lock, em_adc),
  3633. F(Lock, em_sbb),
  3634. F(Lock | PageTable, em_and),
  3635. F(Lock, em_sub),
  3636. F(Lock, em_xor),
  3637. F(NoWrite, em_cmp),
  3638. };
  3639. static const struct opcode group1A[] = {
  3640. I(DstMem | SrcNone | Mov | Stack | IncSP, em_pop), N, N, N, N, N, N, N,
  3641. };
  3642. static const struct opcode group2[] = {
  3643. F(DstMem | ModRM, em_rol),
  3644. F(DstMem | ModRM, em_ror),
  3645. F(DstMem | ModRM, em_rcl),
  3646. F(DstMem | ModRM, em_rcr),
  3647. F(DstMem | ModRM, em_shl),
  3648. F(DstMem | ModRM, em_shr),
  3649. F(DstMem | ModRM, em_shl),
  3650. F(DstMem | ModRM, em_sar),
  3651. };
  3652. static const struct opcode group3[] = {
  3653. F(DstMem | SrcImm | NoWrite, em_test),
  3654. F(DstMem | SrcImm | NoWrite, em_test),
  3655. F(DstMem | SrcNone | Lock, em_not),
  3656. F(DstMem | SrcNone | Lock, em_neg),
  3657. F(DstXacc | Src2Mem, em_mul_ex),
  3658. F(DstXacc | Src2Mem, em_imul_ex),
  3659. F(DstXacc | Src2Mem, em_div_ex),
  3660. F(DstXacc | Src2Mem, em_idiv_ex),
  3661. };
  3662. static const struct opcode group4[] = {
  3663. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3664. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3665. N, N, N, N, N, N,
  3666. };
  3667. static const struct opcode group5[] = {
  3668. F(DstMem | SrcNone | Lock, em_inc),
  3669. F(DstMem | SrcNone | Lock, em_dec),
  3670. I(SrcMem | NearBranch, em_call_near_abs),
  3671. I(SrcMemFAddr | ImplicitOps, em_call_far),
  3672. I(SrcMem | NearBranch, em_jmp_abs),
  3673. I(SrcMemFAddr | ImplicitOps, em_jmp_far),
  3674. I(SrcMem | Stack, em_push), D(Undefined),
  3675. };
  3676. static const struct opcode group6[] = {
  3677. DI(Prot | DstMem, sldt),
  3678. DI(Prot | DstMem, str),
  3679. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3680. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3681. N, N, N, N,
  3682. };
  3683. static const struct group_dual group7 = { {
  3684. II(Mov | DstMem, em_sgdt, sgdt),
  3685. II(Mov | DstMem, em_sidt, sidt),
  3686. II(SrcMem | Priv, em_lgdt, lgdt),
  3687. II(SrcMem | Priv, em_lidt, lidt),
  3688. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3689. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3690. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3691. }, {
  3692. EXT(0, group7_rm0),
  3693. EXT(0, group7_rm1),
  3694. N, EXT(0, group7_rm3),
  3695. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3696. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3697. EXT(0, group7_rm7),
  3698. } };
  3699. static const struct opcode group8[] = {
  3700. N, N, N, N,
  3701. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3702. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3703. F(DstMem | SrcImmByte | Lock, em_btr),
  3704. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3705. };
  3706. static const struct group_dual group9 = { {
  3707. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3708. }, {
  3709. N, N, N, N, N, N, N, N,
  3710. } };
  3711. static const struct opcode group11[] = {
  3712. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3713. X7(D(Undefined)),
  3714. };
  3715. static const struct gprefix pfx_0f_ae_7 = {
  3716. I(SrcMem | ByteOp, em_clflush), N, N, N,
  3717. };
  3718. static const struct group_dual group15 = { {
  3719. I(ModRM | Aligned16, em_fxsave),
  3720. I(ModRM | Aligned16, em_fxrstor),
  3721. N, N, N, N, N, GP(0, &pfx_0f_ae_7),
  3722. }, {
  3723. N, N, N, N, N, N, N, N,
  3724. } };
  3725. static const struct gprefix pfx_0f_6f_0f_7f = {
  3726. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3727. };
  3728. static const struct instr_dual instr_dual_0f_2b = {
  3729. I(0, em_mov), N
  3730. };
  3731. static const struct gprefix pfx_0f_2b = {
  3732. ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
  3733. };
  3734. static const struct gprefix pfx_0f_28_0f_29 = {
  3735. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3736. };
  3737. static const struct gprefix pfx_0f_e7 = {
  3738. N, I(Sse, em_mov), N, N,
  3739. };
  3740. static const struct escape escape_d9 = { {
  3741. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
  3742. }, {
  3743. /* 0xC0 - 0xC7 */
  3744. N, N, N, N, N, N, N, N,
  3745. /* 0xC8 - 0xCF */
  3746. N, N, N, N, N, N, N, N,
  3747. /* 0xD0 - 0xC7 */
  3748. N, N, N, N, N, N, N, N,
  3749. /* 0xD8 - 0xDF */
  3750. N, N, N, N, N, N, N, N,
  3751. /* 0xE0 - 0xE7 */
  3752. N, N, N, N, N, N, N, N,
  3753. /* 0xE8 - 0xEF */
  3754. N, N, N, N, N, N, N, N,
  3755. /* 0xF0 - 0xF7 */
  3756. N, N, N, N, N, N, N, N,
  3757. /* 0xF8 - 0xFF */
  3758. N, N, N, N, N, N, N, N,
  3759. } };
  3760. static const struct escape escape_db = { {
  3761. N, N, N, N, N, N, N, N,
  3762. }, {
  3763. /* 0xC0 - 0xC7 */
  3764. N, N, N, N, N, N, N, N,
  3765. /* 0xC8 - 0xCF */
  3766. N, N, N, N, N, N, N, N,
  3767. /* 0xD0 - 0xC7 */
  3768. N, N, N, N, N, N, N, N,
  3769. /* 0xD8 - 0xDF */
  3770. N, N, N, N, N, N, N, N,
  3771. /* 0xE0 - 0xE7 */
  3772. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3773. /* 0xE8 - 0xEF */
  3774. N, N, N, N, N, N, N, N,
  3775. /* 0xF0 - 0xF7 */
  3776. N, N, N, N, N, N, N, N,
  3777. /* 0xF8 - 0xFF */
  3778. N, N, N, N, N, N, N, N,
  3779. } };
  3780. static const struct escape escape_dd = { {
  3781. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
  3782. }, {
  3783. /* 0xC0 - 0xC7 */
  3784. N, N, N, N, N, N, N, N,
  3785. /* 0xC8 - 0xCF */
  3786. N, N, N, N, N, N, N, N,
  3787. /* 0xD0 - 0xC7 */
  3788. N, N, N, N, N, N, N, N,
  3789. /* 0xD8 - 0xDF */
  3790. N, N, N, N, N, N, N, N,
  3791. /* 0xE0 - 0xE7 */
  3792. N, N, N, N, N, N, N, N,
  3793. /* 0xE8 - 0xEF */
  3794. N, N, N, N, N, N, N, N,
  3795. /* 0xF0 - 0xF7 */
  3796. N, N, N, N, N, N, N, N,
  3797. /* 0xF8 - 0xFF */
  3798. N, N, N, N, N, N, N, N,
  3799. } };
  3800. static const struct instr_dual instr_dual_0f_c3 = {
  3801. I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
  3802. };
  3803. static const struct mode_dual mode_dual_63 = {
  3804. N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
  3805. };
  3806. static const struct opcode opcode_table[256] = {
  3807. /* 0x00 - 0x07 */
  3808. F6ALU(Lock, em_add),
  3809. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3810. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3811. /* 0x08 - 0x0F */
  3812. F6ALU(Lock | PageTable, em_or),
  3813. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3814. N,
  3815. /* 0x10 - 0x17 */
  3816. F6ALU(Lock, em_adc),
  3817. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3818. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3819. /* 0x18 - 0x1F */
  3820. F6ALU(Lock, em_sbb),
  3821. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3822. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3823. /* 0x20 - 0x27 */
  3824. F6ALU(Lock | PageTable, em_and), N, N,
  3825. /* 0x28 - 0x2F */
  3826. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3827. /* 0x30 - 0x37 */
  3828. F6ALU(Lock, em_xor), N, N,
  3829. /* 0x38 - 0x3F */
  3830. F6ALU(NoWrite, em_cmp), N, N,
  3831. /* 0x40 - 0x4F */
  3832. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3833. /* 0x50 - 0x57 */
  3834. X8(I(SrcReg | Stack, em_push)),
  3835. /* 0x58 - 0x5F */
  3836. X8(I(DstReg | Stack, em_pop)),
  3837. /* 0x60 - 0x67 */
  3838. I(ImplicitOps | Stack | No64, em_pusha),
  3839. I(ImplicitOps | Stack | No64, em_popa),
  3840. N, MD(ModRM, &mode_dual_63),
  3841. N, N, N, N,
  3842. /* 0x68 - 0x6F */
  3843. I(SrcImm | Mov | Stack, em_push),
  3844. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3845. I(SrcImmByte | Mov | Stack, em_push),
  3846. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3847. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3848. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3849. /* 0x70 - 0x7F */
  3850. X16(D(SrcImmByte | NearBranch)),
  3851. /* 0x80 - 0x87 */
  3852. G(ByteOp | DstMem | SrcImm, group1),
  3853. G(DstMem | SrcImm, group1),
  3854. G(ByteOp | DstMem | SrcImm | No64, group1),
  3855. G(DstMem | SrcImmByte, group1),
  3856. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3857. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3858. /* 0x88 - 0x8F */
  3859. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3860. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3861. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3862. D(ModRM | SrcMem | NoAccess | DstReg),
  3863. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3864. G(0, group1A),
  3865. /* 0x90 - 0x97 */
  3866. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3867. /* 0x98 - 0x9F */
  3868. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3869. I(SrcImmFAddr | No64, em_call_far), N,
  3870. II(ImplicitOps | Stack, em_pushf, pushf),
  3871. II(ImplicitOps | Stack, em_popf, popf),
  3872. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3873. /* 0xA0 - 0xA7 */
  3874. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3875. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3876. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3877. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
  3878. /* 0xA8 - 0xAF */
  3879. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3880. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3881. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3882. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
  3883. /* 0xB0 - 0xB7 */
  3884. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3885. /* 0xB8 - 0xBF */
  3886. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3887. /* 0xC0 - 0xC7 */
  3888. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3889. I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
  3890. I(ImplicitOps | NearBranch, em_ret),
  3891. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3892. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3893. G(ByteOp, group11), G(0, group11),
  3894. /* 0xC8 - 0xCF */
  3895. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3896. I(ImplicitOps | SrcImmU16, em_ret_far_imm),
  3897. I(ImplicitOps, em_ret_far),
  3898. D(ImplicitOps), DI(SrcImmByte, intn),
  3899. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3900. /* 0xD0 - 0xD7 */
  3901. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3902. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3903. I(DstAcc | SrcImmUByte | No64, em_aam),
  3904. I(DstAcc | SrcImmUByte | No64, em_aad),
  3905. F(DstAcc | ByteOp | No64, em_salc),
  3906. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3907. /* 0xD8 - 0xDF */
  3908. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3909. /* 0xE0 - 0xE7 */
  3910. X3(I(SrcImmByte | NearBranch, em_loop)),
  3911. I(SrcImmByte | NearBranch, em_jcxz),
  3912. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3913. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3914. /* 0xE8 - 0xEF */
  3915. I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
  3916. I(SrcImmFAddr | No64, em_jmp_far),
  3917. D(SrcImmByte | ImplicitOps | NearBranch),
  3918. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3919. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3920. /* 0xF0 - 0xF7 */
  3921. N, DI(ImplicitOps, icebp), N, N,
  3922. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3923. G(ByteOp, group3), G(0, group3),
  3924. /* 0xF8 - 0xFF */
  3925. D(ImplicitOps), D(ImplicitOps),
  3926. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3927. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3928. };
  3929. static const struct opcode twobyte_table[256] = {
  3930. /* 0x00 - 0x0F */
  3931. G(0, group6), GD(0, &group7), N, N,
  3932. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3933. II(ImplicitOps | Priv, em_clts, clts), N,
  3934. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3935. N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  3936. /* 0x10 - 0x1F */
  3937. N, N, N, N, N, N, N, N,
  3938. D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3939. N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3940. /* 0x20 - 0x2F */
  3941. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
  3942. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  3943. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  3944. check_cr_write),
  3945. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  3946. check_dr_write),
  3947. N, N, N, N,
  3948. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  3949. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  3950. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  3951. N, N, N, N,
  3952. /* 0x30 - 0x3F */
  3953. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3954. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3955. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3956. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3957. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3958. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3959. N, N,
  3960. N, N, N, N, N, N, N, N,
  3961. /* 0x40 - 0x4F */
  3962. X16(D(DstReg | SrcMem | ModRM)),
  3963. /* 0x50 - 0x5F */
  3964. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3965. /* 0x60 - 0x6F */
  3966. N, N, N, N,
  3967. N, N, N, N,
  3968. N, N, N, N,
  3969. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3970. /* 0x70 - 0x7F */
  3971. N, N, N, N,
  3972. N, N, N, N,
  3973. N, N, N, N,
  3974. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3975. /* 0x80 - 0x8F */
  3976. X16(D(SrcImm | NearBranch)),
  3977. /* 0x90 - 0x9F */
  3978. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3979. /* 0xA0 - 0xA7 */
  3980. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3981. II(ImplicitOps, em_cpuid, cpuid),
  3982. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3983. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3984. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3985. /* 0xA8 - 0xAF */
  3986. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3987. II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
  3988. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3989. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3990. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3991. GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
  3992. /* 0xB0 - 0xB7 */
  3993. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
  3994. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3995. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3996. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3997. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3998. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3999. /* 0xB8 - 0xBF */
  4000. N, N,
  4001. G(BitOp, group8),
  4002. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  4003. I(DstReg | SrcMem | ModRM, em_bsf_c),
  4004. I(DstReg | SrcMem | ModRM, em_bsr_c),
  4005. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  4006. /* 0xC0 - 0xC7 */
  4007. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  4008. N, ID(0, &instr_dual_0f_c3),
  4009. N, N, N, GD(0, &group9),
  4010. /* 0xC8 - 0xCF */
  4011. X8(I(DstReg, em_bswap)),
  4012. /* 0xD0 - 0xDF */
  4013. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  4014. /* 0xE0 - 0xEF */
  4015. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  4016. N, N, N, N, N, N, N, N,
  4017. /* 0xF0 - 0xFF */
  4018. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  4019. };
  4020. static const struct instr_dual instr_dual_0f_38_f0 = {
  4021. I(DstReg | SrcMem | Mov, em_movbe), N
  4022. };
  4023. static const struct instr_dual instr_dual_0f_38_f1 = {
  4024. I(DstMem | SrcReg | Mov, em_movbe), N
  4025. };
  4026. static const struct gprefix three_byte_0f_38_f0 = {
  4027. ID(0, &instr_dual_0f_38_f0), N, N, N
  4028. };
  4029. static const struct gprefix three_byte_0f_38_f1 = {
  4030. ID(0, &instr_dual_0f_38_f1), N, N, N
  4031. };
  4032. /*
  4033. * Insns below are selected by the prefix which indexed by the third opcode
  4034. * byte.
  4035. */
  4036. static const struct opcode opcode_map_0f_38[256] = {
  4037. /* 0x00 - 0x7f */
  4038. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  4039. /* 0x80 - 0xef */
  4040. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  4041. /* 0xf0 - 0xf1 */
  4042. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
  4043. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
  4044. /* 0xf2 - 0xff */
  4045. N, N, X4(N), X8(N)
  4046. };
  4047. #undef D
  4048. #undef N
  4049. #undef G
  4050. #undef GD
  4051. #undef I
  4052. #undef GP
  4053. #undef EXT
  4054. #undef MD
  4055. #undef ID
  4056. #undef D2bv
  4057. #undef D2bvIP
  4058. #undef I2bv
  4059. #undef I2bvIP
  4060. #undef I6ALU
  4061. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  4062. {
  4063. unsigned size;
  4064. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4065. if (size == 8)
  4066. size = 4;
  4067. return size;
  4068. }
  4069. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  4070. unsigned size, bool sign_extension)
  4071. {
  4072. int rc = X86EMUL_CONTINUE;
  4073. op->type = OP_IMM;
  4074. op->bytes = size;
  4075. op->addr.mem.ea = ctxt->_eip;
  4076. /* NB. Immediates are sign-extended as necessary. */
  4077. switch (op->bytes) {
  4078. case 1:
  4079. op->val = insn_fetch(s8, ctxt);
  4080. break;
  4081. case 2:
  4082. op->val = insn_fetch(s16, ctxt);
  4083. break;
  4084. case 4:
  4085. op->val = insn_fetch(s32, ctxt);
  4086. break;
  4087. case 8:
  4088. op->val = insn_fetch(s64, ctxt);
  4089. break;
  4090. }
  4091. if (!sign_extension) {
  4092. switch (op->bytes) {
  4093. case 1:
  4094. op->val &= 0xff;
  4095. break;
  4096. case 2:
  4097. op->val &= 0xffff;
  4098. break;
  4099. case 4:
  4100. op->val &= 0xffffffff;
  4101. break;
  4102. }
  4103. }
  4104. done:
  4105. return rc;
  4106. }
  4107. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  4108. unsigned d)
  4109. {
  4110. int rc = X86EMUL_CONTINUE;
  4111. switch (d) {
  4112. case OpReg:
  4113. decode_register_operand(ctxt, op);
  4114. break;
  4115. case OpImmUByte:
  4116. rc = decode_imm(ctxt, op, 1, false);
  4117. break;
  4118. case OpMem:
  4119. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4120. mem_common:
  4121. *op = ctxt->memop;
  4122. ctxt->memopp = op;
  4123. if (ctxt->d & BitOp)
  4124. fetch_bit_operand(ctxt);
  4125. op->orig_val = op->val;
  4126. break;
  4127. case OpMem64:
  4128. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  4129. goto mem_common;
  4130. case OpAcc:
  4131. op->type = OP_REG;
  4132. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4133. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  4134. fetch_register_operand(op);
  4135. op->orig_val = op->val;
  4136. break;
  4137. case OpAccLo:
  4138. op->type = OP_REG;
  4139. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  4140. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  4141. fetch_register_operand(op);
  4142. op->orig_val = op->val;
  4143. break;
  4144. case OpAccHi:
  4145. if (ctxt->d & ByteOp) {
  4146. op->type = OP_NONE;
  4147. break;
  4148. }
  4149. op->type = OP_REG;
  4150. op->bytes = ctxt->op_bytes;
  4151. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  4152. fetch_register_operand(op);
  4153. op->orig_val = op->val;
  4154. break;
  4155. case OpDI:
  4156. op->type = OP_MEM;
  4157. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4158. op->addr.mem.ea =
  4159. register_address(ctxt, VCPU_REGS_RDI);
  4160. op->addr.mem.seg = VCPU_SREG_ES;
  4161. op->val = 0;
  4162. op->count = 1;
  4163. break;
  4164. case OpDX:
  4165. op->type = OP_REG;
  4166. op->bytes = 2;
  4167. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  4168. fetch_register_operand(op);
  4169. break;
  4170. case OpCL:
  4171. op->type = OP_IMM;
  4172. op->bytes = 1;
  4173. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  4174. break;
  4175. case OpImmByte:
  4176. rc = decode_imm(ctxt, op, 1, true);
  4177. break;
  4178. case OpOne:
  4179. op->type = OP_IMM;
  4180. op->bytes = 1;
  4181. op->val = 1;
  4182. break;
  4183. case OpImm:
  4184. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  4185. break;
  4186. case OpImm64:
  4187. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  4188. break;
  4189. case OpMem8:
  4190. ctxt->memop.bytes = 1;
  4191. if (ctxt->memop.type == OP_REG) {
  4192. ctxt->memop.addr.reg = decode_register(ctxt,
  4193. ctxt->modrm_rm, true);
  4194. fetch_register_operand(&ctxt->memop);
  4195. }
  4196. goto mem_common;
  4197. case OpMem16:
  4198. ctxt->memop.bytes = 2;
  4199. goto mem_common;
  4200. case OpMem32:
  4201. ctxt->memop.bytes = 4;
  4202. goto mem_common;
  4203. case OpImmU16:
  4204. rc = decode_imm(ctxt, op, 2, false);
  4205. break;
  4206. case OpImmU:
  4207. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  4208. break;
  4209. case OpSI:
  4210. op->type = OP_MEM;
  4211. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4212. op->addr.mem.ea =
  4213. register_address(ctxt, VCPU_REGS_RSI);
  4214. op->addr.mem.seg = ctxt->seg_override;
  4215. op->val = 0;
  4216. op->count = 1;
  4217. break;
  4218. case OpXLat:
  4219. op->type = OP_MEM;
  4220. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4221. op->addr.mem.ea =
  4222. address_mask(ctxt,
  4223. reg_read(ctxt, VCPU_REGS_RBX) +
  4224. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  4225. op->addr.mem.seg = ctxt->seg_override;
  4226. op->val = 0;
  4227. break;
  4228. case OpImmFAddr:
  4229. op->type = OP_IMM;
  4230. op->addr.mem.ea = ctxt->_eip;
  4231. op->bytes = ctxt->op_bytes + 2;
  4232. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  4233. break;
  4234. case OpMemFAddr:
  4235. ctxt->memop.bytes = ctxt->op_bytes + 2;
  4236. goto mem_common;
  4237. case OpES:
  4238. op->type = OP_IMM;
  4239. op->val = VCPU_SREG_ES;
  4240. break;
  4241. case OpCS:
  4242. op->type = OP_IMM;
  4243. op->val = VCPU_SREG_CS;
  4244. break;
  4245. case OpSS:
  4246. op->type = OP_IMM;
  4247. op->val = VCPU_SREG_SS;
  4248. break;
  4249. case OpDS:
  4250. op->type = OP_IMM;
  4251. op->val = VCPU_SREG_DS;
  4252. break;
  4253. case OpFS:
  4254. op->type = OP_IMM;
  4255. op->val = VCPU_SREG_FS;
  4256. break;
  4257. case OpGS:
  4258. op->type = OP_IMM;
  4259. op->val = VCPU_SREG_GS;
  4260. break;
  4261. case OpImplicit:
  4262. /* Special instructions do their own operand decoding. */
  4263. default:
  4264. op->type = OP_NONE; /* Disable writeback. */
  4265. break;
  4266. }
  4267. done:
  4268. return rc;
  4269. }
  4270. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  4271. {
  4272. int rc = X86EMUL_CONTINUE;
  4273. int mode = ctxt->mode;
  4274. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  4275. bool op_prefix = false;
  4276. bool has_seg_override = false;
  4277. struct opcode opcode;
  4278. ctxt->memop.type = OP_NONE;
  4279. ctxt->memopp = NULL;
  4280. ctxt->_eip = ctxt->eip;
  4281. ctxt->fetch.ptr = ctxt->fetch.data;
  4282. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  4283. ctxt->opcode_len = 1;
  4284. if (insn_len > 0)
  4285. memcpy(ctxt->fetch.data, insn, insn_len);
  4286. else {
  4287. rc = __do_insn_fetch_bytes(ctxt, 1);
  4288. if (rc != X86EMUL_CONTINUE)
  4289. return rc;
  4290. }
  4291. switch (mode) {
  4292. case X86EMUL_MODE_REAL:
  4293. case X86EMUL_MODE_VM86:
  4294. case X86EMUL_MODE_PROT16:
  4295. def_op_bytes = def_ad_bytes = 2;
  4296. break;
  4297. case X86EMUL_MODE_PROT32:
  4298. def_op_bytes = def_ad_bytes = 4;
  4299. break;
  4300. #ifdef CONFIG_X86_64
  4301. case X86EMUL_MODE_PROT64:
  4302. def_op_bytes = 4;
  4303. def_ad_bytes = 8;
  4304. break;
  4305. #endif
  4306. default:
  4307. return EMULATION_FAILED;
  4308. }
  4309. ctxt->op_bytes = def_op_bytes;
  4310. ctxt->ad_bytes = def_ad_bytes;
  4311. /* Legacy prefixes. */
  4312. for (;;) {
  4313. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  4314. case 0x66: /* operand-size override */
  4315. op_prefix = true;
  4316. /* switch between 2/4 bytes */
  4317. ctxt->op_bytes = def_op_bytes ^ 6;
  4318. break;
  4319. case 0x67: /* address-size override */
  4320. if (mode == X86EMUL_MODE_PROT64)
  4321. /* switch between 4/8 bytes */
  4322. ctxt->ad_bytes = def_ad_bytes ^ 12;
  4323. else
  4324. /* switch between 2/4 bytes */
  4325. ctxt->ad_bytes = def_ad_bytes ^ 6;
  4326. break;
  4327. case 0x26: /* ES override */
  4328. case 0x2e: /* CS override */
  4329. case 0x36: /* SS override */
  4330. case 0x3e: /* DS override */
  4331. has_seg_override = true;
  4332. ctxt->seg_override = (ctxt->b >> 3) & 3;
  4333. break;
  4334. case 0x64: /* FS override */
  4335. case 0x65: /* GS override */
  4336. has_seg_override = true;
  4337. ctxt->seg_override = ctxt->b & 7;
  4338. break;
  4339. case 0x40 ... 0x4f: /* REX */
  4340. if (mode != X86EMUL_MODE_PROT64)
  4341. goto done_prefixes;
  4342. ctxt->rex_prefix = ctxt->b;
  4343. continue;
  4344. case 0xf0: /* LOCK */
  4345. ctxt->lock_prefix = 1;
  4346. break;
  4347. case 0xf2: /* REPNE/REPNZ */
  4348. case 0xf3: /* REP/REPE/REPZ */
  4349. ctxt->rep_prefix = ctxt->b;
  4350. break;
  4351. default:
  4352. goto done_prefixes;
  4353. }
  4354. /* Any legacy prefix after a REX prefix nullifies its effect. */
  4355. ctxt->rex_prefix = 0;
  4356. }
  4357. done_prefixes:
  4358. /* REX prefix. */
  4359. if (ctxt->rex_prefix & 8)
  4360. ctxt->op_bytes = 8; /* REX.W */
  4361. /* Opcode byte(s). */
  4362. opcode = opcode_table[ctxt->b];
  4363. /* Two-byte opcode? */
  4364. if (ctxt->b == 0x0f) {
  4365. ctxt->opcode_len = 2;
  4366. ctxt->b = insn_fetch(u8, ctxt);
  4367. opcode = twobyte_table[ctxt->b];
  4368. /* 0F_38 opcode map */
  4369. if (ctxt->b == 0x38) {
  4370. ctxt->opcode_len = 3;
  4371. ctxt->b = insn_fetch(u8, ctxt);
  4372. opcode = opcode_map_0f_38[ctxt->b];
  4373. }
  4374. }
  4375. ctxt->d = opcode.flags;
  4376. if (ctxt->d & ModRM)
  4377. ctxt->modrm = insn_fetch(u8, ctxt);
  4378. /* vex-prefix instructions are not implemented */
  4379. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  4380. (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
  4381. ctxt->d = NotImpl;
  4382. }
  4383. while (ctxt->d & GroupMask) {
  4384. switch (ctxt->d & GroupMask) {
  4385. case Group:
  4386. goffset = (ctxt->modrm >> 3) & 7;
  4387. opcode = opcode.u.group[goffset];
  4388. break;
  4389. case GroupDual:
  4390. goffset = (ctxt->modrm >> 3) & 7;
  4391. if ((ctxt->modrm >> 6) == 3)
  4392. opcode = opcode.u.gdual->mod3[goffset];
  4393. else
  4394. opcode = opcode.u.gdual->mod012[goffset];
  4395. break;
  4396. case RMExt:
  4397. goffset = ctxt->modrm & 7;
  4398. opcode = opcode.u.group[goffset];
  4399. break;
  4400. case Prefix:
  4401. if (ctxt->rep_prefix && op_prefix)
  4402. return EMULATION_FAILED;
  4403. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  4404. switch (simd_prefix) {
  4405. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  4406. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  4407. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  4408. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  4409. }
  4410. break;
  4411. case Escape:
  4412. if (ctxt->modrm > 0xbf)
  4413. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  4414. else
  4415. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  4416. break;
  4417. case InstrDual:
  4418. if ((ctxt->modrm >> 6) == 3)
  4419. opcode = opcode.u.idual->mod3;
  4420. else
  4421. opcode = opcode.u.idual->mod012;
  4422. break;
  4423. case ModeDual:
  4424. if (ctxt->mode == X86EMUL_MODE_PROT64)
  4425. opcode = opcode.u.mdual->mode64;
  4426. else
  4427. opcode = opcode.u.mdual->mode32;
  4428. break;
  4429. default:
  4430. return EMULATION_FAILED;
  4431. }
  4432. ctxt->d &= ~(u64)GroupMask;
  4433. ctxt->d |= opcode.flags;
  4434. }
  4435. /* Unrecognised? */
  4436. if (ctxt->d == 0)
  4437. return EMULATION_FAILED;
  4438. ctxt->execute = opcode.u.execute;
  4439. if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
  4440. return EMULATION_FAILED;
  4441. if (unlikely(ctxt->d &
  4442. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
  4443. No16))) {
  4444. /*
  4445. * These are copied unconditionally here, and checked unconditionally
  4446. * in x86_emulate_insn.
  4447. */
  4448. ctxt->check_perm = opcode.check_perm;
  4449. ctxt->intercept = opcode.intercept;
  4450. if (ctxt->d & NotImpl)
  4451. return EMULATION_FAILED;
  4452. if (mode == X86EMUL_MODE_PROT64) {
  4453. if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
  4454. ctxt->op_bytes = 8;
  4455. else if (ctxt->d & NearBranch)
  4456. ctxt->op_bytes = 8;
  4457. }
  4458. if (ctxt->d & Op3264) {
  4459. if (mode == X86EMUL_MODE_PROT64)
  4460. ctxt->op_bytes = 8;
  4461. else
  4462. ctxt->op_bytes = 4;
  4463. }
  4464. if ((ctxt->d & No16) && ctxt->op_bytes == 2)
  4465. ctxt->op_bytes = 4;
  4466. if (ctxt->d & Sse)
  4467. ctxt->op_bytes = 16;
  4468. else if (ctxt->d & Mmx)
  4469. ctxt->op_bytes = 8;
  4470. }
  4471. /* ModRM and SIB bytes. */
  4472. if (ctxt->d & ModRM) {
  4473. rc = decode_modrm(ctxt, &ctxt->memop);
  4474. if (!has_seg_override) {
  4475. has_seg_override = true;
  4476. ctxt->seg_override = ctxt->modrm_seg;
  4477. }
  4478. } else if (ctxt->d & MemAbs)
  4479. rc = decode_abs(ctxt, &ctxt->memop);
  4480. if (rc != X86EMUL_CONTINUE)
  4481. goto done;
  4482. if (!has_seg_override)
  4483. ctxt->seg_override = VCPU_SREG_DS;
  4484. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  4485. /*
  4486. * Decode and fetch the source operand: register, memory
  4487. * or immediate.
  4488. */
  4489. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  4490. if (rc != X86EMUL_CONTINUE)
  4491. goto done;
  4492. /*
  4493. * Decode and fetch the second source operand: register, memory
  4494. * or immediate.
  4495. */
  4496. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  4497. if (rc != X86EMUL_CONTINUE)
  4498. goto done;
  4499. /* Decode and fetch the destination operand: register or memory. */
  4500. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  4501. if (ctxt->rip_relative && likely(ctxt->memopp))
  4502. ctxt->memopp->addr.mem.ea = address_mask(ctxt,
  4503. ctxt->memopp->addr.mem.ea + ctxt->_eip);
  4504. done:
  4505. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  4506. }
  4507. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  4508. {
  4509. return ctxt->d & PageTable;
  4510. }
  4511. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  4512. {
  4513. /* The second termination condition only applies for REPE
  4514. * and REPNE. Test if the repeat string operation prefix is
  4515. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  4516. * corresponding termination condition according to:
  4517. * - if REPE/REPZ and ZF = 0 then done
  4518. * - if REPNE/REPNZ and ZF = 1 then done
  4519. */
  4520. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  4521. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  4522. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  4523. ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
  4524. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  4525. ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
  4526. return true;
  4527. return false;
  4528. }
  4529. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  4530. {
  4531. int rc;
  4532. ctxt->ops->get_fpu(ctxt);
  4533. rc = asm_safe("fwait");
  4534. ctxt->ops->put_fpu(ctxt);
  4535. if (unlikely(rc != X86EMUL_CONTINUE))
  4536. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  4537. return X86EMUL_CONTINUE;
  4538. }
  4539. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  4540. struct operand *op)
  4541. {
  4542. if (op->type == OP_MM)
  4543. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  4544. }
  4545. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  4546. {
  4547. register void *__sp asm(_ASM_SP);
  4548. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  4549. if (!(ctxt->d & ByteOp))
  4550. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  4551. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  4552. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  4553. [fastop]"+S"(fop), "+r"(__sp)
  4554. : "c"(ctxt->src2.val));
  4555. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  4556. if (!fop) /* exception is returned in fop variable */
  4557. return emulate_de(ctxt);
  4558. return X86EMUL_CONTINUE;
  4559. }
  4560. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4561. {
  4562. memset(&ctxt->rip_relative, 0,
  4563. (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
  4564. ctxt->io_read.pos = 0;
  4565. ctxt->io_read.end = 0;
  4566. ctxt->mem_read.end = 0;
  4567. }
  4568. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  4569. {
  4570. const struct x86_emulate_ops *ops = ctxt->ops;
  4571. int rc = X86EMUL_CONTINUE;
  4572. int saved_dst_type = ctxt->dst.type;
  4573. ctxt->mem_read.pos = 0;
  4574. /* LOCK prefix is allowed only with some instructions */
  4575. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  4576. rc = emulate_ud(ctxt);
  4577. goto done;
  4578. }
  4579. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  4580. rc = emulate_ud(ctxt);
  4581. goto done;
  4582. }
  4583. if (unlikely(ctxt->d &
  4584. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  4585. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  4586. (ctxt->d & Undefined)) {
  4587. rc = emulate_ud(ctxt);
  4588. goto done;
  4589. }
  4590. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  4591. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  4592. rc = emulate_ud(ctxt);
  4593. goto done;
  4594. }
  4595. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  4596. rc = emulate_nm(ctxt);
  4597. goto done;
  4598. }
  4599. if (ctxt->d & Mmx) {
  4600. rc = flush_pending_x87_faults(ctxt);
  4601. if (rc != X86EMUL_CONTINUE)
  4602. goto done;
  4603. /*
  4604. * Now that we know the fpu is exception safe, we can fetch
  4605. * operands from it.
  4606. */
  4607. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  4608. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  4609. if (!(ctxt->d & Mov))
  4610. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  4611. }
  4612. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
  4613. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4614. X86_ICPT_PRE_EXCEPT);
  4615. if (rc != X86EMUL_CONTINUE)
  4616. goto done;
  4617. }
  4618. /* Instruction can only be executed in protected mode */
  4619. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4620. rc = emulate_ud(ctxt);
  4621. goto done;
  4622. }
  4623. /* Privileged instruction can be executed only in CPL=0 */
  4624. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4625. if (ctxt->d & PrivUD)
  4626. rc = emulate_ud(ctxt);
  4627. else
  4628. rc = emulate_gp(ctxt, 0);
  4629. goto done;
  4630. }
  4631. /* Do instruction specific permission checks */
  4632. if (ctxt->d & CheckPerm) {
  4633. rc = ctxt->check_perm(ctxt);
  4634. if (rc != X86EMUL_CONTINUE)
  4635. goto done;
  4636. }
  4637. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4638. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4639. X86_ICPT_POST_EXCEPT);
  4640. if (rc != X86EMUL_CONTINUE)
  4641. goto done;
  4642. }
  4643. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4644. /* All REP prefixes have the same first termination condition */
  4645. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4646. string_registers_quirk(ctxt);
  4647. ctxt->eip = ctxt->_eip;
  4648. ctxt->eflags &= ~X86_EFLAGS_RF;
  4649. goto done;
  4650. }
  4651. }
  4652. }
  4653. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4654. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4655. ctxt->src.valptr, ctxt->src.bytes);
  4656. if (rc != X86EMUL_CONTINUE)
  4657. goto done;
  4658. ctxt->src.orig_val64 = ctxt->src.val64;
  4659. }
  4660. if (ctxt->src2.type == OP_MEM) {
  4661. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4662. &ctxt->src2.val, ctxt->src2.bytes);
  4663. if (rc != X86EMUL_CONTINUE)
  4664. goto done;
  4665. }
  4666. if ((ctxt->d & DstMask) == ImplicitOps)
  4667. goto special_insn;
  4668. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4669. /* optimisation - avoid slow emulated read if Mov */
  4670. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4671. &ctxt->dst.val, ctxt->dst.bytes);
  4672. if (rc != X86EMUL_CONTINUE) {
  4673. if (!(ctxt->d & NoWrite) &&
  4674. rc == X86EMUL_PROPAGATE_FAULT &&
  4675. ctxt->exception.vector == PF_VECTOR)
  4676. ctxt->exception.error_code |= PFERR_WRITE_MASK;
  4677. goto done;
  4678. }
  4679. }
  4680. /* Copy full 64-bit value for CMPXCHG8B. */
  4681. ctxt->dst.orig_val64 = ctxt->dst.val64;
  4682. special_insn:
  4683. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4684. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4685. X86_ICPT_POST_MEMACCESS);
  4686. if (rc != X86EMUL_CONTINUE)
  4687. goto done;
  4688. }
  4689. if (ctxt->rep_prefix && (ctxt->d & String))
  4690. ctxt->eflags |= X86_EFLAGS_RF;
  4691. else
  4692. ctxt->eflags &= ~X86_EFLAGS_RF;
  4693. if (ctxt->execute) {
  4694. if (ctxt->d & Fastop) {
  4695. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4696. rc = fastop(ctxt, fop);
  4697. if (rc != X86EMUL_CONTINUE)
  4698. goto done;
  4699. goto writeback;
  4700. }
  4701. rc = ctxt->execute(ctxt);
  4702. if (rc != X86EMUL_CONTINUE)
  4703. goto done;
  4704. goto writeback;
  4705. }
  4706. if (ctxt->opcode_len == 2)
  4707. goto twobyte_insn;
  4708. else if (ctxt->opcode_len == 3)
  4709. goto threebyte_insn;
  4710. switch (ctxt->b) {
  4711. case 0x70 ... 0x7f: /* jcc (short) */
  4712. if (test_cc(ctxt->b, ctxt->eflags))
  4713. rc = jmp_rel(ctxt, ctxt->src.val);
  4714. break;
  4715. case 0x8d: /* lea r16/r32, m */
  4716. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4717. break;
  4718. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4719. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4720. ctxt->dst.type = OP_NONE;
  4721. else
  4722. rc = em_xchg(ctxt);
  4723. break;
  4724. case 0x98: /* cbw/cwde/cdqe */
  4725. switch (ctxt->op_bytes) {
  4726. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4727. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4728. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4729. }
  4730. break;
  4731. case 0xcc: /* int3 */
  4732. rc = emulate_int(ctxt, 3);
  4733. break;
  4734. case 0xcd: /* int n */
  4735. rc = emulate_int(ctxt, ctxt->src.val);
  4736. break;
  4737. case 0xce: /* into */
  4738. if (ctxt->eflags & X86_EFLAGS_OF)
  4739. rc = emulate_int(ctxt, 4);
  4740. break;
  4741. case 0xe9: /* jmp rel */
  4742. case 0xeb: /* jmp rel short */
  4743. rc = jmp_rel(ctxt, ctxt->src.val);
  4744. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4745. break;
  4746. case 0xf4: /* hlt */
  4747. ctxt->ops->halt(ctxt);
  4748. break;
  4749. case 0xf5: /* cmc */
  4750. /* complement carry flag from eflags reg */
  4751. ctxt->eflags ^= X86_EFLAGS_CF;
  4752. break;
  4753. case 0xf8: /* clc */
  4754. ctxt->eflags &= ~X86_EFLAGS_CF;
  4755. break;
  4756. case 0xf9: /* stc */
  4757. ctxt->eflags |= X86_EFLAGS_CF;
  4758. break;
  4759. case 0xfc: /* cld */
  4760. ctxt->eflags &= ~X86_EFLAGS_DF;
  4761. break;
  4762. case 0xfd: /* std */
  4763. ctxt->eflags |= X86_EFLAGS_DF;
  4764. break;
  4765. default:
  4766. goto cannot_emulate;
  4767. }
  4768. if (rc != X86EMUL_CONTINUE)
  4769. goto done;
  4770. writeback:
  4771. if (ctxt->d & SrcWrite) {
  4772. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4773. rc = writeback(ctxt, &ctxt->src);
  4774. if (rc != X86EMUL_CONTINUE)
  4775. goto done;
  4776. }
  4777. if (!(ctxt->d & NoWrite)) {
  4778. rc = writeback(ctxt, &ctxt->dst);
  4779. if (rc != X86EMUL_CONTINUE)
  4780. goto done;
  4781. }
  4782. /*
  4783. * restore dst type in case the decoding will be reused
  4784. * (happens for string instruction )
  4785. */
  4786. ctxt->dst.type = saved_dst_type;
  4787. if ((ctxt->d & SrcMask) == SrcSI)
  4788. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4789. if ((ctxt->d & DstMask) == DstDI)
  4790. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4791. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4792. unsigned int count;
  4793. struct read_cache *r = &ctxt->io_read;
  4794. if ((ctxt->d & SrcMask) == SrcSI)
  4795. count = ctxt->src.count;
  4796. else
  4797. count = ctxt->dst.count;
  4798. register_address_increment(ctxt, VCPU_REGS_RCX, -count);
  4799. if (!string_insn_completed(ctxt)) {
  4800. /*
  4801. * Re-enter guest when pio read ahead buffer is empty
  4802. * or, if it is not used, after each 1024 iteration.
  4803. */
  4804. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4805. (r->end == 0 || r->end != r->pos)) {
  4806. /*
  4807. * Reset read cache. Usually happens before
  4808. * decode, but since instruction is restarted
  4809. * we have to do it here.
  4810. */
  4811. ctxt->mem_read.end = 0;
  4812. writeback_registers(ctxt);
  4813. return EMULATION_RESTART;
  4814. }
  4815. goto done; /* skip rip writeback */
  4816. }
  4817. ctxt->eflags &= ~X86_EFLAGS_RF;
  4818. }
  4819. ctxt->eip = ctxt->_eip;
  4820. done:
  4821. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4822. WARN_ON(ctxt->exception.vector > 0x1f);
  4823. ctxt->have_exception = true;
  4824. }
  4825. if (rc == X86EMUL_INTERCEPTED)
  4826. return EMULATION_INTERCEPTED;
  4827. if (rc == X86EMUL_CONTINUE)
  4828. writeback_registers(ctxt);
  4829. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4830. twobyte_insn:
  4831. switch (ctxt->b) {
  4832. case 0x09: /* wbinvd */
  4833. (ctxt->ops->wbinvd)(ctxt);
  4834. break;
  4835. case 0x08: /* invd */
  4836. case 0x0d: /* GrpP (prefetch) */
  4837. case 0x18: /* Grp16 (prefetch/nop) */
  4838. case 0x1f: /* nop */
  4839. break;
  4840. case 0x20: /* mov cr, reg */
  4841. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4842. break;
  4843. case 0x21: /* mov from dr to reg */
  4844. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4845. break;
  4846. case 0x40 ... 0x4f: /* cmov */
  4847. if (test_cc(ctxt->b, ctxt->eflags))
  4848. ctxt->dst.val = ctxt->src.val;
  4849. else if (ctxt->op_bytes != 4)
  4850. ctxt->dst.type = OP_NONE; /* no writeback */
  4851. break;
  4852. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4853. if (test_cc(ctxt->b, ctxt->eflags))
  4854. rc = jmp_rel(ctxt, ctxt->src.val);
  4855. break;
  4856. case 0x90 ... 0x9f: /* setcc r/m8 */
  4857. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4858. break;
  4859. case 0xb6 ... 0xb7: /* movzx */
  4860. ctxt->dst.bytes = ctxt->op_bytes;
  4861. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4862. : (u16) ctxt->src.val;
  4863. break;
  4864. case 0xbe ... 0xbf: /* movsx */
  4865. ctxt->dst.bytes = ctxt->op_bytes;
  4866. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4867. (s16) ctxt->src.val;
  4868. break;
  4869. default:
  4870. goto cannot_emulate;
  4871. }
  4872. threebyte_insn:
  4873. if (rc != X86EMUL_CONTINUE)
  4874. goto done;
  4875. goto writeback;
  4876. cannot_emulate:
  4877. return EMULATION_FAILED;
  4878. }
  4879. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4880. {
  4881. invalidate_registers(ctxt);
  4882. }
  4883. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4884. {
  4885. writeback_registers(ctxt);
  4886. }