amd.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981
  1. /*
  2. * AMD CPU Microcode Update Driver for Linux
  3. *
  4. * This driver allows to upgrade microcode on F10h AMD
  5. * CPUs and later.
  6. *
  7. * Copyright (C) 2008-2011 Advanced Micro Devices Inc.
  8. * 2013-2016 Borislav Petkov <bp@alien8.de>
  9. *
  10. * Author: Peter Oruba <peter.oruba@amd.com>
  11. *
  12. * Based on work by:
  13. * Tigran Aivazian <tigran@aivazian.fsnet.co.uk>
  14. *
  15. * early loader:
  16. * Copyright (C) 2013 Advanced Micro Devices, Inc.
  17. *
  18. * Author: Jacob Shin <jacob.shin@amd.com>
  19. * Fixes: Borislav Petkov <bp@suse.de>
  20. *
  21. * Licensed under the terms of the GNU General Public
  22. * License version 2. See file COPYING for details.
  23. */
  24. #define pr_fmt(fmt) "microcode: " fmt
  25. #include <linux/earlycpio.h>
  26. #include <linux/firmware.h>
  27. #include <linux/uaccess.h>
  28. #include <linux/vmalloc.h>
  29. #include <linux/initrd.h>
  30. #include <linux/kernel.h>
  31. #include <linux/pci.h>
  32. #include <asm/microcode_amd.h>
  33. #include <asm/microcode.h>
  34. #include <asm/processor.h>
  35. #include <asm/setup.h>
  36. #include <asm/cpu.h>
  37. #include <asm/msr.h>
  38. static struct equiv_cpu_entry *equiv_cpu_table;
  39. /*
  40. * This points to the current valid container of microcode patches which we will
  41. * save from the initrd/builtin before jettisoning its contents.
  42. */
  43. struct container {
  44. u8 *data;
  45. size_t size;
  46. } cont;
  47. static u32 ucode_new_rev;
  48. static u8 amd_ucode_patch[PATCH_MAX_SIZE];
  49. static u16 this_equiv_id;
  50. /*
  51. * Microcode patch container file is prepended to the initrd in cpio
  52. * format. See Documentation/x86/early-microcode.txt
  53. */
  54. static const char
  55. ucode_path[] __maybe_unused = "kernel/x86/microcode/AuthenticAMD.bin";
  56. static size_t compute_container_size(u8 *data, u32 total_size)
  57. {
  58. size_t size = 0;
  59. u32 *header = (u32 *)data;
  60. if (header[0] != UCODE_MAGIC ||
  61. header[1] != UCODE_EQUIV_CPU_TABLE_TYPE || /* type */
  62. header[2] == 0) /* size */
  63. return size;
  64. size = header[2] + CONTAINER_HDR_SZ;
  65. total_size -= size;
  66. data += size;
  67. while (total_size) {
  68. u16 patch_size;
  69. header = (u32 *)data;
  70. if (header[0] != UCODE_UCODE_TYPE)
  71. break;
  72. /*
  73. * Sanity-check patch size.
  74. */
  75. patch_size = header[1];
  76. if (patch_size > PATCH_MAX_SIZE)
  77. break;
  78. size += patch_size + SECTION_HDR_SIZE;
  79. data += patch_size + SECTION_HDR_SIZE;
  80. total_size -= patch_size + SECTION_HDR_SIZE;
  81. }
  82. return size;
  83. }
  84. static inline u16 find_equiv_id(struct equiv_cpu_entry *equiv_cpu_table,
  85. unsigned int sig)
  86. {
  87. int i = 0;
  88. if (!equiv_cpu_table)
  89. return 0;
  90. while (equiv_cpu_table[i].installed_cpu != 0) {
  91. if (sig == equiv_cpu_table[i].installed_cpu)
  92. return equiv_cpu_table[i].equiv_cpu;
  93. i++;
  94. }
  95. return 0;
  96. }
  97. /*
  98. * This scans the ucode blob for the proper container as we can have multiple
  99. * containers glued together. Returns the equivalence ID from the equivalence
  100. * table or 0 if none found.
  101. */
  102. static u16
  103. find_proper_container(u8 *ucode, size_t size, struct container *ret_cont)
  104. {
  105. struct container ret = { NULL, 0 };
  106. u32 eax, ebx, ecx, edx;
  107. struct equiv_cpu_entry *eq;
  108. int offset, left;
  109. u16 eq_id = 0;
  110. u32 *header;
  111. u8 *data;
  112. data = ucode;
  113. left = size;
  114. header = (u32 *)data;
  115. /* find equiv cpu table */
  116. if (header[0] != UCODE_MAGIC ||
  117. header[1] != UCODE_EQUIV_CPU_TABLE_TYPE || /* type */
  118. header[2] == 0) /* size */
  119. return eq_id;
  120. eax = 0x00000001;
  121. ecx = 0;
  122. native_cpuid(&eax, &ebx, &ecx, &edx);
  123. while (left > 0) {
  124. eq = (struct equiv_cpu_entry *)(data + CONTAINER_HDR_SZ);
  125. ret.data = data;
  126. /* Advance past the container header */
  127. offset = header[2] + CONTAINER_HDR_SZ;
  128. data += offset;
  129. left -= offset;
  130. eq_id = find_equiv_id(eq, eax);
  131. if (eq_id) {
  132. ret.size = compute_container_size(ret.data, left + offset);
  133. /*
  134. * truncate how much we need to iterate over in the
  135. * ucode update loop below
  136. */
  137. left = ret.size - offset;
  138. *ret_cont = ret;
  139. return eq_id;
  140. }
  141. /*
  142. * support multiple container files appended together. if this
  143. * one does not have a matching equivalent cpu entry, we fast
  144. * forward to the next container file.
  145. */
  146. while (left > 0) {
  147. header = (u32 *)data;
  148. if (header[0] == UCODE_MAGIC &&
  149. header[1] == UCODE_EQUIV_CPU_TABLE_TYPE)
  150. break;
  151. offset = header[1] + SECTION_HDR_SIZE;
  152. data += offset;
  153. left -= offset;
  154. }
  155. /* mark where the next microcode container file starts */
  156. offset = data - (u8 *)ucode;
  157. ucode = data;
  158. }
  159. return eq_id;
  160. }
  161. static int __apply_microcode_amd(struct microcode_amd *mc_amd)
  162. {
  163. u32 rev, dummy;
  164. native_wrmsrl(MSR_AMD64_PATCH_LOADER, (u64)(long)&mc_amd->hdr.data_code);
  165. /* verify patch application was successful */
  166. native_rdmsr(MSR_AMD64_PATCH_LEVEL, rev, dummy);
  167. if (rev != mc_amd->hdr.patch_id)
  168. return -1;
  169. return 0;
  170. }
  171. /*
  172. * Early load occurs before we can vmalloc(). So we look for the microcode
  173. * patch container file in initrd, traverse equivalent cpu table, look for a
  174. * matching microcode patch, and update, all in initrd memory in place.
  175. * When vmalloc() is available for use later -- on 64-bit during first AP load,
  176. * and on 32-bit during save_microcode_in_initrd_amd() -- we can call
  177. * load_microcode_amd() to save equivalent cpu table and microcode patches in
  178. * kernel heap memory.
  179. *
  180. * Returns true if container found (sets @ret_cont), false otherwise.
  181. */
  182. static bool apply_microcode_early_amd(void *ucode, size_t size, bool save_patch,
  183. struct container *ret_cont)
  184. {
  185. u8 (*patch)[PATCH_MAX_SIZE];
  186. u32 rev, *header, *new_rev;
  187. struct container ret;
  188. int offset, left;
  189. u16 eq_id = 0;
  190. u8 *data;
  191. #ifdef CONFIG_X86_32
  192. new_rev = (u32 *)__pa_nodebug(&ucode_new_rev);
  193. patch = (u8 (*)[PATCH_MAX_SIZE])__pa_nodebug(&amd_ucode_patch);
  194. #else
  195. new_rev = &ucode_new_rev;
  196. patch = &amd_ucode_patch;
  197. #endif
  198. if (check_current_patch_level(&rev, true))
  199. return false;
  200. eq_id = find_proper_container(ucode, size, &ret);
  201. if (!eq_id)
  202. return false;
  203. this_equiv_id = eq_id;
  204. header = (u32 *)ret.data;
  205. /* We're pointing to an equiv table, skip over it. */
  206. data = ret.data + header[2] + CONTAINER_HDR_SZ;
  207. left = ret.size - (header[2] + CONTAINER_HDR_SZ);
  208. while (left > 0) {
  209. struct microcode_amd *mc;
  210. header = (u32 *)data;
  211. if (header[0] != UCODE_UCODE_TYPE || /* type */
  212. header[1] == 0) /* size */
  213. break;
  214. mc = (struct microcode_amd *)(data + SECTION_HDR_SIZE);
  215. if (eq_id == mc->hdr.processor_rev_id && rev < mc->hdr.patch_id) {
  216. if (!__apply_microcode_amd(mc)) {
  217. rev = mc->hdr.patch_id;
  218. *new_rev = rev;
  219. if (save_patch)
  220. memcpy(patch, mc, min_t(u32, header[1], PATCH_MAX_SIZE));
  221. }
  222. }
  223. offset = header[1] + SECTION_HDR_SIZE;
  224. data += offset;
  225. left -= offset;
  226. }
  227. if (ret_cont)
  228. *ret_cont = ret;
  229. return true;
  230. }
  231. static bool get_builtin_microcode(struct cpio_data *cp, unsigned int family)
  232. {
  233. #ifdef CONFIG_X86_64
  234. char fw_name[36] = "amd-ucode/microcode_amd.bin";
  235. if (family >= 0x15)
  236. snprintf(fw_name, sizeof(fw_name),
  237. "amd-ucode/microcode_amd_fam%.2xh.bin", family);
  238. return get_builtin_firmware(cp, fw_name);
  239. #else
  240. return false;
  241. #endif
  242. }
  243. void __init load_ucode_amd_bsp(unsigned int family)
  244. {
  245. struct ucode_cpu_info *uci;
  246. u32 eax, ebx, ecx, edx;
  247. struct cpio_data cp;
  248. const char *path;
  249. bool use_pa;
  250. if (IS_ENABLED(CONFIG_X86_32)) {
  251. uci = (struct ucode_cpu_info *)__pa_nodebug(ucode_cpu_info);
  252. path = (const char *)__pa_nodebug(ucode_path);
  253. use_pa = true;
  254. } else {
  255. uci = ucode_cpu_info;
  256. path = ucode_path;
  257. use_pa = false;
  258. }
  259. if (!get_builtin_microcode(&cp, family))
  260. cp = find_microcode_in_initrd(path, use_pa);
  261. if (!(cp.data && cp.size))
  262. return;
  263. /* Get BSP's CPUID.EAX(1), needed in load_microcode_amd() */
  264. eax = 1;
  265. ecx = 0;
  266. native_cpuid(&eax, &ebx, &ecx, &edx);
  267. uci->cpu_sig.sig = eax;
  268. apply_microcode_early_amd(cp.data, cp.size, true, NULL);
  269. }
  270. #ifdef CONFIG_X86_32
  271. /*
  272. * On 32-bit, since AP's early load occurs before paging is turned on, we
  273. * cannot traverse cpu_equiv_table and microcode_cache in kernel heap memory.
  274. * So during cold boot, AP will apply_ucode_in_initrd() just like the BSP.
  275. * In save_microcode_in_initrd_amd() BSP's patch is copied to amd_ucode_patch,
  276. * which is used upon resume from suspend.
  277. */
  278. void load_ucode_amd_ap(unsigned int family)
  279. {
  280. struct microcode_amd *mc;
  281. struct cpio_data cp;
  282. mc = (struct microcode_amd *)__pa_nodebug(amd_ucode_patch);
  283. if (mc->hdr.patch_id && mc->hdr.processor_rev_id) {
  284. __apply_microcode_amd(mc);
  285. return;
  286. }
  287. if (!get_builtin_microcode(&cp, family))
  288. cp = find_microcode_in_initrd((const char *)__pa_nodebug(ucode_path), true);
  289. if (!(cp.data && cp.size))
  290. return;
  291. /*
  292. * This would set amd_ucode_patch above so that the following APs can
  293. * use it directly instead of going down this path again.
  294. */
  295. apply_microcode_early_amd(cp.data, cp.size, true, NULL);
  296. }
  297. #else
  298. void load_ucode_amd_ap(unsigned int family)
  299. {
  300. struct equiv_cpu_entry *eq;
  301. struct microcode_amd *mc;
  302. u32 rev, eax;
  303. u16 eq_id;
  304. /* 64-bit runs with paging enabled, thus early==false. */
  305. if (check_current_patch_level(&rev, false))
  306. return;
  307. /* First AP hasn't cached it yet, go through the blob. */
  308. if (!cont.data) {
  309. struct cpio_data cp = { NULL, 0, "" };
  310. if (cont.size == -1)
  311. return;
  312. reget:
  313. if (!get_builtin_microcode(&cp, family)) {
  314. #ifdef CONFIG_BLK_DEV_INITRD
  315. cp = find_cpio_data(ucode_path, (void *)initrd_start,
  316. initrd_end - initrd_start, NULL);
  317. #endif
  318. if (!(cp.data && cp.size)) {
  319. /*
  320. * Mark it so that other APs do not scan again
  321. * for no real reason and slow down boot
  322. * needlessly.
  323. */
  324. cont.size = -1;
  325. return;
  326. }
  327. }
  328. if (!apply_microcode_early_amd(cp.data, cp.size, false, &cont)) {
  329. cont.size = -1;
  330. return;
  331. }
  332. }
  333. eax = cpuid_eax(0x00000001);
  334. eq = (struct equiv_cpu_entry *)(cont.data + CONTAINER_HDR_SZ);
  335. eq_id = find_equiv_id(eq, eax);
  336. if (!eq_id)
  337. return;
  338. if (eq_id == this_equiv_id) {
  339. mc = (struct microcode_amd *)amd_ucode_patch;
  340. if (mc && rev < mc->hdr.patch_id) {
  341. if (!__apply_microcode_amd(mc))
  342. ucode_new_rev = mc->hdr.patch_id;
  343. }
  344. } else {
  345. /*
  346. * AP has a different equivalence ID than BSP, looks like
  347. * mixed-steppings silicon so go through the ucode blob anew.
  348. */
  349. goto reget;
  350. }
  351. }
  352. #endif /* CONFIG_X86_32 */
  353. static enum ucode_state
  354. load_microcode_amd(int cpu, u8 family, const u8 *data, size_t size);
  355. int __init save_microcode_in_initrd_amd(unsigned int fam)
  356. {
  357. enum ucode_state ret;
  358. int retval = 0;
  359. u16 eq_id;
  360. if (!cont.data) {
  361. if (IS_ENABLED(CONFIG_X86_32) && (cont.size != -1)) {
  362. struct cpio_data cp = { NULL, 0, "" };
  363. #ifdef CONFIG_BLK_DEV_INITRD
  364. cp = find_cpio_data(ucode_path, (void *)initrd_start,
  365. initrd_end - initrd_start, NULL);
  366. #endif
  367. if (!(cp.data && cp.size)) {
  368. cont.size = -1;
  369. return -EINVAL;
  370. }
  371. eq_id = find_proper_container(cp.data, cp.size, &cont);
  372. if (!eq_id) {
  373. cont.size = -1;
  374. return -EINVAL;
  375. }
  376. } else
  377. return -EINVAL;
  378. }
  379. ret = load_microcode_amd(smp_processor_id(), fam, cont.data, cont.size);
  380. if (ret != UCODE_OK)
  381. retval = -EINVAL;
  382. /*
  383. * This will be freed any msec now, stash patches for the current
  384. * family and switch to patch cache for cpu hotplug, etc later.
  385. */
  386. cont.data = NULL;
  387. cont.size = 0;
  388. return retval;
  389. }
  390. void reload_ucode_amd(void)
  391. {
  392. struct microcode_amd *mc;
  393. u32 rev;
  394. /*
  395. * early==false because this is a syscore ->resume path and by
  396. * that time paging is long enabled.
  397. */
  398. if (check_current_patch_level(&rev, false))
  399. return;
  400. mc = (struct microcode_amd *)amd_ucode_patch;
  401. if (!mc)
  402. return;
  403. if (rev < mc->hdr.patch_id) {
  404. if (!__apply_microcode_amd(mc)) {
  405. ucode_new_rev = mc->hdr.patch_id;
  406. pr_info("reload patch_level=0x%08x\n", ucode_new_rev);
  407. }
  408. }
  409. }
  410. static u16 __find_equiv_id(unsigned int cpu)
  411. {
  412. struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
  413. return find_equiv_id(equiv_cpu_table, uci->cpu_sig.sig);
  414. }
  415. static u32 find_cpu_family_by_equiv_cpu(u16 equiv_cpu)
  416. {
  417. int i = 0;
  418. BUG_ON(!equiv_cpu_table);
  419. while (equiv_cpu_table[i].equiv_cpu != 0) {
  420. if (equiv_cpu == equiv_cpu_table[i].equiv_cpu)
  421. return equiv_cpu_table[i].installed_cpu;
  422. i++;
  423. }
  424. return 0;
  425. }
  426. /*
  427. * a small, trivial cache of per-family ucode patches
  428. */
  429. static struct ucode_patch *cache_find_patch(u16 equiv_cpu)
  430. {
  431. struct ucode_patch *p;
  432. list_for_each_entry(p, &microcode_cache, plist)
  433. if (p->equiv_cpu == equiv_cpu)
  434. return p;
  435. return NULL;
  436. }
  437. static void update_cache(struct ucode_patch *new_patch)
  438. {
  439. struct ucode_patch *p;
  440. list_for_each_entry(p, &microcode_cache, plist) {
  441. if (p->equiv_cpu == new_patch->equiv_cpu) {
  442. if (p->patch_id >= new_patch->patch_id)
  443. /* we already have the latest patch */
  444. return;
  445. list_replace(&p->plist, &new_patch->plist);
  446. kfree(p->data);
  447. kfree(p);
  448. return;
  449. }
  450. }
  451. /* no patch found, add it */
  452. list_add_tail(&new_patch->plist, &microcode_cache);
  453. }
  454. static void free_cache(void)
  455. {
  456. struct ucode_patch *p, *tmp;
  457. list_for_each_entry_safe(p, tmp, &microcode_cache, plist) {
  458. __list_del(p->plist.prev, p->plist.next);
  459. kfree(p->data);
  460. kfree(p);
  461. }
  462. }
  463. static struct ucode_patch *find_patch(unsigned int cpu)
  464. {
  465. u16 equiv_id;
  466. equiv_id = __find_equiv_id(cpu);
  467. if (!equiv_id)
  468. return NULL;
  469. return cache_find_patch(equiv_id);
  470. }
  471. static int collect_cpu_info_amd(int cpu, struct cpu_signature *csig)
  472. {
  473. struct cpuinfo_x86 *c = &cpu_data(cpu);
  474. struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
  475. struct ucode_patch *p;
  476. csig->sig = cpuid_eax(0x00000001);
  477. csig->rev = c->microcode;
  478. /*
  479. * a patch could have been loaded early, set uci->mc so that
  480. * mc_bp_resume() can call apply_microcode()
  481. */
  482. p = find_patch(cpu);
  483. if (p && (p->patch_id == csig->rev))
  484. uci->mc = p->data;
  485. pr_info("CPU%d: patch_level=0x%08x\n", cpu, csig->rev);
  486. return 0;
  487. }
  488. static unsigned int verify_patch_size(u8 family, u32 patch_size,
  489. unsigned int size)
  490. {
  491. u32 max_size;
  492. #define F1XH_MPB_MAX_SIZE 2048
  493. #define F14H_MPB_MAX_SIZE 1824
  494. #define F15H_MPB_MAX_SIZE 4096
  495. #define F16H_MPB_MAX_SIZE 3458
  496. switch (family) {
  497. case 0x14:
  498. max_size = F14H_MPB_MAX_SIZE;
  499. break;
  500. case 0x15:
  501. max_size = F15H_MPB_MAX_SIZE;
  502. break;
  503. case 0x16:
  504. max_size = F16H_MPB_MAX_SIZE;
  505. break;
  506. default:
  507. max_size = F1XH_MPB_MAX_SIZE;
  508. break;
  509. }
  510. if (patch_size > min_t(u32, size, max_size)) {
  511. pr_err("patch size mismatch\n");
  512. return 0;
  513. }
  514. return patch_size;
  515. }
  516. /*
  517. * Those patch levels cannot be updated to newer ones and thus should be final.
  518. */
  519. static u32 final_levels[] = {
  520. 0x01000098,
  521. 0x0100009f,
  522. 0x010000af,
  523. 0, /* T-101 terminator */
  524. };
  525. /*
  526. * Check the current patch level on this CPU.
  527. *
  528. * @rev: Use it to return the patch level. It is set to 0 in the case of
  529. * error.
  530. *
  531. * Returns:
  532. * - true: if update should stop
  533. * - false: otherwise
  534. */
  535. bool check_current_patch_level(u32 *rev, bool early)
  536. {
  537. u32 lvl, dummy, i;
  538. bool ret = false;
  539. u32 *levels;
  540. native_rdmsr(MSR_AMD64_PATCH_LEVEL, lvl, dummy);
  541. if (IS_ENABLED(CONFIG_X86_32) && early)
  542. levels = (u32 *)__pa_nodebug(&final_levels);
  543. else
  544. levels = final_levels;
  545. for (i = 0; levels[i]; i++) {
  546. if (lvl == levels[i]) {
  547. lvl = 0;
  548. ret = true;
  549. break;
  550. }
  551. }
  552. if (rev)
  553. *rev = lvl;
  554. return ret;
  555. }
  556. static int apply_microcode_amd(int cpu)
  557. {
  558. struct cpuinfo_x86 *c = &cpu_data(cpu);
  559. struct microcode_amd *mc_amd;
  560. struct ucode_cpu_info *uci;
  561. struct ucode_patch *p;
  562. u32 rev;
  563. BUG_ON(raw_smp_processor_id() != cpu);
  564. uci = ucode_cpu_info + cpu;
  565. p = find_patch(cpu);
  566. if (!p)
  567. return 0;
  568. mc_amd = p->data;
  569. uci->mc = p->data;
  570. if (check_current_patch_level(&rev, false))
  571. return -1;
  572. /* need to apply patch? */
  573. if (rev >= mc_amd->hdr.patch_id) {
  574. c->microcode = rev;
  575. uci->cpu_sig.rev = rev;
  576. return 0;
  577. }
  578. if (__apply_microcode_amd(mc_amd)) {
  579. pr_err("CPU%d: update failed for patch_level=0x%08x\n",
  580. cpu, mc_amd->hdr.patch_id);
  581. return -1;
  582. }
  583. pr_info("CPU%d: new patch_level=0x%08x\n", cpu,
  584. mc_amd->hdr.patch_id);
  585. uci->cpu_sig.rev = mc_amd->hdr.patch_id;
  586. c->microcode = mc_amd->hdr.patch_id;
  587. return 0;
  588. }
  589. static int install_equiv_cpu_table(const u8 *buf)
  590. {
  591. unsigned int *ibuf = (unsigned int *)buf;
  592. unsigned int type = ibuf[1];
  593. unsigned int size = ibuf[2];
  594. if (type != UCODE_EQUIV_CPU_TABLE_TYPE || !size) {
  595. pr_err("empty section/"
  596. "invalid type field in container file section header\n");
  597. return -EINVAL;
  598. }
  599. equiv_cpu_table = vmalloc(size);
  600. if (!equiv_cpu_table) {
  601. pr_err("failed to allocate equivalent CPU table\n");
  602. return -ENOMEM;
  603. }
  604. memcpy(equiv_cpu_table, buf + CONTAINER_HDR_SZ, size);
  605. /* add header length */
  606. return size + CONTAINER_HDR_SZ;
  607. }
  608. static void free_equiv_cpu_table(void)
  609. {
  610. vfree(equiv_cpu_table);
  611. equiv_cpu_table = NULL;
  612. }
  613. static void cleanup(void)
  614. {
  615. free_equiv_cpu_table();
  616. free_cache();
  617. }
  618. /*
  619. * We return the current size even if some of the checks failed so that
  620. * we can skip over the next patch. If we return a negative value, we
  621. * signal a grave error like a memory allocation has failed and the
  622. * driver cannot continue functioning normally. In such cases, we tear
  623. * down everything we've used up so far and exit.
  624. */
  625. static int verify_and_add_patch(u8 family, u8 *fw, unsigned int leftover)
  626. {
  627. struct microcode_header_amd *mc_hdr;
  628. struct ucode_patch *patch;
  629. unsigned int patch_size, crnt_size, ret;
  630. u32 proc_fam;
  631. u16 proc_id;
  632. patch_size = *(u32 *)(fw + 4);
  633. crnt_size = patch_size + SECTION_HDR_SIZE;
  634. mc_hdr = (struct microcode_header_amd *)(fw + SECTION_HDR_SIZE);
  635. proc_id = mc_hdr->processor_rev_id;
  636. proc_fam = find_cpu_family_by_equiv_cpu(proc_id);
  637. if (!proc_fam) {
  638. pr_err("No patch family for equiv ID: 0x%04x\n", proc_id);
  639. return crnt_size;
  640. }
  641. /* check if patch is for the current family */
  642. proc_fam = ((proc_fam >> 8) & 0xf) + ((proc_fam >> 20) & 0xff);
  643. if (proc_fam != family)
  644. return crnt_size;
  645. if (mc_hdr->nb_dev_id || mc_hdr->sb_dev_id) {
  646. pr_err("Patch-ID 0x%08x: chipset-specific code unsupported.\n",
  647. mc_hdr->patch_id);
  648. return crnt_size;
  649. }
  650. ret = verify_patch_size(family, patch_size, leftover);
  651. if (!ret) {
  652. pr_err("Patch-ID 0x%08x: size mismatch.\n", mc_hdr->patch_id);
  653. return crnt_size;
  654. }
  655. patch = kzalloc(sizeof(*patch), GFP_KERNEL);
  656. if (!patch) {
  657. pr_err("Patch allocation failure.\n");
  658. return -EINVAL;
  659. }
  660. patch->data = kmemdup(fw + SECTION_HDR_SIZE, patch_size, GFP_KERNEL);
  661. if (!patch->data) {
  662. pr_err("Patch data allocation failure.\n");
  663. kfree(patch);
  664. return -EINVAL;
  665. }
  666. INIT_LIST_HEAD(&patch->plist);
  667. patch->patch_id = mc_hdr->patch_id;
  668. patch->equiv_cpu = proc_id;
  669. pr_debug("%s: Added patch_id: 0x%08x, proc_id: 0x%04x\n",
  670. __func__, patch->patch_id, proc_id);
  671. /* ... and add to cache. */
  672. update_cache(patch);
  673. return crnt_size;
  674. }
  675. static enum ucode_state __load_microcode_amd(u8 family, const u8 *data,
  676. size_t size)
  677. {
  678. enum ucode_state ret = UCODE_ERROR;
  679. unsigned int leftover;
  680. u8 *fw = (u8 *)data;
  681. int crnt_size = 0;
  682. int offset;
  683. offset = install_equiv_cpu_table(data);
  684. if (offset < 0) {
  685. pr_err("failed to create equivalent cpu table\n");
  686. return ret;
  687. }
  688. fw += offset;
  689. leftover = size - offset;
  690. if (*(u32 *)fw != UCODE_UCODE_TYPE) {
  691. pr_err("invalid type field in container file section header\n");
  692. free_equiv_cpu_table();
  693. return ret;
  694. }
  695. while (leftover) {
  696. crnt_size = verify_and_add_patch(family, fw, leftover);
  697. if (crnt_size < 0)
  698. return ret;
  699. fw += crnt_size;
  700. leftover -= crnt_size;
  701. }
  702. return UCODE_OK;
  703. }
  704. static enum ucode_state
  705. load_microcode_amd(int cpu, u8 family, const u8 *data, size_t size)
  706. {
  707. enum ucode_state ret;
  708. /* free old equiv table */
  709. free_equiv_cpu_table();
  710. ret = __load_microcode_amd(family, data, size);
  711. if (ret != UCODE_OK)
  712. cleanup();
  713. #ifdef CONFIG_X86_32
  714. /* save BSP's matching patch for early load */
  715. if (cpu_data(cpu).cpu_index == boot_cpu_data.cpu_index) {
  716. struct ucode_patch *p = find_patch(cpu);
  717. if (p) {
  718. memset(amd_ucode_patch, 0, PATCH_MAX_SIZE);
  719. memcpy(amd_ucode_patch, p->data, min_t(u32, ksize(p->data),
  720. PATCH_MAX_SIZE));
  721. }
  722. }
  723. #endif
  724. return ret;
  725. }
  726. /*
  727. * AMD microcode firmware naming convention, up to family 15h they are in
  728. * the legacy file:
  729. *
  730. * amd-ucode/microcode_amd.bin
  731. *
  732. * This legacy file is always smaller than 2K in size.
  733. *
  734. * Beginning with family 15h, they are in family-specific firmware files:
  735. *
  736. * amd-ucode/microcode_amd_fam15h.bin
  737. * amd-ucode/microcode_amd_fam16h.bin
  738. * ...
  739. *
  740. * These might be larger than 2K.
  741. */
  742. static enum ucode_state request_microcode_amd(int cpu, struct device *device,
  743. bool refresh_fw)
  744. {
  745. char fw_name[36] = "amd-ucode/microcode_amd.bin";
  746. struct cpuinfo_x86 *c = &cpu_data(cpu);
  747. enum ucode_state ret = UCODE_NFOUND;
  748. const struct firmware *fw;
  749. /* reload ucode container only on the boot cpu */
  750. if (!refresh_fw || c->cpu_index != boot_cpu_data.cpu_index)
  751. return UCODE_OK;
  752. if (c->x86 >= 0x15)
  753. snprintf(fw_name, sizeof(fw_name), "amd-ucode/microcode_amd_fam%.2xh.bin", c->x86);
  754. if (request_firmware_direct(&fw, (const char *)fw_name, device)) {
  755. pr_debug("failed to load file %s\n", fw_name);
  756. goto out;
  757. }
  758. ret = UCODE_ERROR;
  759. if (*(u32 *)fw->data != UCODE_MAGIC) {
  760. pr_err("invalid magic value (0x%08x)\n", *(u32 *)fw->data);
  761. goto fw_release;
  762. }
  763. ret = load_microcode_amd(cpu, c->x86, fw->data, fw->size);
  764. fw_release:
  765. release_firmware(fw);
  766. out:
  767. return ret;
  768. }
  769. static enum ucode_state
  770. request_microcode_user(int cpu, const void __user *buf, size_t size)
  771. {
  772. return UCODE_ERROR;
  773. }
  774. static void microcode_fini_cpu_amd(int cpu)
  775. {
  776. struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
  777. uci->mc = NULL;
  778. }
  779. static struct microcode_ops microcode_amd_ops = {
  780. .request_microcode_user = request_microcode_user,
  781. .request_microcode_fw = request_microcode_amd,
  782. .collect_cpu_info = collect_cpu_info_amd,
  783. .apply_microcode = apply_microcode_amd,
  784. .microcode_fini_cpu = microcode_fini_cpu_amd,
  785. };
  786. struct microcode_ops * __init init_amd_microcode(void)
  787. {
  788. struct cpuinfo_x86 *c = &boot_cpu_data;
  789. if (c->x86_vendor != X86_VENDOR_AMD || c->x86 < 0x10) {
  790. pr_warn("AMD CPU family 0x%x not supported\n", c->x86);
  791. return NULL;
  792. }
  793. if (ucode_new_rev)
  794. pr_info_once("microcode updated early to new patch_level=0x%08x\n",
  795. ucode_new_rev);
  796. return &microcode_amd_ops;
  797. }
  798. void __exit exit_amd_microcode(void)
  799. {
  800. cleanup();
  801. }