Kconfig 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. menu "Platform support"
  2. source "arch/powerpc/platforms/powernv/Kconfig"
  3. source "arch/powerpc/platforms/pseries/Kconfig"
  4. source "arch/powerpc/platforms/chrp/Kconfig"
  5. source "arch/powerpc/platforms/512x/Kconfig"
  6. source "arch/powerpc/platforms/52xx/Kconfig"
  7. source "arch/powerpc/platforms/powermac/Kconfig"
  8. source "arch/powerpc/platforms/maple/Kconfig"
  9. source "arch/powerpc/platforms/pasemi/Kconfig"
  10. source "arch/powerpc/platforms/ps3/Kconfig"
  11. source "arch/powerpc/platforms/cell/Kconfig"
  12. source "arch/powerpc/platforms/8xx/Kconfig"
  13. source "arch/powerpc/platforms/82xx/Kconfig"
  14. source "arch/powerpc/platforms/83xx/Kconfig"
  15. source "arch/powerpc/platforms/85xx/Kconfig"
  16. source "arch/powerpc/platforms/86xx/Kconfig"
  17. source "arch/powerpc/platforms/embedded6xx/Kconfig"
  18. source "arch/powerpc/platforms/44x/Kconfig"
  19. source "arch/powerpc/platforms/40x/Kconfig"
  20. source "arch/powerpc/platforms/amigaone/Kconfig"
  21. config KVM_GUEST
  22. bool "KVM Guest support"
  23. default n
  24. select EPAPR_PARAVIRT
  25. ---help---
  26. This option enables various optimizations for running under the KVM
  27. hypervisor. Overhead for the kernel when not running inside KVM should
  28. be minimal.
  29. In case of doubt, say Y
  30. config EPAPR_PARAVIRT
  31. bool "ePAPR para-virtualization support"
  32. default n
  33. help
  34. Enables ePAPR para-virtualization support for guests.
  35. In case of doubt, say Y
  36. config PPC_NATIVE
  37. bool
  38. depends on 6xx || PPC64
  39. help
  40. Support for running natively on the hardware, i.e. without
  41. a hypervisor. This option is not user-selectable but should
  42. be selected by all platforms that need it.
  43. config PPC_OF_BOOT_TRAMPOLINE
  44. bool "Support booting from Open Firmware or yaboot"
  45. depends on 6xx || PPC64
  46. default y
  47. help
  48. Support from booting from Open Firmware or yaboot using an
  49. Open Firmware client interface. This enables the kernel to
  50. communicate with open firmware to retrieve system information
  51. such as the device tree.
  52. In case of doubt, say Y
  53. config UDBG_RTAS_CONSOLE
  54. bool "RTAS based debug console"
  55. depends on PPC_RTAS
  56. default n
  57. config PPC_SMP_MUXED_IPI
  58. bool
  59. help
  60. Select this opton if your platform supports SMP and your
  61. interrupt controller provides less than 4 interrupts to each
  62. cpu. This will enable the generic code to multiplex the 4
  63. messages on to one ipi.
  64. config IPIC
  65. bool
  66. default n
  67. config MPIC
  68. bool
  69. default n
  70. config MPIC_TIMER
  71. bool "MPIC Global Timer"
  72. depends on MPIC && FSL_SOC
  73. default n
  74. help
  75. The MPIC global timer is a hardware timer inside the
  76. Freescale PIC complying with OpenPIC standard. When the
  77. specified interval times out, the hardware timer generates
  78. an interrupt. The driver currently is only tested on fsl
  79. chip, but it can potentially support other global timers
  80. complying with the OpenPIC standard.
  81. config FSL_MPIC_TIMER_WAKEUP
  82. tristate "Freescale MPIC global timer wakeup driver"
  83. depends on FSL_SOC && MPIC_TIMER && PM
  84. default n
  85. help
  86. The driver provides a way to wake up the system by MPIC
  87. timer.
  88. e.g. "echo 5 > /sys/devices/system/mpic/timer_wakeup"
  89. config PPC_EPAPR_HV_PIC
  90. bool
  91. default n
  92. select EPAPR_PARAVIRT
  93. config MPIC_WEIRD
  94. bool
  95. default n
  96. config MPIC_MSGR
  97. bool "MPIC message register support"
  98. depends on MPIC
  99. default n
  100. help
  101. Enables support for the MPIC message registers. These
  102. registers are used for inter-processor communication.
  103. config PPC_I8259
  104. bool
  105. default n
  106. config U3_DART
  107. bool
  108. depends on PPC64
  109. default n
  110. config PPC_RTAS
  111. bool
  112. default n
  113. config RTAS_ERROR_LOGGING
  114. bool
  115. depends on PPC_RTAS
  116. default n
  117. config PPC_RTAS_DAEMON
  118. bool
  119. depends on PPC_RTAS
  120. default n
  121. config RTAS_PROC
  122. bool "Proc interface to RTAS"
  123. depends on PPC_RTAS && PROC_FS
  124. default y
  125. config RTAS_FLASH
  126. tristate "Firmware flash interface"
  127. depends on PPC64 && RTAS_PROC
  128. config MMIO_NVRAM
  129. bool
  130. default n
  131. config MPIC_U3_HT_IRQS
  132. bool
  133. default n
  134. config MPIC_BROKEN_REGREAD
  135. bool
  136. depends on MPIC
  137. help
  138. This option enables a MPIC driver workaround for some chips
  139. that have a bug that causes some interrupt source information
  140. to not read back properly. It is safe to use on other chips as
  141. well, but enabling it uses about 8KB of memory to keep copies
  142. of the register contents in software.
  143. config EEH
  144. bool
  145. depends on (PPC_POWERNV || PPC_PSERIES) && PCI
  146. default y
  147. config PPC_MPC106
  148. bool
  149. default n
  150. config PPC_970_NAP
  151. bool
  152. default n
  153. config PPC_P7_NAP
  154. bool
  155. default n
  156. config PPC_INDIRECT_PIO
  157. bool
  158. select GENERIC_IOMAP
  159. config PPC_INDIRECT_MMIO
  160. bool
  161. config PPC_IO_WORKAROUNDS
  162. bool
  163. source "drivers/cpufreq/Kconfig"
  164. menu "CPUIdle driver"
  165. source "drivers/cpuidle/Kconfig"
  166. endmenu
  167. config PPC601_SYNC_FIX
  168. bool "Workarounds for PPC601 bugs"
  169. depends on 6xx && PPC_PMAC
  170. help
  171. Some versions of the PPC601 (the first PowerPC chip) have bugs which
  172. mean that extra synchronization instructions are required near
  173. certain instructions, typically those that make major changes to the
  174. CPU state. These extra instructions reduce performance slightly.
  175. If you say N here, these extra instructions will not be included,
  176. resulting in a kernel which will run faster but may not run at all
  177. on some systems with the PPC601 chip.
  178. If in doubt, say Y here.
  179. config TAU
  180. bool "On-chip CPU temperature sensor support"
  181. depends on 6xx
  182. help
  183. G3 and G4 processors have an on-chip temperature sensor called the
  184. 'Thermal Assist Unit (TAU)', which, in theory, can measure the on-die
  185. temperature within 2-4 degrees Celsius. This option shows the current
  186. on-die temperature in /proc/cpuinfo if the cpu supports it.
  187. Unfortunately, on some chip revisions, this sensor is very inaccurate
  188. and in many cases, does not work at all, so don't assume the cpu
  189. temp is actually what /proc/cpuinfo says it is.
  190. config TAU_INT
  191. bool "Interrupt driven TAU driver (DANGEROUS)"
  192. depends on TAU
  193. ---help---
  194. The TAU supports an interrupt driven mode which causes an interrupt
  195. whenever the temperature goes out of range. This is the fastest way
  196. to get notified the temp has exceeded a range. With this option off,
  197. a timer is used to re-check the temperature periodically.
  198. However, on some cpus it appears that the TAU interrupt hardware
  199. is buggy and can cause a situation which would lead unexplained hard
  200. lockups.
  201. Unless you are extending the TAU driver, or enjoy kernel/hardware
  202. debugging, leave this option off.
  203. config TAU_AVERAGE
  204. bool "Average high and low temp"
  205. depends on TAU
  206. ---help---
  207. The TAU hardware can compare the temperature to an upper and lower
  208. bound. The default behavior is to show both the upper and lower
  209. bound in /proc/cpuinfo. If the range is large, the temperature is
  210. either changing a lot, or the TAU hardware is broken (likely on some
  211. G4's). If the range is small (around 4 degrees), the temperature is
  212. relatively stable. If you say Y here, a single temperature value,
  213. halfway between the upper and lower bounds, will be reported in
  214. /proc/cpuinfo.
  215. If in doubt, say N here.
  216. config QE_GPIO
  217. bool "QE GPIO support"
  218. depends on QUICC_ENGINE
  219. select GPIOLIB
  220. help
  221. Say Y here if you're going to use hardware that connects to the
  222. QE GPIOs.
  223. config CPM2
  224. bool "Enable support for the CPM2 (Communications Processor Module)"
  225. depends on (FSL_SOC_BOOKE && PPC32) || 8260
  226. select CPM
  227. select PPC_PCI_CHOICE
  228. select GPIOLIB
  229. help
  230. The CPM2 (Communications Processor Module) is a coprocessor on
  231. embedded CPUs made by Freescale. Selecting this option means that
  232. you wish to build a kernel for a machine with a CPM2 coprocessor
  233. on it (826x, 827x, 8560).
  234. config AXON_RAM
  235. tristate "Axon DDR2 memory device driver"
  236. depends on PPC_IBM_CELL_BLADE && BLOCK
  237. default m
  238. help
  239. It registers one block device per Axon's DDR2 memory bank found
  240. on a system. Block devices are called axonram?, their major and
  241. minor numbers are available in /proc/devices, /proc/partitions or
  242. in /sys/block/axonram?/dev.
  243. config FSL_ULI1575
  244. bool
  245. default n
  246. select GENERIC_ISA_DMA
  247. help
  248. Supports for the ULI1575 PCIe south bridge that exists on some
  249. Freescale reference boards. The boards all use the ULI in pretty
  250. much the same way.
  251. config CPM
  252. bool
  253. select GENERIC_ALLOCATOR
  254. config OF_RTC
  255. bool
  256. help
  257. Uses information from the OF or flattened device tree to instantiate
  258. platform devices for direct mapped RTC chips like the DS1742 or DS1743.
  259. config GEN_RTC
  260. bool "Use the platform RTC operations from user space"
  261. select RTC_CLASS
  262. select RTC_DRV_GENERIC
  263. help
  264. This option provides backwards compatibility with the old gen_rtc.ko
  265. module that was traditionally used for old PowerPC machines.
  266. Platforms should migrate to enabling the RTC_DRV_GENERIC by hand
  267. replacing their get_rtc_time/set_rtc_time callbacks with
  268. a proper RTC device driver.
  269. config SIMPLE_GPIO
  270. bool "Support for simple, memory-mapped GPIO controllers"
  271. depends on PPC
  272. select GPIOLIB
  273. help
  274. Say Y here to support simple, memory-mapped GPIO controllers.
  275. These are usually BCSRs used to control board's switches, LEDs,
  276. chip-selects, Ethernet/USB PHY's power and various other small
  277. on-board peripherals.
  278. config MCU_MPC8349EMITX
  279. bool "MPC8349E-mITX MCU driver"
  280. depends on I2C=y && PPC_83xx
  281. select GPIOLIB
  282. help
  283. Say Y here to enable soft power-off functionality on the Freescale
  284. boards with the MPC8349E-mITX-compatible MCU chips. This driver will
  285. also register MCU GPIOs with the generic GPIO API, so you'll able
  286. to use MCU pins as GPIOs.
  287. config XILINX_PCI
  288. bool "Xilinx PCI host bridge support"
  289. depends on PCI && XILINX_VIRTEX
  290. endmenu