rt288x.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Parts of this file are based on Ralink's 2.6.21 BSP
  7. *
  8. * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
  9. * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  10. * Copyright (C) 2013 John Crispin <john@phrozen.org>
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <asm/mipsregs.h>
  16. #include <asm/mach-ralink/ralink_regs.h>
  17. #include <asm/mach-ralink/rt288x.h>
  18. #include <asm/mach-ralink/pinmux.h>
  19. #include "common.h"
  20. static struct rt2880_pmx_func i2c_func[] = { FUNC("i2c", 0, 1, 2) };
  21. static struct rt2880_pmx_func spi_func[] = { FUNC("spi", 0, 3, 4) };
  22. static struct rt2880_pmx_func uartlite_func[] = { FUNC("uartlite", 0, 7, 8) };
  23. static struct rt2880_pmx_func jtag_func[] = { FUNC("jtag", 0, 17, 5) };
  24. static struct rt2880_pmx_func mdio_func[] = { FUNC("mdio", 0, 22, 2) };
  25. static struct rt2880_pmx_func sdram_func[] = { FUNC("sdram", 0, 24, 16) };
  26. static struct rt2880_pmx_func pci_func[] = { FUNC("pci", 0, 40, 32) };
  27. static struct rt2880_pmx_group rt2880_pinmux_data_act[] = {
  28. GRP("i2c", i2c_func, 1, RT2880_GPIO_MODE_I2C),
  29. GRP("spi", spi_func, 1, RT2880_GPIO_MODE_SPI),
  30. GRP("uartlite", uartlite_func, 1, RT2880_GPIO_MODE_UART0),
  31. GRP("jtag", jtag_func, 1, RT2880_GPIO_MODE_JTAG),
  32. GRP("mdio", mdio_func, 1, RT2880_GPIO_MODE_MDIO),
  33. GRP("sdram", sdram_func, 1, RT2880_GPIO_MODE_SDRAM),
  34. GRP("pci", pci_func, 1, RT2880_GPIO_MODE_PCI),
  35. { 0 }
  36. };
  37. static void rt288x_wdt_reset(void)
  38. {
  39. u32 t;
  40. /* enable WDT reset output on pin SRAM_CS_N */
  41. t = rt_sysc_r32(SYSC_REG_CLKCFG);
  42. t |= CLKCFG_SRAM_CS_N_WDT;
  43. rt_sysc_w32(t, SYSC_REG_CLKCFG);
  44. }
  45. void __init ralink_clk_init(void)
  46. {
  47. unsigned long cpu_rate, wmac_rate = 40000000;
  48. u32 t = rt_sysc_r32(SYSC_REG_SYSTEM_CONFIG);
  49. t = ((t >> SYSTEM_CONFIG_CPUCLK_SHIFT) & SYSTEM_CONFIG_CPUCLK_MASK);
  50. switch (t) {
  51. case SYSTEM_CONFIG_CPUCLK_250:
  52. cpu_rate = 250000000;
  53. break;
  54. case SYSTEM_CONFIG_CPUCLK_266:
  55. cpu_rate = 266666667;
  56. break;
  57. case SYSTEM_CONFIG_CPUCLK_280:
  58. cpu_rate = 280000000;
  59. break;
  60. case SYSTEM_CONFIG_CPUCLK_300:
  61. cpu_rate = 300000000;
  62. break;
  63. }
  64. ralink_clk_add("cpu", cpu_rate);
  65. ralink_clk_add("300100.timer", cpu_rate / 2);
  66. ralink_clk_add("300120.watchdog", cpu_rate / 2);
  67. ralink_clk_add("300500.uart", cpu_rate / 2);
  68. ralink_clk_add("300c00.uartlite", cpu_rate / 2);
  69. ralink_clk_add("400000.ethernet", cpu_rate / 2);
  70. ralink_clk_add("480000.wmac", wmac_rate);
  71. }
  72. void __init ralink_of_remap(void)
  73. {
  74. rt_sysc_membase = plat_of_remap_node("ralink,rt2880-sysc");
  75. rt_memc_membase = plat_of_remap_node("ralink,rt2880-memc");
  76. if (!rt_sysc_membase || !rt_memc_membase)
  77. panic("Failed to remap core resources");
  78. }
  79. void prom_soc_init(struct ralink_soc_info *soc_info)
  80. {
  81. void __iomem *sysc = (void __iomem *) KSEG1ADDR(RT2880_SYSC_BASE);
  82. const char *name;
  83. u32 n0;
  84. u32 n1;
  85. u32 id;
  86. n0 = __raw_readl(sysc + SYSC_REG_CHIP_NAME0);
  87. n1 = __raw_readl(sysc + SYSC_REG_CHIP_NAME1);
  88. id = __raw_readl(sysc + SYSC_REG_CHIP_ID);
  89. if (n0 == RT2880_CHIP_NAME0 && n1 == RT2880_CHIP_NAME1) {
  90. soc_info->compatible = "ralink,r2880-soc";
  91. name = "RT2880";
  92. } else {
  93. panic("rt288x: unknown SoC, n0:%08x n1:%08x", n0, n1);
  94. }
  95. snprintf(soc_info->sys_type, RAMIPS_SYS_TYPE_LEN,
  96. "Ralink %s id:%u rev:%u",
  97. name,
  98. (id >> CHIP_ID_ID_SHIFT) & CHIP_ID_ID_MASK,
  99. (id & CHIP_ID_REV_MASK));
  100. soc_info->mem_base = RT2880_SDRAM_BASE;
  101. soc_info->mem_size_min = RT2880_MEM_SIZE_MIN;
  102. soc_info->mem_size_max = RT2880_MEM_SIZE_MAX;
  103. rt2880_pinmux_data = rt2880_pinmux_data_act;
  104. ralink_soc = RT2880_SOC;
  105. }