genex.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 2000, 2001, 2003 Ralf Baechle
  7. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  8. * Copyright (C) 2002, 2007 Maciej W. Rozycki
  9. * Copyright (C) 2001, 2012 MIPS Technologies, Inc. All rights reserved.
  10. */
  11. #include <linux/init.h>
  12. #include <asm/asm.h>
  13. #include <asm/asmmacro.h>
  14. #include <asm/cacheops.h>
  15. #include <asm/irqflags.h>
  16. #include <asm/regdef.h>
  17. #include <asm/fpregdef.h>
  18. #include <asm/mipsregs.h>
  19. #include <asm/stackframe.h>
  20. #include <asm/war.h>
  21. #include <asm/thread_info.h>
  22. __INIT
  23. /*
  24. * General exception vector for all other CPUs.
  25. *
  26. * Be careful when changing this, it has to be at most 128 bytes
  27. * to fit into space reserved for the exception handler.
  28. */
  29. NESTED(except_vec3_generic, 0, sp)
  30. .set push
  31. .set noat
  32. #if R5432_CP0_INTERRUPT_WAR
  33. mfc0 k0, CP0_INDEX
  34. #endif
  35. mfc0 k1, CP0_CAUSE
  36. andi k1, k1, 0x7c
  37. #ifdef CONFIG_64BIT
  38. dsll k1, k1, 1
  39. #endif
  40. PTR_L k0, exception_handlers(k1)
  41. jr k0
  42. .set pop
  43. END(except_vec3_generic)
  44. /*
  45. * General exception handler for CPUs with virtual coherency exception.
  46. *
  47. * Be careful when changing this, it has to be at most 256 (as a special
  48. * exception) bytes to fit into space reserved for the exception handler.
  49. */
  50. NESTED(except_vec3_r4000, 0, sp)
  51. .set push
  52. .set arch=r4000
  53. .set noat
  54. mfc0 k1, CP0_CAUSE
  55. li k0, 31<<2
  56. andi k1, k1, 0x7c
  57. .set push
  58. .set noreorder
  59. .set nomacro
  60. beq k1, k0, handle_vced
  61. li k0, 14<<2
  62. beq k1, k0, handle_vcei
  63. #ifdef CONFIG_64BIT
  64. dsll k1, k1, 1
  65. #endif
  66. .set pop
  67. PTR_L k0, exception_handlers(k1)
  68. jr k0
  69. /*
  70. * Big shit, we now may have two dirty primary cache lines for the same
  71. * physical address. We can safely invalidate the line pointed to by
  72. * c0_badvaddr because after return from this exception handler the
  73. * load / store will be re-executed.
  74. */
  75. handle_vced:
  76. MFC0 k0, CP0_BADVADDR
  77. li k1, -4 # Is this ...
  78. and k0, k1 # ... really needed?
  79. mtc0 zero, CP0_TAGLO
  80. cache Index_Store_Tag_D, (k0)
  81. cache Hit_Writeback_Inv_SD, (k0)
  82. #ifdef CONFIG_PROC_FS
  83. PTR_LA k0, vced_count
  84. lw k1, (k0)
  85. addiu k1, 1
  86. sw k1, (k0)
  87. #endif
  88. eret
  89. handle_vcei:
  90. MFC0 k0, CP0_BADVADDR
  91. cache Hit_Writeback_Inv_SD, (k0) # also cleans pi
  92. #ifdef CONFIG_PROC_FS
  93. PTR_LA k0, vcei_count
  94. lw k1, (k0)
  95. addiu k1, 1
  96. sw k1, (k0)
  97. #endif
  98. eret
  99. .set pop
  100. END(except_vec3_r4000)
  101. __FINIT
  102. .align 5 /* 32 byte rollback region */
  103. LEAF(__r4k_wait)
  104. .set push
  105. .set noreorder
  106. /* start of rollback region */
  107. LONG_L t0, TI_FLAGS($28)
  108. nop
  109. andi t0, _TIF_NEED_RESCHED
  110. bnez t0, 1f
  111. nop
  112. nop
  113. nop
  114. #ifdef CONFIG_CPU_MICROMIPS
  115. nop
  116. nop
  117. nop
  118. nop
  119. #endif
  120. .set MIPS_ISA_ARCH_LEVEL_RAW
  121. wait
  122. /* end of rollback region (the region size must be power of two) */
  123. 1:
  124. jr ra
  125. nop
  126. .set pop
  127. END(__r4k_wait)
  128. .macro BUILD_ROLLBACK_PROLOGUE handler
  129. FEXPORT(rollback_\handler)
  130. .set push
  131. .set noat
  132. MFC0 k0, CP0_EPC
  133. PTR_LA k1, __r4k_wait
  134. ori k0, 0x1f /* 32 byte rollback region */
  135. xori k0, 0x1f
  136. bne k0, k1, \handler
  137. MTC0 k0, CP0_EPC
  138. .set pop
  139. .endm
  140. .align 5
  141. BUILD_ROLLBACK_PROLOGUE handle_int
  142. NESTED(handle_int, PT_SIZE, sp)
  143. #ifdef CONFIG_TRACE_IRQFLAGS
  144. /*
  145. * Check to see if the interrupted code has just disabled
  146. * interrupts and ignore this interrupt for now if so.
  147. *
  148. * local_irq_disable() disables interrupts and then calls
  149. * trace_hardirqs_off() to track the state. If an interrupt is taken
  150. * after interrupts are disabled but before the state is updated
  151. * it will appear to restore_all that it is incorrectly returning with
  152. * interrupts disabled
  153. */
  154. .set push
  155. .set noat
  156. mfc0 k0, CP0_STATUS
  157. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  158. and k0, ST0_IEP
  159. bnez k0, 1f
  160. mfc0 k0, CP0_EPC
  161. .set noreorder
  162. j k0
  163. rfe
  164. #else
  165. and k0, ST0_IE
  166. bnez k0, 1f
  167. eret
  168. #endif
  169. 1:
  170. .set pop
  171. #endif
  172. SAVE_ALL
  173. CLI
  174. TRACE_IRQS_OFF
  175. LONG_L s0, TI_REGS($28)
  176. LONG_S sp, TI_REGS($28)
  177. PTR_LA ra, ret_from_irq
  178. PTR_LA v0, plat_irq_dispatch
  179. jr v0
  180. #ifdef CONFIG_CPU_MICROMIPS
  181. nop
  182. #endif
  183. END(handle_int)
  184. __INIT
  185. /*
  186. * Special interrupt vector for MIPS64 ISA & embedded MIPS processors.
  187. * This is a dedicated interrupt exception vector which reduces the
  188. * interrupt processing overhead. The jump instruction will be replaced
  189. * at the initialization time.
  190. *
  191. * Be careful when changing this, it has to be at most 128 bytes
  192. * to fit into space reserved for the exception handler.
  193. */
  194. NESTED(except_vec4, 0, sp)
  195. 1: j 1b /* Dummy, will be replaced */
  196. END(except_vec4)
  197. /*
  198. * EJTAG debug exception handler.
  199. * The EJTAG debug exception entry point is 0xbfc00480, which
  200. * normally is in the boot PROM, so the boot PROM must do an
  201. * unconditional jump to this vector.
  202. */
  203. NESTED(except_vec_ejtag_debug, 0, sp)
  204. j ejtag_debug_handler
  205. #ifdef CONFIG_CPU_MICROMIPS
  206. nop
  207. #endif
  208. END(except_vec_ejtag_debug)
  209. __FINIT
  210. /*
  211. * Vectored interrupt handler.
  212. * This prototype is copied to ebase + n*IntCtl.VS and patched
  213. * to invoke the handler
  214. */
  215. BUILD_ROLLBACK_PROLOGUE except_vec_vi
  216. NESTED(except_vec_vi, 0, sp)
  217. SAVE_SOME
  218. SAVE_AT
  219. .set push
  220. .set noreorder
  221. PTR_LA v1, except_vec_vi_handler
  222. FEXPORT(except_vec_vi_lui)
  223. lui v0, 0 /* Patched */
  224. jr v1
  225. FEXPORT(except_vec_vi_ori)
  226. ori v0, 0 /* Patched */
  227. .set pop
  228. END(except_vec_vi)
  229. EXPORT(except_vec_vi_end)
  230. /*
  231. * Common Vectored Interrupt code
  232. * Complete the register saves and invoke the handler which is passed in $v0
  233. */
  234. NESTED(except_vec_vi_handler, 0, sp)
  235. SAVE_TEMP
  236. SAVE_STATIC
  237. CLI
  238. #ifdef CONFIG_TRACE_IRQFLAGS
  239. move s0, v0
  240. TRACE_IRQS_OFF
  241. move v0, s0
  242. #endif
  243. LONG_L s0, TI_REGS($28)
  244. LONG_S sp, TI_REGS($28)
  245. PTR_LA ra, ret_from_irq
  246. jr v0
  247. END(except_vec_vi_handler)
  248. /*
  249. * EJTAG debug exception handler.
  250. */
  251. NESTED(ejtag_debug_handler, PT_SIZE, sp)
  252. .set push
  253. .set noat
  254. MTC0 k0, CP0_DESAVE
  255. mfc0 k0, CP0_DEBUG
  256. sll k0, k0, 30 # Check for SDBBP.
  257. bgez k0, ejtag_return
  258. PTR_LA k0, ejtag_debug_buffer
  259. LONG_S k1, 0(k0)
  260. SAVE_ALL
  261. move a0, sp
  262. jal ejtag_exception_handler
  263. RESTORE_ALL
  264. PTR_LA k0, ejtag_debug_buffer
  265. LONG_L k1, 0(k0)
  266. ejtag_return:
  267. MFC0 k0, CP0_DESAVE
  268. .set mips32
  269. deret
  270. .set pop
  271. END(ejtag_debug_handler)
  272. /*
  273. * This buffer is reserved for the use of the EJTAG debug
  274. * handler.
  275. */
  276. .data
  277. EXPORT(ejtag_debug_buffer)
  278. .fill LONGSIZE
  279. .previous
  280. __INIT
  281. /*
  282. * NMI debug exception handler for MIPS reference boards.
  283. * The NMI debug exception entry point is 0xbfc00000, which
  284. * normally is in the boot PROM, so the boot PROM must do a
  285. * unconditional jump to this vector.
  286. */
  287. NESTED(except_vec_nmi, 0, sp)
  288. j nmi_handler
  289. #ifdef CONFIG_CPU_MICROMIPS
  290. nop
  291. #endif
  292. END(except_vec_nmi)
  293. __FINIT
  294. NESTED(nmi_handler, PT_SIZE, sp)
  295. .set push
  296. .set noat
  297. /*
  298. * Clear ERL - restore segment mapping
  299. * Clear BEV - required for page fault exception handler to work
  300. */
  301. mfc0 k0, CP0_STATUS
  302. ori k0, k0, ST0_EXL
  303. li k1, ~(ST0_BEV | ST0_ERL)
  304. and k0, k0, k1
  305. mtc0 k0, CP0_STATUS
  306. _ehb
  307. SAVE_ALL
  308. move a0, sp
  309. jal nmi_exception_handler
  310. /* nmi_exception_handler never returns */
  311. .set pop
  312. END(nmi_handler)
  313. .macro __build_clear_none
  314. .endm
  315. .macro __build_clear_sti
  316. TRACE_IRQS_ON
  317. STI
  318. .endm
  319. .macro __build_clear_cli
  320. CLI
  321. TRACE_IRQS_OFF
  322. .endm
  323. .macro __build_clear_fpe
  324. .set push
  325. /* gas fails to assemble cfc1 for some archs (octeon).*/ \
  326. .set mips1
  327. SET_HARDFLOAT
  328. cfc1 a1, fcr31
  329. .set pop
  330. CLI
  331. TRACE_IRQS_OFF
  332. .endm
  333. .macro __build_clear_msa_fpe
  334. _cfcmsa a1, MSA_CSR
  335. CLI
  336. TRACE_IRQS_OFF
  337. .endm
  338. .macro __build_clear_ade
  339. MFC0 t0, CP0_BADVADDR
  340. PTR_S t0, PT_BVADDR(sp)
  341. KMODE
  342. .endm
  343. .macro __BUILD_silent exception
  344. .endm
  345. /* Gas tries to parse the PRINT argument as a string containing
  346. string escapes and emits bogus warnings if it believes to
  347. recognize an unknown escape code. So make the arguments
  348. start with an n and gas will believe \n is ok ... */
  349. .macro __BUILD_verbose nexception
  350. LONG_L a1, PT_EPC(sp)
  351. #ifdef CONFIG_32BIT
  352. PRINT("Got \nexception at %08lx\012")
  353. #endif
  354. #ifdef CONFIG_64BIT
  355. PRINT("Got \nexception at %016lx\012")
  356. #endif
  357. .endm
  358. .macro __BUILD_count exception
  359. LONG_L t0,exception_count_\exception
  360. LONG_ADDIU t0, 1
  361. LONG_S t0,exception_count_\exception
  362. .comm exception_count\exception, 8, 8
  363. .endm
  364. .macro __BUILD_HANDLER exception handler clear verbose ext
  365. .align 5
  366. NESTED(handle_\exception, PT_SIZE, sp)
  367. .set noat
  368. SAVE_ALL
  369. FEXPORT(handle_\exception\ext)
  370. __build_clear_\clear
  371. .set at
  372. __BUILD_\verbose \exception
  373. move a0, sp
  374. PTR_LA ra, ret_from_exception
  375. j do_\handler
  376. END(handle_\exception)
  377. .endm
  378. .macro BUILD_HANDLER exception handler clear verbose
  379. __BUILD_HANDLER \exception \handler \clear \verbose _int
  380. .endm
  381. BUILD_HANDLER adel ade ade silent /* #4 */
  382. BUILD_HANDLER ades ade ade silent /* #5 */
  383. BUILD_HANDLER ibe be cli silent /* #6 */
  384. BUILD_HANDLER dbe be cli silent /* #7 */
  385. BUILD_HANDLER bp bp sti silent /* #9 */
  386. BUILD_HANDLER ri ri sti silent /* #10 */
  387. BUILD_HANDLER cpu cpu sti silent /* #11 */
  388. BUILD_HANDLER ov ov sti silent /* #12 */
  389. BUILD_HANDLER tr tr sti silent /* #13 */
  390. BUILD_HANDLER msa_fpe msa_fpe msa_fpe silent /* #14 */
  391. BUILD_HANDLER fpe fpe fpe silent /* #15 */
  392. BUILD_HANDLER ftlb ftlb none silent /* #16 */
  393. BUILD_HANDLER msa msa sti silent /* #21 */
  394. BUILD_HANDLER mdmx mdmx sti silent /* #22 */
  395. #ifdef CONFIG_HARDWARE_WATCHPOINTS
  396. /*
  397. * For watch, interrupts will be enabled after the watch
  398. * registers are read.
  399. */
  400. BUILD_HANDLER watch watch cli silent /* #23 */
  401. #else
  402. BUILD_HANDLER watch watch sti verbose /* #23 */
  403. #endif
  404. BUILD_HANDLER mcheck mcheck cli verbose /* #24 */
  405. BUILD_HANDLER mt mt sti silent /* #25 */
  406. BUILD_HANDLER dsp dsp sti silent /* #26 */
  407. BUILD_HANDLER reserved reserved sti verbose /* others */
  408. .align 5
  409. LEAF(handle_ri_rdhwr_vivt)
  410. .set push
  411. .set noat
  412. .set noreorder
  413. /* check if TLB contains a entry for EPC */
  414. MFC0 k1, CP0_ENTRYHI
  415. andi k1, MIPS_ENTRYHI_ASID | MIPS_ENTRYHI_ASIDX
  416. MFC0 k0, CP0_EPC
  417. PTR_SRL k0, _PAGE_SHIFT + 1
  418. PTR_SLL k0, _PAGE_SHIFT + 1
  419. or k1, k0
  420. MTC0 k1, CP0_ENTRYHI
  421. mtc0_tlbw_hazard
  422. tlbp
  423. tlb_probe_hazard
  424. mfc0 k1, CP0_INDEX
  425. .set pop
  426. bltz k1, handle_ri /* slow path */
  427. /* fall thru */
  428. END(handle_ri_rdhwr_vivt)
  429. LEAF(handle_ri_rdhwr)
  430. .set push
  431. .set noat
  432. .set noreorder
  433. /* MIPS32: 0x7c03e83b: rdhwr v1,$29 */
  434. /* microMIPS: 0x007d6b3c: rdhwr v1,$29 */
  435. MFC0 k1, CP0_EPC
  436. #if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_MIPS32_R2) || defined(CONFIG_CPU_MIPS64_R2)
  437. and k0, k1, 1
  438. beqz k0, 1f
  439. xor k1, k0
  440. lhu k0, (k1)
  441. lhu k1, 2(k1)
  442. ins k1, k0, 16, 16
  443. lui k0, 0x007d
  444. b docheck
  445. ori k0, 0x6b3c
  446. 1:
  447. lui k0, 0x7c03
  448. lw k1, (k1)
  449. ori k0, 0xe83b
  450. #else
  451. andi k0, k1, 1
  452. bnez k0, handle_ri
  453. lui k0, 0x7c03
  454. lw k1, (k1)
  455. ori k0, 0xe83b
  456. #endif
  457. .set reorder
  458. docheck:
  459. bne k0, k1, handle_ri /* if not ours */
  460. isrdhwr:
  461. /* The insn is rdhwr. No need to check CAUSE.BD here. */
  462. get_saved_sp /* k1 := current_thread_info */
  463. .set noreorder
  464. MFC0 k0, CP0_EPC
  465. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  466. ori k1, _THREAD_MASK
  467. xori k1, _THREAD_MASK
  468. LONG_L v1, TI_TP_VALUE(k1)
  469. LONG_ADDIU k0, 4
  470. jr k0
  471. rfe
  472. #else
  473. #ifndef CONFIG_CPU_DADDI_WORKAROUNDS
  474. LONG_ADDIU k0, 4 /* stall on $k0 */
  475. #else
  476. .set at=v1
  477. LONG_ADDIU k0, 4
  478. .set noat
  479. #endif
  480. MTC0 k0, CP0_EPC
  481. /* I hope three instructions between MTC0 and ERET are enough... */
  482. ori k1, _THREAD_MASK
  483. xori k1, _THREAD_MASK
  484. LONG_L v1, TI_TP_VALUE(k1)
  485. .set arch=r4000
  486. eret
  487. .set mips0
  488. #endif
  489. .set pop
  490. END(handle_ri_rdhwr)
  491. #ifdef CONFIG_64BIT
  492. /* A temporary overflow handler used by check_daddi(). */
  493. __INIT
  494. BUILD_HANDLER daddi_ov daddi_ov none silent /* #12 */
  495. #endif