m5307.c 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. /***************************************************************************/
  2. /*
  3. * m5307.c -- platform support for ColdFire 5307 based boards
  4. *
  5. * Copyright (C) 1999-2002, Greg Ungerer (gerg@snapgear.com)
  6. * Copyright (C) 2000, Lineo (www.lineo.com)
  7. */
  8. /***************************************************************************/
  9. #include <linux/kernel.h>
  10. #include <linux/param.h>
  11. #include <linux/init.h>
  12. #include <linux/io.h>
  13. #include <asm/machdep.h>
  14. #include <asm/coldfire.h>
  15. #include <asm/mcfsim.h>
  16. #include <asm/mcfwdebug.h>
  17. #include <asm/mcfclk.h>
  18. /***************************************************************************/
  19. /*
  20. * Some platforms need software versions of the GPIO data registers.
  21. */
  22. unsigned short ppdata;
  23. unsigned char ledbank = 0xff;
  24. /***************************************************************************/
  25. DEFINE_CLK(pll, "pll.0", MCF_CLK);
  26. DEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
  27. DEFINE_CLK(mcftmr0, "mcftmr.0", MCF_BUSCLK);
  28. DEFINE_CLK(mcftmr1, "mcftmr.1", MCF_BUSCLK);
  29. DEFINE_CLK(mcfuart0, "mcfuart.0", MCF_BUSCLK);
  30. DEFINE_CLK(mcfuart1, "mcfuart.1", MCF_BUSCLK);
  31. DEFINE_CLK(mcfi2c0, "imx1-i2c.0", MCF_BUSCLK);
  32. struct clk *mcf_clks[] = {
  33. &clk_pll,
  34. &clk_sys,
  35. &clk_mcftmr0,
  36. &clk_mcftmr1,
  37. &clk_mcfuart0,
  38. &clk_mcfuart1,
  39. &clk_mcfi2c0,
  40. NULL
  41. };
  42. /***************************************************************************/
  43. static void __init m5307_i2c_init(void)
  44. {
  45. #if IS_ENABLED(CONFIG_I2C_IMX)
  46. writeb(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL5 | MCFSIM_ICR_PRI0,
  47. MCFSIM_I2CICR);
  48. mcf_mapirq2imr(MCF_IRQ_I2C0, MCFINTC_I2C);
  49. #endif /* IS_ENABLED(CONFIG_I2C_IMX) */
  50. }
  51. /***************************************************************************/
  52. void __init config_BSP(char *commandp, int size)
  53. {
  54. #if defined(CONFIG_NETtel) || \
  55. defined(CONFIG_SECUREEDGEMP3) || defined(CONFIG_CLEOPATRA)
  56. /* Copy command line from FLASH to local buffer... */
  57. memcpy(commandp, (char *) 0xf0004000, size);
  58. commandp[size-1] = 0;
  59. #endif
  60. mach_sched_init = hw_timer_init;
  61. /* Only support the external interrupts on their primary level */
  62. mcf_mapirq2imr(25, MCFINTC_EINT1);
  63. mcf_mapirq2imr(27, MCFINTC_EINT3);
  64. mcf_mapirq2imr(29, MCFINTC_EINT5);
  65. mcf_mapirq2imr(31, MCFINTC_EINT7);
  66. #ifdef CONFIG_BDM_DISABLE
  67. /*
  68. * Disable the BDM clocking. This also turns off most of the rest of
  69. * the BDM device. This is good for EMC reasons. This option is not
  70. * incompatible with the memory protection option.
  71. */
  72. wdebug(MCFDEBUG_CSR, MCFDEBUG_CSR_PSTCLK);
  73. #endif
  74. m5307_i2c_init();
  75. }
  76. /***************************************************************************/