m527x.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /***************************************************************************/
  2. /*
  3. * m527x.c -- platform support for ColdFire 527x based boards
  4. *
  5. * Sub-architcture dependent initialization code for the Freescale
  6. * 5270/5271 and 5274/5275 CPUs.
  7. *
  8. * Copyright (C) 1999-2004, Greg Ungerer (gerg@snapgear.com)
  9. * Copyright (C) 2001-2004, SnapGear Inc. (www.snapgear.com)
  10. */
  11. /***************************************************************************/
  12. #include <linux/kernel.h>
  13. #include <linux/param.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <asm/machdep.h>
  17. #include <asm/coldfire.h>
  18. #include <asm/mcfsim.h>
  19. #include <asm/mcfuart.h>
  20. #include <asm/mcfclk.h>
  21. /***************************************************************************/
  22. DEFINE_CLK(pll, "pll.0", MCF_CLK);
  23. DEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
  24. DEFINE_CLK(mcfpit0, "mcfpit.0", MCF_CLK);
  25. DEFINE_CLK(mcfpit1, "mcfpit.1", MCF_CLK);
  26. DEFINE_CLK(mcfpit2, "mcfpit.2", MCF_CLK);
  27. DEFINE_CLK(mcfpit3, "mcfpit.3", MCF_CLK);
  28. DEFINE_CLK(mcfuart0, "mcfuart.0", MCF_BUSCLK);
  29. DEFINE_CLK(mcfuart1, "mcfuart.1", MCF_BUSCLK);
  30. DEFINE_CLK(mcfuart2, "mcfuart.2", MCF_BUSCLK);
  31. DEFINE_CLK(mcfqspi0, "mcfqspi.0", MCF_BUSCLK);
  32. DEFINE_CLK(fec0, "fec.0", MCF_BUSCLK);
  33. DEFINE_CLK(fec1, "fec.1", MCF_BUSCLK);
  34. DEFINE_CLK(mcfi2c0, "imx1-i2c.0", MCF_BUSCLK);
  35. struct clk *mcf_clks[] = {
  36. &clk_pll,
  37. &clk_sys,
  38. &clk_mcfpit0,
  39. &clk_mcfpit1,
  40. &clk_mcfpit2,
  41. &clk_mcfpit3,
  42. &clk_mcfuart0,
  43. &clk_mcfuart1,
  44. &clk_mcfuart2,
  45. &clk_mcfqspi0,
  46. &clk_fec0,
  47. &clk_fec1,
  48. &clk_mcfi2c0,
  49. NULL
  50. };
  51. /***************************************************************************/
  52. static void __init m527x_qspi_init(void)
  53. {
  54. #if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
  55. #if defined(CONFIG_M5271)
  56. u16 par;
  57. /* setup QSPS pins for QSPI with gpio CS control */
  58. writeb(0x1f, MCFGPIO_PAR_QSPI);
  59. /* and CS2 & CS3 as gpio */
  60. par = readw(MCFGPIO_PAR_TIMER);
  61. par &= 0x3f3f;
  62. writew(par, MCFGPIO_PAR_TIMER);
  63. #elif defined(CONFIG_M5275)
  64. /* setup QSPS pins for QSPI with gpio CS control */
  65. writew(0x003e, MCFGPIO_PAR_QSPI);
  66. #endif
  67. #endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
  68. }
  69. /***************************************************************************/
  70. static void __init m527x_i2c_init(void)
  71. {
  72. #if IS_ENABLED(CONFIG_I2C_IMX)
  73. #if defined(CONFIG_M5271)
  74. u8 par;
  75. /* setup Port FECI2C Pin Assignment Register for I2C */
  76. /* set PAR_SCL to SCL and PAR_SDA to SDA */
  77. par = readb(MCFGPIO_PAR_FECI2C);
  78. par |= 0x0f;
  79. writeb(par, MCFGPIO_PAR_FECI2C);
  80. #elif defined(CONFIG_M5275)
  81. u16 par;
  82. /* setup Port FECI2C Pin Assignment Register for I2C */
  83. /* set PAR_SCL to SCL and PAR_SDA to SDA */
  84. par = readw(MCFGPIO_PAR_FECI2C);
  85. par |= 0x0f;
  86. writew(par, MCFGPIO_PAR_FECI2C);
  87. #endif
  88. #endif /* IS_ENABLED(CONFIG_I2C_IMX) */
  89. }
  90. /***************************************************************************/
  91. static void __init m527x_uarts_init(void)
  92. {
  93. u16 sepmask;
  94. /*
  95. * External Pin Mask Setting & Enable External Pin for Interface
  96. */
  97. sepmask = readw(MCFGPIO_PAR_UART);
  98. sepmask |= UART0_ENABLE_MASK | UART1_ENABLE_MASK | UART2_ENABLE_MASK;
  99. writew(sepmask, MCFGPIO_PAR_UART);
  100. }
  101. /***************************************************************************/
  102. static void __init m527x_fec_init(void)
  103. {
  104. u8 v;
  105. /* Set multi-function pins to ethernet mode for fec0 */
  106. #if defined(CONFIG_M5271)
  107. v = readb(MCFGPIO_PAR_FECI2C);
  108. writeb(v | 0xf0, MCFGPIO_PAR_FECI2C);
  109. #else
  110. u16 par;
  111. par = readw(MCFGPIO_PAR_FECI2C);
  112. writew(par | 0xf00, MCFGPIO_PAR_FECI2C);
  113. v = readb(MCFGPIO_PAR_FEC0HL);
  114. writeb(v | 0xc0, MCFGPIO_PAR_FEC0HL);
  115. /* Set multi-function pins to ethernet mode for fec1 */
  116. par = readw(MCFGPIO_PAR_FECI2C);
  117. writew(par | 0xa0, MCFGPIO_PAR_FECI2C);
  118. v = readb(MCFGPIO_PAR_FEC1HL);
  119. writeb(v | 0xc0, MCFGPIO_PAR_FEC1HL);
  120. #endif
  121. }
  122. /***************************************************************************/
  123. void __init config_BSP(char *commandp, int size)
  124. {
  125. mach_sched_init = hw_timer_init;
  126. m527x_uarts_init();
  127. m527x_fec_init();
  128. m527x_qspi_init();
  129. m527x_i2c_init();
  130. }
  131. /***************************************************************************/