12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788 |
- /*
- * Copyright (C) 2015 - ARM Ltd
- * Author: Marc Zyngier <marc.zyngier@arm.com>
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program. If not, see <http://www.gnu.org/licenses/>.
- */
- #include <asm/kvm_hyp.h>
- void __hyp_text __kvm_tlb_flush_vmid_ipa(struct kvm *kvm, phys_addr_t ipa)
- {
- dsb(ishst);
- /* Switch to requested VMID */
- kvm = kern_hyp_va(kvm);
- write_sysreg(kvm->arch.vttbr, vttbr_el2);
- isb();
- /*
- * We could do so much better if we had the VA as well.
- * Instead, we invalidate Stage-2 for this IPA, and the
- * whole of Stage-1. Weep...
- */
- ipa >>= 12;
- asm volatile("tlbi ipas2e1is, %0" : : "r" (ipa));
- /*
- * We have to ensure completion of the invalidation at Stage-2,
- * since a table walk on another CPU could refill a TLB with a
- * complete (S1 + S2) walk based on the old Stage-2 mapping if
- * the Stage-1 invalidation happened first.
- */
- dsb(ish);
- asm volatile("tlbi vmalle1is" : : );
- dsb(ish);
- isb();
- write_sysreg(0, vttbr_el2);
- }
- void __hyp_text __kvm_tlb_flush_vmid(struct kvm *kvm)
- {
- dsb(ishst);
- /* Switch to requested VMID */
- kvm = kern_hyp_va(kvm);
- write_sysreg(kvm->arch.vttbr, vttbr_el2);
- isb();
- asm volatile("tlbi vmalls12e1is" : : );
- dsb(ish);
- isb();
- write_sysreg(0, vttbr_el2);
- }
- void __hyp_text __kvm_tlb_flush_local_vmid(struct kvm_vcpu *vcpu)
- {
- struct kvm *kvm = kern_hyp_va(kern_hyp_va(vcpu)->kvm);
- /* Switch to requested VMID */
- write_sysreg(kvm->arch.vttbr, vttbr_el2);
- isb();
- asm volatile("tlbi vmalle1" : : );
- dsb(nsh);
- isb();
- write_sysreg(0, vttbr_el2);
- }
- void __hyp_text __kvm_flush_vm_context(void)
- {
- dsb(ishst);
- asm volatile("tlbi alle1is \n"
- "ic ialluis ": : );
- dsb(ish);
- }
|