insn.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347
  1. /*
  2. * Copyright (C) 2013 Huawei Ltd.
  3. * Author: Jiang Liu <liuj97@gmail.com>
  4. *
  5. * Copyright (C) 2014-2016 Zi Shen Lim <zlim.lnx@gmail.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/bitops.h>
  20. #include <linux/bug.h>
  21. #include <linux/compiler.h>
  22. #include <linux/kernel.h>
  23. #include <linux/mm.h>
  24. #include <linux/smp.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/stop_machine.h>
  27. #include <linux/types.h>
  28. #include <linux/uaccess.h>
  29. #include <asm/cacheflush.h>
  30. #include <asm/debug-monitors.h>
  31. #include <asm/fixmap.h>
  32. #include <asm/insn.h>
  33. #define AARCH64_INSN_SF_BIT BIT(31)
  34. #define AARCH64_INSN_N_BIT BIT(22)
  35. static int aarch64_insn_encoding_class[] = {
  36. AARCH64_INSN_CLS_UNKNOWN,
  37. AARCH64_INSN_CLS_UNKNOWN,
  38. AARCH64_INSN_CLS_UNKNOWN,
  39. AARCH64_INSN_CLS_UNKNOWN,
  40. AARCH64_INSN_CLS_LDST,
  41. AARCH64_INSN_CLS_DP_REG,
  42. AARCH64_INSN_CLS_LDST,
  43. AARCH64_INSN_CLS_DP_FPSIMD,
  44. AARCH64_INSN_CLS_DP_IMM,
  45. AARCH64_INSN_CLS_DP_IMM,
  46. AARCH64_INSN_CLS_BR_SYS,
  47. AARCH64_INSN_CLS_BR_SYS,
  48. AARCH64_INSN_CLS_LDST,
  49. AARCH64_INSN_CLS_DP_REG,
  50. AARCH64_INSN_CLS_LDST,
  51. AARCH64_INSN_CLS_DP_FPSIMD,
  52. };
  53. enum aarch64_insn_encoding_class __kprobes aarch64_get_insn_class(u32 insn)
  54. {
  55. return aarch64_insn_encoding_class[(insn >> 25) & 0xf];
  56. }
  57. /* NOP is an alias of HINT */
  58. bool __kprobes aarch64_insn_is_nop(u32 insn)
  59. {
  60. if (!aarch64_insn_is_hint(insn))
  61. return false;
  62. switch (insn & 0xFE0) {
  63. case AARCH64_INSN_HINT_YIELD:
  64. case AARCH64_INSN_HINT_WFE:
  65. case AARCH64_INSN_HINT_WFI:
  66. case AARCH64_INSN_HINT_SEV:
  67. case AARCH64_INSN_HINT_SEVL:
  68. return false;
  69. default:
  70. return true;
  71. }
  72. }
  73. bool aarch64_insn_is_branch_imm(u32 insn)
  74. {
  75. return (aarch64_insn_is_b(insn) || aarch64_insn_is_bl(insn) ||
  76. aarch64_insn_is_tbz(insn) || aarch64_insn_is_tbnz(insn) ||
  77. aarch64_insn_is_cbz(insn) || aarch64_insn_is_cbnz(insn) ||
  78. aarch64_insn_is_bcond(insn));
  79. }
  80. static DEFINE_RAW_SPINLOCK(patch_lock);
  81. static void __kprobes *patch_map(void *addr, int fixmap)
  82. {
  83. unsigned long uintaddr = (uintptr_t) addr;
  84. bool module = !core_kernel_text(uintaddr);
  85. struct page *page;
  86. if (module && IS_ENABLED(CONFIG_DEBUG_SET_MODULE_RONX))
  87. page = vmalloc_to_page(addr);
  88. else if (!module)
  89. page = pfn_to_page(PHYS_PFN(__pa(addr)));
  90. else
  91. return addr;
  92. BUG_ON(!page);
  93. return (void *)set_fixmap_offset(fixmap, page_to_phys(page) +
  94. (uintaddr & ~PAGE_MASK));
  95. }
  96. static void __kprobes patch_unmap(int fixmap)
  97. {
  98. clear_fixmap(fixmap);
  99. }
  100. /*
  101. * In ARMv8-A, A64 instructions have a fixed length of 32 bits and are always
  102. * little-endian.
  103. */
  104. int __kprobes aarch64_insn_read(void *addr, u32 *insnp)
  105. {
  106. int ret;
  107. u32 val;
  108. ret = probe_kernel_read(&val, addr, AARCH64_INSN_SIZE);
  109. if (!ret)
  110. *insnp = le32_to_cpu(val);
  111. return ret;
  112. }
  113. static int __kprobes __aarch64_insn_write(void *addr, u32 insn)
  114. {
  115. void *waddr = addr;
  116. unsigned long flags = 0;
  117. int ret;
  118. raw_spin_lock_irqsave(&patch_lock, flags);
  119. waddr = patch_map(addr, FIX_TEXT_POKE0);
  120. ret = probe_kernel_write(waddr, &insn, AARCH64_INSN_SIZE);
  121. patch_unmap(FIX_TEXT_POKE0);
  122. raw_spin_unlock_irqrestore(&patch_lock, flags);
  123. return ret;
  124. }
  125. int __kprobes aarch64_insn_write(void *addr, u32 insn)
  126. {
  127. insn = cpu_to_le32(insn);
  128. return __aarch64_insn_write(addr, insn);
  129. }
  130. static bool __kprobes __aarch64_insn_hotpatch_safe(u32 insn)
  131. {
  132. if (aarch64_get_insn_class(insn) != AARCH64_INSN_CLS_BR_SYS)
  133. return false;
  134. return aarch64_insn_is_b(insn) ||
  135. aarch64_insn_is_bl(insn) ||
  136. aarch64_insn_is_svc(insn) ||
  137. aarch64_insn_is_hvc(insn) ||
  138. aarch64_insn_is_smc(insn) ||
  139. aarch64_insn_is_brk(insn) ||
  140. aarch64_insn_is_nop(insn);
  141. }
  142. bool __kprobes aarch64_insn_uses_literal(u32 insn)
  143. {
  144. /* ldr/ldrsw (literal), prfm */
  145. return aarch64_insn_is_ldr_lit(insn) ||
  146. aarch64_insn_is_ldrsw_lit(insn) ||
  147. aarch64_insn_is_adr_adrp(insn) ||
  148. aarch64_insn_is_prfm_lit(insn);
  149. }
  150. bool __kprobes aarch64_insn_is_branch(u32 insn)
  151. {
  152. /* b, bl, cb*, tb*, b.cond, br, blr */
  153. return aarch64_insn_is_b(insn) ||
  154. aarch64_insn_is_bl(insn) ||
  155. aarch64_insn_is_cbz(insn) ||
  156. aarch64_insn_is_cbnz(insn) ||
  157. aarch64_insn_is_tbz(insn) ||
  158. aarch64_insn_is_tbnz(insn) ||
  159. aarch64_insn_is_ret(insn) ||
  160. aarch64_insn_is_br(insn) ||
  161. aarch64_insn_is_blr(insn) ||
  162. aarch64_insn_is_bcond(insn);
  163. }
  164. /*
  165. * ARM Architecture Reference Manual for ARMv8 Profile-A, Issue A.a
  166. * Section B2.6.5 "Concurrent modification and execution of instructions":
  167. * Concurrent modification and execution of instructions can lead to the
  168. * resulting instruction performing any behavior that can be achieved by
  169. * executing any sequence of instructions that can be executed from the
  170. * same Exception level, except where the instruction before modification
  171. * and the instruction after modification is a B, BL, NOP, BKPT, SVC, HVC,
  172. * or SMC instruction.
  173. */
  174. bool __kprobes aarch64_insn_hotpatch_safe(u32 old_insn, u32 new_insn)
  175. {
  176. return __aarch64_insn_hotpatch_safe(old_insn) &&
  177. __aarch64_insn_hotpatch_safe(new_insn);
  178. }
  179. int __kprobes aarch64_insn_patch_text_nosync(void *addr, u32 insn)
  180. {
  181. u32 *tp = addr;
  182. int ret;
  183. /* A64 instructions must be word aligned */
  184. if ((uintptr_t)tp & 0x3)
  185. return -EINVAL;
  186. ret = aarch64_insn_write(tp, insn);
  187. if (ret == 0)
  188. flush_icache_range((uintptr_t)tp,
  189. (uintptr_t)tp + AARCH64_INSN_SIZE);
  190. return ret;
  191. }
  192. struct aarch64_insn_patch {
  193. void **text_addrs;
  194. u32 *new_insns;
  195. int insn_cnt;
  196. atomic_t cpu_count;
  197. };
  198. static int __kprobes aarch64_insn_patch_text_cb(void *arg)
  199. {
  200. int i, ret = 0;
  201. struct aarch64_insn_patch *pp = arg;
  202. /* The first CPU becomes master */
  203. if (atomic_inc_return(&pp->cpu_count) == 1) {
  204. for (i = 0; ret == 0 && i < pp->insn_cnt; i++)
  205. ret = aarch64_insn_patch_text_nosync(pp->text_addrs[i],
  206. pp->new_insns[i]);
  207. /*
  208. * aarch64_insn_patch_text_nosync() calls flush_icache_range(),
  209. * which ends with "dsb; isb" pair guaranteeing global
  210. * visibility.
  211. */
  212. /* Notify other processors with an additional increment. */
  213. atomic_inc(&pp->cpu_count);
  214. } else {
  215. while (atomic_read(&pp->cpu_count) <= num_online_cpus())
  216. cpu_relax();
  217. isb();
  218. }
  219. return ret;
  220. }
  221. int __kprobes aarch64_insn_patch_text_sync(void *addrs[], u32 insns[], int cnt)
  222. {
  223. struct aarch64_insn_patch patch = {
  224. .text_addrs = addrs,
  225. .new_insns = insns,
  226. .insn_cnt = cnt,
  227. .cpu_count = ATOMIC_INIT(0),
  228. };
  229. if (cnt <= 0)
  230. return -EINVAL;
  231. return stop_machine(aarch64_insn_patch_text_cb, &patch,
  232. cpu_online_mask);
  233. }
  234. int __kprobes aarch64_insn_patch_text(void *addrs[], u32 insns[], int cnt)
  235. {
  236. int ret;
  237. u32 insn;
  238. /* Unsafe to patch multiple instructions without synchronizaiton */
  239. if (cnt == 1) {
  240. ret = aarch64_insn_read(addrs[0], &insn);
  241. if (ret)
  242. return ret;
  243. if (aarch64_insn_hotpatch_safe(insn, insns[0])) {
  244. /*
  245. * ARMv8 architecture doesn't guarantee all CPUs see
  246. * the new instruction after returning from function
  247. * aarch64_insn_patch_text_nosync(). So send IPIs to
  248. * all other CPUs to achieve instruction
  249. * synchronization.
  250. */
  251. ret = aarch64_insn_patch_text_nosync(addrs[0], insns[0]);
  252. kick_all_cpus_sync();
  253. return ret;
  254. }
  255. }
  256. return aarch64_insn_patch_text_sync(addrs, insns, cnt);
  257. }
  258. static int __kprobes aarch64_get_imm_shift_mask(enum aarch64_insn_imm_type type,
  259. u32 *maskp, int *shiftp)
  260. {
  261. u32 mask;
  262. int shift;
  263. switch (type) {
  264. case AARCH64_INSN_IMM_26:
  265. mask = BIT(26) - 1;
  266. shift = 0;
  267. break;
  268. case AARCH64_INSN_IMM_19:
  269. mask = BIT(19) - 1;
  270. shift = 5;
  271. break;
  272. case AARCH64_INSN_IMM_16:
  273. mask = BIT(16) - 1;
  274. shift = 5;
  275. break;
  276. case AARCH64_INSN_IMM_14:
  277. mask = BIT(14) - 1;
  278. shift = 5;
  279. break;
  280. case AARCH64_INSN_IMM_12:
  281. mask = BIT(12) - 1;
  282. shift = 10;
  283. break;
  284. case AARCH64_INSN_IMM_9:
  285. mask = BIT(9) - 1;
  286. shift = 12;
  287. break;
  288. case AARCH64_INSN_IMM_7:
  289. mask = BIT(7) - 1;
  290. shift = 15;
  291. break;
  292. case AARCH64_INSN_IMM_6:
  293. case AARCH64_INSN_IMM_S:
  294. mask = BIT(6) - 1;
  295. shift = 10;
  296. break;
  297. case AARCH64_INSN_IMM_R:
  298. mask = BIT(6) - 1;
  299. shift = 16;
  300. break;
  301. default:
  302. return -EINVAL;
  303. }
  304. *maskp = mask;
  305. *shiftp = shift;
  306. return 0;
  307. }
  308. #define ADR_IMM_HILOSPLIT 2
  309. #define ADR_IMM_SIZE SZ_2M
  310. #define ADR_IMM_LOMASK ((1 << ADR_IMM_HILOSPLIT) - 1)
  311. #define ADR_IMM_HIMASK ((ADR_IMM_SIZE >> ADR_IMM_HILOSPLIT) - 1)
  312. #define ADR_IMM_LOSHIFT 29
  313. #define ADR_IMM_HISHIFT 5
  314. u64 aarch64_insn_decode_immediate(enum aarch64_insn_imm_type type, u32 insn)
  315. {
  316. u32 immlo, immhi, mask;
  317. int shift;
  318. switch (type) {
  319. case AARCH64_INSN_IMM_ADR:
  320. shift = 0;
  321. immlo = (insn >> ADR_IMM_LOSHIFT) & ADR_IMM_LOMASK;
  322. immhi = (insn >> ADR_IMM_HISHIFT) & ADR_IMM_HIMASK;
  323. insn = (immhi << ADR_IMM_HILOSPLIT) | immlo;
  324. mask = ADR_IMM_SIZE - 1;
  325. break;
  326. default:
  327. if (aarch64_get_imm_shift_mask(type, &mask, &shift) < 0) {
  328. pr_err("aarch64_insn_decode_immediate: unknown immediate encoding %d\n",
  329. type);
  330. return 0;
  331. }
  332. }
  333. return (insn >> shift) & mask;
  334. }
  335. u32 __kprobes aarch64_insn_encode_immediate(enum aarch64_insn_imm_type type,
  336. u32 insn, u64 imm)
  337. {
  338. u32 immlo, immhi, mask;
  339. int shift;
  340. if (insn == AARCH64_BREAK_FAULT)
  341. return AARCH64_BREAK_FAULT;
  342. switch (type) {
  343. case AARCH64_INSN_IMM_ADR:
  344. shift = 0;
  345. immlo = (imm & ADR_IMM_LOMASK) << ADR_IMM_LOSHIFT;
  346. imm >>= ADR_IMM_HILOSPLIT;
  347. immhi = (imm & ADR_IMM_HIMASK) << ADR_IMM_HISHIFT;
  348. imm = immlo | immhi;
  349. mask = ((ADR_IMM_LOMASK << ADR_IMM_LOSHIFT) |
  350. (ADR_IMM_HIMASK << ADR_IMM_HISHIFT));
  351. break;
  352. default:
  353. if (aarch64_get_imm_shift_mask(type, &mask, &shift) < 0) {
  354. pr_err("aarch64_insn_encode_immediate: unknown immediate encoding %d\n",
  355. type);
  356. return AARCH64_BREAK_FAULT;
  357. }
  358. }
  359. /* Update the immediate field. */
  360. insn &= ~(mask << shift);
  361. insn |= (imm & mask) << shift;
  362. return insn;
  363. }
  364. static u32 aarch64_insn_encode_register(enum aarch64_insn_register_type type,
  365. u32 insn,
  366. enum aarch64_insn_register reg)
  367. {
  368. int shift;
  369. if (insn == AARCH64_BREAK_FAULT)
  370. return AARCH64_BREAK_FAULT;
  371. if (reg < AARCH64_INSN_REG_0 || reg > AARCH64_INSN_REG_SP) {
  372. pr_err("%s: unknown register encoding %d\n", __func__, reg);
  373. return AARCH64_BREAK_FAULT;
  374. }
  375. switch (type) {
  376. case AARCH64_INSN_REGTYPE_RT:
  377. case AARCH64_INSN_REGTYPE_RD:
  378. shift = 0;
  379. break;
  380. case AARCH64_INSN_REGTYPE_RN:
  381. shift = 5;
  382. break;
  383. case AARCH64_INSN_REGTYPE_RT2:
  384. case AARCH64_INSN_REGTYPE_RA:
  385. shift = 10;
  386. break;
  387. case AARCH64_INSN_REGTYPE_RM:
  388. shift = 16;
  389. break;
  390. default:
  391. pr_err("%s: unknown register type encoding %d\n", __func__,
  392. type);
  393. return AARCH64_BREAK_FAULT;
  394. }
  395. insn &= ~(GENMASK(4, 0) << shift);
  396. insn |= reg << shift;
  397. return insn;
  398. }
  399. static u32 aarch64_insn_encode_ldst_size(enum aarch64_insn_size_type type,
  400. u32 insn)
  401. {
  402. u32 size;
  403. switch (type) {
  404. case AARCH64_INSN_SIZE_8:
  405. size = 0;
  406. break;
  407. case AARCH64_INSN_SIZE_16:
  408. size = 1;
  409. break;
  410. case AARCH64_INSN_SIZE_32:
  411. size = 2;
  412. break;
  413. case AARCH64_INSN_SIZE_64:
  414. size = 3;
  415. break;
  416. default:
  417. pr_err("%s: unknown size encoding %d\n", __func__, type);
  418. return AARCH64_BREAK_FAULT;
  419. }
  420. insn &= ~GENMASK(31, 30);
  421. insn |= size << 30;
  422. return insn;
  423. }
  424. static inline long branch_imm_common(unsigned long pc, unsigned long addr,
  425. long range)
  426. {
  427. long offset;
  428. if ((pc & 0x3) || (addr & 0x3)) {
  429. pr_err("%s: A64 instructions must be word aligned\n", __func__);
  430. return range;
  431. }
  432. offset = ((long)addr - (long)pc);
  433. if (offset < -range || offset >= range) {
  434. pr_err("%s: offset out of range\n", __func__);
  435. return range;
  436. }
  437. return offset;
  438. }
  439. u32 __kprobes aarch64_insn_gen_branch_imm(unsigned long pc, unsigned long addr,
  440. enum aarch64_insn_branch_type type)
  441. {
  442. u32 insn;
  443. long offset;
  444. /*
  445. * B/BL support [-128M, 128M) offset
  446. * ARM64 virtual address arrangement guarantees all kernel and module
  447. * texts are within +/-128M.
  448. */
  449. offset = branch_imm_common(pc, addr, SZ_128M);
  450. if (offset >= SZ_128M)
  451. return AARCH64_BREAK_FAULT;
  452. switch (type) {
  453. case AARCH64_INSN_BRANCH_LINK:
  454. insn = aarch64_insn_get_bl_value();
  455. break;
  456. case AARCH64_INSN_BRANCH_NOLINK:
  457. insn = aarch64_insn_get_b_value();
  458. break;
  459. default:
  460. pr_err("%s: unknown branch encoding %d\n", __func__, type);
  461. return AARCH64_BREAK_FAULT;
  462. }
  463. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_26, insn,
  464. offset >> 2);
  465. }
  466. u32 aarch64_insn_gen_comp_branch_imm(unsigned long pc, unsigned long addr,
  467. enum aarch64_insn_register reg,
  468. enum aarch64_insn_variant variant,
  469. enum aarch64_insn_branch_type type)
  470. {
  471. u32 insn;
  472. long offset;
  473. offset = branch_imm_common(pc, addr, SZ_1M);
  474. if (offset >= SZ_1M)
  475. return AARCH64_BREAK_FAULT;
  476. switch (type) {
  477. case AARCH64_INSN_BRANCH_COMP_ZERO:
  478. insn = aarch64_insn_get_cbz_value();
  479. break;
  480. case AARCH64_INSN_BRANCH_COMP_NONZERO:
  481. insn = aarch64_insn_get_cbnz_value();
  482. break;
  483. default:
  484. pr_err("%s: unknown branch encoding %d\n", __func__, type);
  485. return AARCH64_BREAK_FAULT;
  486. }
  487. switch (variant) {
  488. case AARCH64_INSN_VARIANT_32BIT:
  489. break;
  490. case AARCH64_INSN_VARIANT_64BIT:
  491. insn |= AARCH64_INSN_SF_BIT;
  492. break;
  493. default:
  494. pr_err("%s: unknown variant encoding %d\n", __func__, variant);
  495. return AARCH64_BREAK_FAULT;
  496. }
  497. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RT, insn, reg);
  498. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_19, insn,
  499. offset >> 2);
  500. }
  501. u32 aarch64_insn_gen_cond_branch_imm(unsigned long pc, unsigned long addr,
  502. enum aarch64_insn_condition cond)
  503. {
  504. u32 insn;
  505. long offset;
  506. offset = branch_imm_common(pc, addr, SZ_1M);
  507. insn = aarch64_insn_get_bcond_value();
  508. if (cond < AARCH64_INSN_COND_EQ || cond > AARCH64_INSN_COND_AL) {
  509. pr_err("%s: unknown condition encoding %d\n", __func__, cond);
  510. return AARCH64_BREAK_FAULT;
  511. }
  512. insn |= cond;
  513. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_19, insn,
  514. offset >> 2);
  515. }
  516. u32 __kprobes aarch64_insn_gen_hint(enum aarch64_insn_hint_op op)
  517. {
  518. return aarch64_insn_get_hint_value() | op;
  519. }
  520. u32 __kprobes aarch64_insn_gen_nop(void)
  521. {
  522. return aarch64_insn_gen_hint(AARCH64_INSN_HINT_NOP);
  523. }
  524. u32 aarch64_insn_gen_branch_reg(enum aarch64_insn_register reg,
  525. enum aarch64_insn_branch_type type)
  526. {
  527. u32 insn;
  528. switch (type) {
  529. case AARCH64_INSN_BRANCH_NOLINK:
  530. insn = aarch64_insn_get_br_value();
  531. break;
  532. case AARCH64_INSN_BRANCH_LINK:
  533. insn = aarch64_insn_get_blr_value();
  534. break;
  535. case AARCH64_INSN_BRANCH_RETURN:
  536. insn = aarch64_insn_get_ret_value();
  537. break;
  538. default:
  539. pr_err("%s: unknown branch encoding %d\n", __func__, type);
  540. return AARCH64_BREAK_FAULT;
  541. }
  542. return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, reg);
  543. }
  544. u32 aarch64_insn_gen_load_store_reg(enum aarch64_insn_register reg,
  545. enum aarch64_insn_register base,
  546. enum aarch64_insn_register offset,
  547. enum aarch64_insn_size_type size,
  548. enum aarch64_insn_ldst_type type)
  549. {
  550. u32 insn;
  551. switch (type) {
  552. case AARCH64_INSN_LDST_LOAD_REG_OFFSET:
  553. insn = aarch64_insn_get_ldr_reg_value();
  554. break;
  555. case AARCH64_INSN_LDST_STORE_REG_OFFSET:
  556. insn = aarch64_insn_get_str_reg_value();
  557. break;
  558. default:
  559. pr_err("%s: unknown load/store encoding %d\n", __func__, type);
  560. return AARCH64_BREAK_FAULT;
  561. }
  562. insn = aarch64_insn_encode_ldst_size(size, insn);
  563. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RT, insn, reg);
  564. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn,
  565. base);
  566. return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RM, insn,
  567. offset);
  568. }
  569. u32 aarch64_insn_gen_load_store_pair(enum aarch64_insn_register reg1,
  570. enum aarch64_insn_register reg2,
  571. enum aarch64_insn_register base,
  572. int offset,
  573. enum aarch64_insn_variant variant,
  574. enum aarch64_insn_ldst_type type)
  575. {
  576. u32 insn;
  577. int shift;
  578. switch (type) {
  579. case AARCH64_INSN_LDST_LOAD_PAIR_PRE_INDEX:
  580. insn = aarch64_insn_get_ldp_pre_value();
  581. break;
  582. case AARCH64_INSN_LDST_STORE_PAIR_PRE_INDEX:
  583. insn = aarch64_insn_get_stp_pre_value();
  584. break;
  585. case AARCH64_INSN_LDST_LOAD_PAIR_POST_INDEX:
  586. insn = aarch64_insn_get_ldp_post_value();
  587. break;
  588. case AARCH64_INSN_LDST_STORE_PAIR_POST_INDEX:
  589. insn = aarch64_insn_get_stp_post_value();
  590. break;
  591. default:
  592. pr_err("%s: unknown load/store encoding %d\n", __func__, type);
  593. return AARCH64_BREAK_FAULT;
  594. }
  595. switch (variant) {
  596. case AARCH64_INSN_VARIANT_32BIT:
  597. if ((offset & 0x3) || (offset < -256) || (offset > 252)) {
  598. pr_err("%s: offset must be multiples of 4 in the range of [-256, 252] %d\n",
  599. __func__, offset);
  600. return AARCH64_BREAK_FAULT;
  601. }
  602. shift = 2;
  603. break;
  604. case AARCH64_INSN_VARIANT_64BIT:
  605. if ((offset & 0x7) || (offset < -512) || (offset > 504)) {
  606. pr_err("%s: offset must be multiples of 8 in the range of [-512, 504] %d\n",
  607. __func__, offset);
  608. return AARCH64_BREAK_FAULT;
  609. }
  610. shift = 3;
  611. insn |= AARCH64_INSN_SF_BIT;
  612. break;
  613. default:
  614. pr_err("%s: unknown variant encoding %d\n", __func__, variant);
  615. return AARCH64_BREAK_FAULT;
  616. }
  617. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RT, insn,
  618. reg1);
  619. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RT2, insn,
  620. reg2);
  621. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn,
  622. base);
  623. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_7, insn,
  624. offset >> shift);
  625. }
  626. u32 aarch64_insn_gen_add_sub_imm(enum aarch64_insn_register dst,
  627. enum aarch64_insn_register src,
  628. int imm, enum aarch64_insn_variant variant,
  629. enum aarch64_insn_adsb_type type)
  630. {
  631. u32 insn;
  632. switch (type) {
  633. case AARCH64_INSN_ADSB_ADD:
  634. insn = aarch64_insn_get_add_imm_value();
  635. break;
  636. case AARCH64_INSN_ADSB_SUB:
  637. insn = aarch64_insn_get_sub_imm_value();
  638. break;
  639. case AARCH64_INSN_ADSB_ADD_SETFLAGS:
  640. insn = aarch64_insn_get_adds_imm_value();
  641. break;
  642. case AARCH64_INSN_ADSB_SUB_SETFLAGS:
  643. insn = aarch64_insn_get_subs_imm_value();
  644. break;
  645. default:
  646. pr_err("%s: unknown add/sub encoding %d\n", __func__, type);
  647. return AARCH64_BREAK_FAULT;
  648. }
  649. switch (variant) {
  650. case AARCH64_INSN_VARIANT_32BIT:
  651. break;
  652. case AARCH64_INSN_VARIANT_64BIT:
  653. insn |= AARCH64_INSN_SF_BIT;
  654. break;
  655. default:
  656. pr_err("%s: unknown variant encoding %d\n", __func__, variant);
  657. return AARCH64_BREAK_FAULT;
  658. }
  659. if (imm & ~(SZ_4K - 1)) {
  660. pr_err("%s: invalid immediate encoding %d\n", __func__, imm);
  661. return AARCH64_BREAK_FAULT;
  662. }
  663. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  664. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
  665. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_12, insn, imm);
  666. }
  667. u32 aarch64_insn_gen_bitfield(enum aarch64_insn_register dst,
  668. enum aarch64_insn_register src,
  669. int immr, int imms,
  670. enum aarch64_insn_variant variant,
  671. enum aarch64_insn_bitfield_type type)
  672. {
  673. u32 insn;
  674. u32 mask;
  675. switch (type) {
  676. case AARCH64_INSN_BITFIELD_MOVE:
  677. insn = aarch64_insn_get_bfm_value();
  678. break;
  679. case AARCH64_INSN_BITFIELD_MOVE_UNSIGNED:
  680. insn = aarch64_insn_get_ubfm_value();
  681. break;
  682. case AARCH64_INSN_BITFIELD_MOVE_SIGNED:
  683. insn = aarch64_insn_get_sbfm_value();
  684. break;
  685. default:
  686. pr_err("%s: unknown bitfield encoding %d\n", __func__, type);
  687. return AARCH64_BREAK_FAULT;
  688. }
  689. switch (variant) {
  690. case AARCH64_INSN_VARIANT_32BIT:
  691. mask = GENMASK(4, 0);
  692. break;
  693. case AARCH64_INSN_VARIANT_64BIT:
  694. insn |= AARCH64_INSN_SF_BIT | AARCH64_INSN_N_BIT;
  695. mask = GENMASK(5, 0);
  696. break;
  697. default:
  698. pr_err("%s: unknown variant encoding %d\n", __func__, variant);
  699. return AARCH64_BREAK_FAULT;
  700. }
  701. if (immr & ~mask) {
  702. pr_err("%s: invalid immr encoding %d\n", __func__, immr);
  703. return AARCH64_BREAK_FAULT;
  704. }
  705. if (imms & ~mask) {
  706. pr_err("%s: invalid imms encoding %d\n", __func__, imms);
  707. return AARCH64_BREAK_FAULT;
  708. }
  709. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  710. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
  711. insn = aarch64_insn_encode_immediate(AARCH64_INSN_IMM_R, insn, immr);
  712. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_S, insn, imms);
  713. }
  714. u32 aarch64_insn_gen_movewide(enum aarch64_insn_register dst,
  715. int imm, int shift,
  716. enum aarch64_insn_variant variant,
  717. enum aarch64_insn_movewide_type type)
  718. {
  719. u32 insn;
  720. switch (type) {
  721. case AARCH64_INSN_MOVEWIDE_ZERO:
  722. insn = aarch64_insn_get_movz_value();
  723. break;
  724. case AARCH64_INSN_MOVEWIDE_KEEP:
  725. insn = aarch64_insn_get_movk_value();
  726. break;
  727. case AARCH64_INSN_MOVEWIDE_INVERSE:
  728. insn = aarch64_insn_get_movn_value();
  729. break;
  730. default:
  731. pr_err("%s: unknown movewide encoding %d\n", __func__, type);
  732. return AARCH64_BREAK_FAULT;
  733. }
  734. if (imm & ~(SZ_64K - 1)) {
  735. pr_err("%s: invalid immediate encoding %d\n", __func__, imm);
  736. return AARCH64_BREAK_FAULT;
  737. }
  738. switch (variant) {
  739. case AARCH64_INSN_VARIANT_32BIT:
  740. if (shift != 0 && shift != 16) {
  741. pr_err("%s: invalid shift encoding %d\n", __func__,
  742. shift);
  743. return AARCH64_BREAK_FAULT;
  744. }
  745. break;
  746. case AARCH64_INSN_VARIANT_64BIT:
  747. insn |= AARCH64_INSN_SF_BIT;
  748. if (shift != 0 && shift != 16 && shift != 32 && shift != 48) {
  749. pr_err("%s: invalid shift encoding %d\n", __func__,
  750. shift);
  751. return AARCH64_BREAK_FAULT;
  752. }
  753. break;
  754. default:
  755. pr_err("%s: unknown variant encoding %d\n", __func__, variant);
  756. return AARCH64_BREAK_FAULT;
  757. }
  758. insn |= (shift >> 4) << 21;
  759. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  760. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_16, insn, imm);
  761. }
  762. u32 aarch64_insn_gen_add_sub_shifted_reg(enum aarch64_insn_register dst,
  763. enum aarch64_insn_register src,
  764. enum aarch64_insn_register reg,
  765. int shift,
  766. enum aarch64_insn_variant variant,
  767. enum aarch64_insn_adsb_type type)
  768. {
  769. u32 insn;
  770. switch (type) {
  771. case AARCH64_INSN_ADSB_ADD:
  772. insn = aarch64_insn_get_add_value();
  773. break;
  774. case AARCH64_INSN_ADSB_SUB:
  775. insn = aarch64_insn_get_sub_value();
  776. break;
  777. case AARCH64_INSN_ADSB_ADD_SETFLAGS:
  778. insn = aarch64_insn_get_adds_value();
  779. break;
  780. case AARCH64_INSN_ADSB_SUB_SETFLAGS:
  781. insn = aarch64_insn_get_subs_value();
  782. break;
  783. default:
  784. pr_err("%s: unknown add/sub encoding %d\n", __func__, type);
  785. return AARCH64_BREAK_FAULT;
  786. }
  787. switch (variant) {
  788. case AARCH64_INSN_VARIANT_32BIT:
  789. if (shift & ~(SZ_32 - 1)) {
  790. pr_err("%s: invalid shift encoding %d\n", __func__,
  791. shift);
  792. return AARCH64_BREAK_FAULT;
  793. }
  794. break;
  795. case AARCH64_INSN_VARIANT_64BIT:
  796. insn |= AARCH64_INSN_SF_BIT;
  797. if (shift & ~(SZ_64 - 1)) {
  798. pr_err("%s: invalid shift encoding %d\n", __func__,
  799. shift);
  800. return AARCH64_BREAK_FAULT;
  801. }
  802. break;
  803. default:
  804. pr_err("%s: unknown variant encoding %d\n", __func__, variant);
  805. return AARCH64_BREAK_FAULT;
  806. }
  807. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  808. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
  809. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RM, insn, reg);
  810. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_6, insn, shift);
  811. }
  812. u32 aarch64_insn_gen_data1(enum aarch64_insn_register dst,
  813. enum aarch64_insn_register src,
  814. enum aarch64_insn_variant variant,
  815. enum aarch64_insn_data1_type type)
  816. {
  817. u32 insn;
  818. switch (type) {
  819. case AARCH64_INSN_DATA1_REVERSE_16:
  820. insn = aarch64_insn_get_rev16_value();
  821. break;
  822. case AARCH64_INSN_DATA1_REVERSE_32:
  823. insn = aarch64_insn_get_rev32_value();
  824. break;
  825. case AARCH64_INSN_DATA1_REVERSE_64:
  826. if (variant != AARCH64_INSN_VARIANT_64BIT) {
  827. pr_err("%s: invalid variant for reverse64 %d\n",
  828. __func__, variant);
  829. return AARCH64_BREAK_FAULT;
  830. }
  831. insn = aarch64_insn_get_rev64_value();
  832. break;
  833. default:
  834. pr_err("%s: unknown data1 encoding %d\n", __func__, type);
  835. return AARCH64_BREAK_FAULT;
  836. }
  837. switch (variant) {
  838. case AARCH64_INSN_VARIANT_32BIT:
  839. break;
  840. case AARCH64_INSN_VARIANT_64BIT:
  841. insn |= AARCH64_INSN_SF_BIT;
  842. break;
  843. default:
  844. pr_err("%s: unknown variant encoding %d\n", __func__, variant);
  845. return AARCH64_BREAK_FAULT;
  846. }
  847. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  848. return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
  849. }
  850. u32 aarch64_insn_gen_data2(enum aarch64_insn_register dst,
  851. enum aarch64_insn_register src,
  852. enum aarch64_insn_register reg,
  853. enum aarch64_insn_variant variant,
  854. enum aarch64_insn_data2_type type)
  855. {
  856. u32 insn;
  857. switch (type) {
  858. case AARCH64_INSN_DATA2_UDIV:
  859. insn = aarch64_insn_get_udiv_value();
  860. break;
  861. case AARCH64_INSN_DATA2_SDIV:
  862. insn = aarch64_insn_get_sdiv_value();
  863. break;
  864. case AARCH64_INSN_DATA2_LSLV:
  865. insn = aarch64_insn_get_lslv_value();
  866. break;
  867. case AARCH64_INSN_DATA2_LSRV:
  868. insn = aarch64_insn_get_lsrv_value();
  869. break;
  870. case AARCH64_INSN_DATA2_ASRV:
  871. insn = aarch64_insn_get_asrv_value();
  872. break;
  873. case AARCH64_INSN_DATA2_RORV:
  874. insn = aarch64_insn_get_rorv_value();
  875. break;
  876. default:
  877. pr_err("%s: unknown data2 encoding %d\n", __func__, type);
  878. return AARCH64_BREAK_FAULT;
  879. }
  880. switch (variant) {
  881. case AARCH64_INSN_VARIANT_32BIT:
  882. break;
  883. case AARCH64_INSN_VARIANT_64BIT:
  884. insn |= AARCH64_INSN_SF_BIT;
  885. break;
  886. default:
  887. pr_err("%s: unknown variant encoding %d\n", __func__, variant);
  888. return AARCH64_BREAK_FAULT;
  889. }
  890. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  891. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
  892. return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RM, insn, reg);
  893. }
  894. u32 aarch64_insn_gen_data3(enum aarch64_insn_register dst,
  895. enum aarch64_insn_register src,
  896. enum aarch64_insn_register reg1,
  897. enum aarch64_insn_register reg2,
  898. enum aarch64_insn_variant variant,
  899. enum aarch64_insn_data3_type type)
  900. {
  901. u32 insn;
  902. switch (type) {
  903. case AARCH64_INSN_DATA3_MADD:
  904. insn = aarch64_insn_get_madd_value();
  905. break;
  906. case AARCH64_INSN_DATA3_MSUB:
  907. insn = aarch64_insn_get_msub_value();
  908. break;
  909. default:
  910. pr_err("%s: unknown data3 encoding %d\n", __func__, type);
  911. return AARCH64_BREAK_FAULT;
  912. }
  913. switch (variant) {
  914. case AARCH64_INSN_VARIANT_32BIT:
  915. break;
  916. case AARCH64_INSN_VARIANT_64BIT:
  917. insn |= AARCH64_INSN_SF_BIT;
  918. break;
  919. default:
  920. pr_err("%s: unknown variant encoding %d\n", __func__, variant);
  921. return AARCH64_BREAK_FAULT;
  922. }
  923. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  924. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RA, insn, src);
  925. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn,
  926. reg1);
  927. return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RM, insn,
  928. reg2);
  929. }
  930. u32 aarch64_insn_gen_logical_shifted_reg(enum aarch64_insn_register dst,
  931. enum aarch64_insn_register src,
  932. enum aarch64_insn_register reg,
  933. int shift,
  934. enum aarch64_insn_variant variant,
  935. enum aarch64_insn_logic_type type)
  936. {
  937. u32 insn;
  938. switch (type) {
  939. case AARCH64_INSN_LOGIC_AND:
  940. insn = aarch64_insn_get_and_value();
  941. break;
  942. case AARCH64_INSN_LOGIC_BIC:
  943. insn = aarch64_insn_get_bic_value();
  944. break;
  945. case AARCH64_INSN_LOGIC_ORR:
  946. insn = aarch64_insn_get_orr_value();
  947. break;
  948. case AARCH64_INSN_LOGIC_ORN:
  949. insn = aarch64_insn_get_orn_value();
  950. break;
  951. case AARCH64_INSN_LOGIC_EOR:
  952. insn = aarch64_insn_get_eor_value();
  953. break;
  954. case AARCH64_INSN_LOGIC_EON:
  955. insn = aarch64_insn_get_eon_value();
  956. break;
  957. case AARCH64_INSN_LOGIC_AND_SETFLAGS:
  958. insn = aarch64_insn_get_ands_value();
  959. break;
  960. case AARCH64_INSN_LOGIC_BIC_SETFLAGS:
  961. insn = aarch64_insn_get_bics_value();
  962. break;
  963. default:
  964. pr_err("%s: unknown logical encoding %d\n", __func__, type);
  965. return AARCH64_BREAK_FAULT;
  966. }
  967. switch (variant) {
  968. case AARCH64_INSN_VARIANT_32BIT:
  969. if (shift & ~(SZ_32 - 1)) {
  970. pr_err("%s: invalid shift encoding %d\n", __func__,
  971. shift);
  972. return AARCH64_BREAK_FAULT;
  973. }
  974. break;
  975. case AARCH64_INSN_VARIANT_64BIT:
  976. insn |= AARCH64_INSN_SF_BIT;
  977. if (shift & ~(SZ_64 - 1)) {
  978. pr_err("%s: invalid shift encoding %d\n", __func__,
  979. shift);
  980. return AARCH64_BREAK_FAULT;
  981. }
  982. break;
  983. default:
  984. pr_err("%s: unknown variant encoding %d\n", __func__, variant);
  985. return AARCH64_BREAK_FAULT;
  986. }
  987. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  988. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
  989. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RM, insn, reg);
  990. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_6, insn, shift);
  991. }
  992. /*
  993. * Decode the imm field of a branch, and return the byte offset as a
  994. * signed value (so it can be used when computing a new branch
  995. * target).
  996. */
  997. s32 aarch64_get_branch_offset(u32 insn)
  998. {
  999. s32 imm;
  1000. if (aarch64_insn_is_b(insn) || aarch64_insn_is_bl(insn)) {
  1001. imm = aarch64_insn_decode_immediate(AARCH64_INSN_IMM_26, insn);
  1002. return (imm << 6) >> 4;
  1003. }
  1004. if (aarch64_insn_is_cbz(insn) || aarch64_insn_is_cbnz(insn) ||
  1005. aarch64_insn_is_bcond(insn)) {
  1006. imm = aarch64_insn_decode_immediate(AARCH64_INSN_IMM_19, insn);
  1007. return (imm << 13) >> 11;
  1008. }
  1009. if (aarch64_insn_is_tbz(insn) || aarch64_insn_is_tbnz(insn)) {
  1010. imm = aarch64_insn_decode_immediate(AARCH64_INSN_IMM_14, insn);
  1011. return (imm << 18) >> 16;
  1012. }
  1013. /* Unhandled instruction */
  1014. BUG();
  1015. }
  1016. /*
  1017. * Encode the displacement of a branch in the imm field and return the
  1018. * updated instruction.
  1019. */
  1020. u32 aarch64_set_branch_offset(u32 insn, s32 offset)
  1021. {
  1022. if (aarch64_insn_is_b(insn) || aarch64_insn_is_bl(insn))
  1023. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_26, insn,
  1024. offset >> 2);
  1025. if (aarch64_insn_is_cbz(insn) || aarch64_insn_is_cbnz(insn) ||
  1026. aarch64_insn_is_bcond(insn))
  1027. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_19, insn,
  1028. offset >> 2);
  1029. if (aarch64_insn_is_tbz(insn) || aarch64_insn_is_tbnz(insn))
  1030. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_14, insn,
  1031. offset >> 2);
  1032. /* Unhandled instruction */
  1033. BUG();
  1034. }
  1035. s32 aarch64_insn_adrp_get_offset(u32 insn)
  1036. {
  1037. BUG_ON(!aarch64_insn_is_adrp(insn));
  1038. return aarch64_insn_decode_immediate(AARCH64_INSN_IMM_ADR, insn) << 12;
  1039. }
  1040. u32 aarch64_insn_adrp_set_offset(u32 insn, s32 offset)
  1041. {
  1042. BUG_ON(!aarch64_insn_is_adrp(insn));
  1043. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_ADR, insn,
  1044. offset >> 12);
  1045. }
  1046. /*
  1047. * Extract the Op/CR data from a msr/mrs instruction.
  1048. */
  1049. u32 aarch64_insn_extract_system_reg(u32 insn)
  1050. {
  1051. return (insn & 0x1FFFE0) >> 5;
  1052. }
  1053. bool aarch32_insn_is_wide(u32 insn)
  1054. {
  1055. return insn >= 0xe800;
  1056. }
  1057. /*
  1058. * Macros/defines for extracting register numbers from instruction.
  1059. */
  1060. u32 aarch32_insn_extract_reg_num(u32 insn, int offset)
  1061. {
  1062. return (insn & (0xf << offset)) >> offset;
  1063. }
  1064. #define OPC2_MASK 0x7
  1065. #define OPC2_OFFSET 5
  1066. u32 aarch32_insn_mcr_extract_opc2(u32 insn)
  1067. {
  1068. return (insn & (OPC2_MASK << OPC2_OFFSET)) >> OPC2_OFFSET;
  1069. }
  1070. #define CRM_MASK 0xf
  1071. u32 aarch32_insn_mcr_extract_crm(u32 insn)
  1072. {
  1073. return insn & CRM_MASK;
  1074. }
  1075. static bool __kprobes __check_eq(unsigned long pstate)
  1076. {
  1077. return (pstate & PSR_Z_BIT) != 0;
  1078. }
  1079. static bool __kprobes __check_ne(unsigned long pstate)
  1080. {
  1081. return (pstate & PSR_Z_BIT) == 0;
  1082. }
  1083. static bool __kprobes __check_cs(unsigned long pstate)
  1084. {
  1085. return (pstate & PSR_C_BIT) != 0;
  1086. }
  1087. static bool __kprobes __check_cc(unsigned long pstate)
  1088. {
  1089. return (pstate & PSR_C_BIT) == 0;
  1090. }
  1091. static bool __kprobes __check_mi(unsigned long pstate)
  1092. {
  1093. return (pstate & PSR_N_BIT) != 0;
  1094. }
  1095. static bool __kprobes __check_pl(unsigned long pstate)
  1096. {
  1097. return (pstate & PSR_N_BIT) == 0;
  1098. }
  1099. static bool __kprobes __check_vs(unsigned long pstate)
  1100. {
  1101. return (pstate & PSR_V_BIT) != 0;
  1102. }
  1103. static bool __kprobes __check_vc(unsigned long pstate)
  1104. {
  1105. return (pstate & PSR_V_BIT) == 0;
  1106. }
  1107. static bool __kprobes __check_hi(unsigned long pstate)
  1108. {
  1109. pstate &= ~(pstate >> 1); /* PSR_C_BIT &= ~PSR_Z_BIT */
  1110. return (pstate & PSR_C_BIT) != 0;
  1111. }
  1112. static bool __kprobes __check_ls(unsigned long pstate)
  1113. {
  1114. pstate &= ~(pstate >> 1); /* PSR_C_BIT &= ~PSR_Z_BIT */
  1115. return (pstate & PSR_C_BIT) == 0;
  1116. }
  1117. static bool __kprobes __check_ge(unsigned long pstate)
  1118. {
  1119. pstate ^= (pstate << 3); /* PSR_N_BIT ^= PSR_V_BIT */
  1120. return (pstate & PSR_N_BIT) == 0;
  1121. }
  1122. static bool __kprobes __check_lt(unsigned long pstate)
  1123. {
  1124. pstate ^= (pstate << 3); /* PSR_N_BIT ^= PSR_V_BIT */
  1125. return (pstate & PSR_N_BIT) != 0;
  1126. }
  1127. static bool __kprobes __check_gt(unsigned long pstate)
  1128. {
  1129. /*PSR_N_BIT ^= PSR_V_BIT */
  1130. unsigned long temp = pstate ^ (pstate << 3);
  1131. temp |= (pstate << 1); /*PSR_N_BIT |= PSR_Z_BIT */
  1132. return (temp & PSR_N_BIT) == 0;
  1133. }
  1134. static bool __kprobes __check_le(unsigned long pstate)
  1135. {
  1136. /*PSR_N_BIT ^= PSR_V_BIT */
  1137. unsigned long temp = pstate ^ (pstate << 3);
  1138. temp |= (pstate << 1); /*PSR_N_BIT |= PSR_Z_BIT */
  1139. return (temp & PSR_N_BIT) != 0;
  1140. }
  1141. static bool __kprobes __check_al(unsigned long pstate)
  1142. {
  1143. return true;
  1144. }
  1145. /*
  1146. * Note that the ARMv8 ARM calls condition code 0b1111 "nv", but states that
  1147. * it behaves identically to 0b1110 ("al").
  1148. */
  1149. pstate_check_t * const aarch32_opcode_cond_checks[16] = {
  1150. __check_eq, __check_ne, __check_cs, __check_cc,
  1151. __check_mi, __check_pl, __check_vs, __check_vc,
  1152. __check_hi, __check_ls, __check_ge, __check_lt,
  1153. __check_gt, __check_le, __check_al, __check_al
  1154. };