kvm_arm.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * Copyright (C) 2012,2013 - ARM Ltd
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __ARM64_KVM_ARM_H__
  18. #define __ARM64_KVM_ARM_H__
  19. #include <asm/esr.h>
  20. #include <asm/memory.h>
  21. #include <asm/types.h>
  22. /* Hyp Configuration Register (HCR) bits */
  23. #define HCR_E2H (UL(1) << 34)
  24. #define HCR_ID (UL(1) << 33)
  25. #define HCR_CD (UL(1) << 32)
  26. #define HCR_RW_SHIFT 31
  27. #define HCR_RW (UL(1) << HCR_RW_SHIFT)
  28. #define HCR_TRVM (UL(1) << 30)
  29. #define HCR_HCD (UL(1) << 29)
  30. #define HCR_TDZ (UL(1) << 28)
  31. #define HCR_TGE (UL(1) << 27)
  32. #define HCR_TVM (UL(1) << 26)
  33. #define HCR_TTLB (UL(1) << 25)
  34. #define HCR_TPU (UL(1) << 24)
  35. #define HCR_TPC (UL(1) << 23)
  36. #define HCR_TSW (UL(1) << 22)
  37. #define HCR_TAC (UL(1) << 21)
  38. #define HCR_TIDCP (UL(1) << 20)
  39. #define HCR_TSC (UL(1) << 19)
  40. #define HCR_TID3 (UL(1) << 18)
  41. #define HCR_TID2 (UL(1) << 17)
  42. #define HCR_TID1 (UL(1) << 16)
  43. #define HCR_TID0 (UL(1) << 15)
  44. #define HCR_TWE (UL(1) << 14)
  45. #define HCR_TWI (UL(1) << 13)
  46. #define HCR_DC (UL(1) << 12)
  47. #define HCR_BSU (3 << 10)
  48. #define HCR_BSU_IS (UL(1) << 10)
  49. #define HCR_FB (UL(1) << 9)
  50. #define HCR_VSE (UL(1) << 8)
  51. #define HCR_VI (UL(1) << 7)
  52. #define HCR_VF (UL(1) << 6)
  53. #define HCR_AMO (UL(1) << 5)
  54. #define HCR_IMO (UL(1) << 4)
  55. #define HCR_FMO (UL(1) << 3)
  56. #define HCR_PTW (UL(1) << 2)
  57. #define HCR_SWIO (UL(1) << 1)
  58. #define HCR_VM (UL(1) << 0)
  59. /*
  60. * The bits we set in HCR:
  61. * RW: 64bit by default, can be overridden for 32bit VMs
  62. * TAC: Trap ACTLR
  63. * TSC: Trap SMC
  64. * TVM: Trap VM ops (until M+C set in SCTLR_EL1)
  65. * TSW: Trap cache operations by set/way
  66. * TWE: Trap WFE
  67. * TWI: Trap WFI
  68. * TIDCP: Trap L2CTLR/L2ECTLR
  69. * BSU_IS: Upgrade barriers to the inner shareable domain
  70. * FB: Force broadcast of all maintainance operations
  71. * AMO: Override CPSR.A and enable signaling with VA
  72. * IMO: Override CPSR.I and enable signaling with VI
  73. * FMO: Override CPSR.F and enable signaling with VF
  74. * SWIO: Turn set/way invalidates into set/way clean+invalidate
  75. */
  76. #define HCR_GUEST_FLAGS (HCR_TSC | HCR_TSW | HCR_TWE | HCR_TWI | HCR_VM | \
  77. HCR_TVM | HCR_BSU_IS | HCR_FB | HCR_TAC | \
  78. HCR_AMO | HCR_SWIO | HCR_TIDCP | HCR_RW)
  79. #define HCR_VIRT_EXCP_MASK (HCR_VSE | HCR_VI | HCR_VF)
  80. #define HCR_INT_OVERRIDE (HCR_FMO | HCR_IMO)
  81. #define HCR_HOST_VHE_FLAGS (HCR_RW | HCR_TGE | HCR_E2H)
  82. /* TCR_EL2 Registers bits */
  83. #define TCR_EL2_RES1 ((1 << 31) | (1 << 23))
  84. #define TCR_EL2_TBI (1 << 20)
  85. #define TCR_EL2_PS_SHIFT 16
  86. #define TCR_EL2_PS_MASK (7 << TCR_EL2_PS_SHIFT)
  87. #define TCR_EL2_PS_40B (2 << TCR_EL2_PS_SHIFT)
  88. #define TCR_EL2_TG0_MASK TCR_TG0_MASK
  89. #define TCR_EL2_SH0_MASK TCR_SH0_MASK
  90. #define TCR_EL2_ORGN0_MASK TCR_ORGN0_MASK
  91. #define TCR_EL2_IRGN0_MASK TCR_IRGN0_MASK
  92. #define TCR_EL2_T0SZ_MASK 0x3f
  93. #define TCR_EL2_MASK (TCR_EL2_TG0_MASK | TCR_EL2_SH0_MASK | \
  94. TCR_EL2_ORGN0_MASK | TCR_EL2_IRGN0_MASK | TCR_EL2_T0SZ_MASK)
  95. /* VTCR_EL2 Registers bits */
  96. #define VTCR_EL2_RES1 (1 << 31)
  97. #define VTCR_EL2_HD (1 << 22)
  98. #define VTCR_EL2_HA (1 << 21)
  99. #define VTCR_EL2_PS_MASK TCR_EL2_PS_MASK
  100. #define VTCR_EL2_TG0_MASK TCR_TG0_MASK
  101. #define VTCR_EL2_TG0_4K TCR_TG0_4K
  102. #define VTCR_EL2_TG0_16K TCR_TG0_16K
  103. #define VTCR_EL2_TG0_64K TCR_TG0_64K
  104. #define VTCR_EL2_SH0_MASK TCR_SH0_MASK
  105. #define VTCR_EL2_SH0_INNER TCR_SH0_INNER
  106. #define VTCR_EL2_ORGN0_MASK TCR_ORGN0_MASK
  107. #define VTCR_EL2_ORGN0_WBWA TCR_ORGN0_WBWA
  108. #define VTCR_EL2_IRGN0_MASK TCR_IRGN0_MASK
  109. #define VTCR_EL2_IRGN0_WBWA TCR_IRGN0_WBWA
  110. #define VTCR_EL2_SL0_SHIFT 6
  111. #define VTCR_EL2_SL0_MASK (3 << VTCR_EL2_SL0_SHIFT)
  112. #define VTCR_EL2_SL0_LVL1 (1 << VTCR_EL2_SL0_SHIFT)
  113. #define VTCR_EL2_T0SZ_MASK 0x3f
  114. #define VTCR_EL2_T0SZ_40B 24
  115. #define VTCR_EL2_VS_SHIFT 19
  116. #define VTCR_EL2_VS_8BIT (0 << VTCR_EL2_VS_SHIFT)
  117. #define VTCR_EL2_VS_16BIT (1 << VTCR_EL2_VS_SHIFT)
  118. /*
  119. * We configure the Stage-2 page tables to always restrict the IPA space to be
  120. * 40 bits wide (T0SZ = 24). Systems with a PARange smaller than 40 bits are
  121. * not known to exist and will break with this configuration.
  122. *
  123. * VTCR_EL2.PS is extracted from ID_AA64MMFR0_EL1.PARange at boot time
  124. * (see hyp-init.S).
  125. *
  126. * Note that when using 4K pages, we concatenate two first level page tables
  127. * together. With 16K pages, we concatenate 16 first level page tables.
  128. *
  129. * The magic numbers used for VTTBR_X in this patch can be found in Tables
  130. * D4-23 and D4-25 in ARM DDI 0487A.b.
  131. */
  132. #define VTCR_EL2_T0SZ_IPA VTCR_EL2_T0SZ_40B
  133. #define VTCR_EL2_COMMON_BITS (VTCR_EL2_SH0_INNER | VTCR_EL2_ORGN0_WBWA | \
  134. VTCR_EL2_IRGN0_WBWA | VTCR_EL2_RES1)
  135. #ifdef CONFIG_ARM64_64K_PAGES
  136. /*
  137. * Stage2 translation configuration:
  138. * 64kB pages (TG0 = 1)
  139. * 2 level page tables (SL = 1)
  140. */
  141. #define VTCR_EL2_TGRAN_FLAGS (VTCR_EL2_TG0_64K | VTCR_EL2_SL0_LVL1)
  142. #define VTTBR_X_TGRAN_MAGIC 38
  143. #elif defined(CONFIG_ARM64_16K_PAGES)
  144. /*
  145. * Stage2 translation configuration:
  146. * 16kB pages (TG0 = 2)
  147. * 2 level page tables (SL = 1)
  148. */
  149. #define VTCR_EL2_TGRAN_FLAGS (VTCR_EL2_TG0_16K | VTCR_EL2_SL0_LVL1)
  150. #define VTTBR_X_TGRAN_MAGIC 42
  151. #else /* 4K */
  152. /*
  153. * Stage2 translation configuration:
  154. * 4kB pages (TG0 = 0)
  155. * 3 level page tables (SL = 1)
  156. */
  157. #define VTCR_EL2_TGRAN_FLAGS (VTCR_EL2_TG0_4K | VTCR_EL2_SL0_LVL1)
  158. #define VTTBR_X_TGRAN_MAGIC 37
  159. #endif
  160. #define VTCR_EL2_FLAGS (VTCR_EL2_COMMON_BITS | VTCR_EL2_TGRAN_FLAGS)
  161. #define VTTBR_X (VTTBR_X_TGRAN_MAGIC - VTCR_EL2_T0SZ_IPA)
  162. #define VTTBR_BADDR_SHIFT (VTTBR_X - 1)
  163. #define VTTBR_BADDR_MASK (((UL(1) << (PHYS_MASK_SHIFT - VTTBR_X)) - 1) << VTTBR_BADDR_SHIFT)
  164. #define VTTBR_VMID_SHIFT (UL(48))
  165. #define VTTBR_VMID_MASK(size) (_AT(u64, (1 << size) - 1) << VTTBR_VMID_SHIFT)
  166. /* Hyp System Trap Register */
  167. #define HSTR_EL2_T(x) (1 << x)
  168. /* Hyp Coprocessor Trap Register Shifts */
  169. #define CPTR_EL2_TFP_SHIFT 10
  170. /* Hyp Coprocessor Trap Register */
  171. #define CPTR_EL2_TCPAC (1 << 31)
  172. #define CPTR_EL2_TTA (1 << 20)
  173. #define CPTR_EL2_TFP (1 << CPTR_EL2_TFP_SHIFT)
  174. #define CPTR_EL2_DEFAULT 0x000033ff
  175. /* Hyp Debug Configuration Register bits */
  176. #define MDCR_EL2_TDRA (1 << 11)
  177. #define MDCR_EL2_TDOSA (1 << 10)
  178. #define MDCR_EL2_TDA (1 << 9)
  179. #define MDCR_EL2_TDE (1 << 8)
  180. #define MDCR_EL2_HPME (1 << 7)
  181. #define MDCR_EL2_TPM (1 << 6)
  182. #define MDCR_EL2_TPMCR (1 << 5)
  183. #define MDCR_EL2_HPMN_MASK (0x1F)
  184. /* For compatibility with fault code shared with 32-bit */
  185. #define FSC_FAULT ESR_ELx_FSC_FAULT
  186. #define FSC_ACCESS ESR_ELx_FSC_ACCESS
  187. #define FSC_PERM ESR_ELx_FSC_PERM
  188. /* Hyp Prefetch Fault Address Register (HPFAR/HDFAR) */
  189. #define HPFAR_MASK (~UL(0xf))
  190. #define kvm_arm_exception_type \
  191. {0, "IRQ" }, \
  192. {1, "TRAP" }
  193. #define ECN(x) { ESR_ELx_EC_##x, #x }
  194. #define kvm_arm_exception_class \
  195. ECN(UNKNOWN), ECN(WFx), ECN(CP15_32), ECN(CP15_64), ECN(CP14_MR), \
  196. ECN(CP14_LS), ECN(FP_ASIMD), ECN(CP10_ID), ECN(CP14_64), ECN(SVC64), \
  197. ECN(HVC64), ECN(SMC64), ECN(SYS64), ECN(IMP_DEF), ECN(IABT_LOW), \
  198. ECN(IABT_CUR), ECN(PC_ALIGN), ECN(DABT_LOW), ECN(DABT_CUR), \
  199. ECN(SP_ALIGN), ECN(FP_EXC32), ECN(FP_EXC64), ECN(SERROR), \
  200. ECN(BREAKPT_LOW), ECN(BREAKPT_CUR), ECN(SOFTSTP_LOW), \
  201. ECN(SOFTSTP_CUR), ECN(WATCHPT_LOW), ECN(WATCHPT_CUR), \
  202. ECN(BKPT32), ECN(VECTOR32), ECN(BRK64)
  203. #define CPACR_EL1_FPEN (3 << 20)
  204. #define CPACR_EL1_TTA (1 << 28)
  205. #endif /* __ARM64_KVM_ARM_H__ */