hw_breakpoint.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_HW_BREAKPOINT_H
  17. #define __ASM_HW_BREAKPOINT_H
  18. #include <asm/cputype.h>
  19. #include <asm/cpufeature.h>
  20. #include <asm/sysreg.h>
  21. #include <asm/virt.h>
  22. #ifdef __KERNEL__
  23. struct arch_hw_breakpoint_ctrl {
  24. u32 __reserved : 19,
  25. len : 8,
  26. type : 2,
  27. privilege : 2,
  28. enabled : 1;
  29. };
  30. struct arch_hw_breakpoint {
  31. u64 address;
  32. u64 trigger;
  33. struct arch_hw_breakpoint_ctrl ctrl;
  34. };
  35. /* Privilege Levels */
  36. #define AARCH64_BREAKPOINT_EL1 1
  37. #define AARCH64_BREAKPOINT_EL0 2
  38. #define DBG_HMC_HYP (1 << 13)
  39. static inline u32 encode_ctrl_reg(struct arch_hw_breakpoint_ctrl ctrl)
  40. {
  41. u32 val = (ctrl.len << 5) | (ctrl.type << 3) | (ctrl.privilege << 1) |
  42. ctrl.enabled;
  43. if (is_kernel_in_hyp_mode() && ctrl.privilege == AARCH64_BREAKPOINT_EL1)
  44. val |= DBG_HMC_HYP;
  45. return val;
  46. }
  47. static inline void decode_ctrl_reg(u32 reg,
  48. struct arch_hw_breakpoint_ctrl *ctrl)
  49. {
  50. ctrl->enabled = reg & 0x1;
  51. reg >>= 1;
  52. ctrl->privilege = reg & 0x3;
  53. reg >>= 2;
  54. ctrl->type = reg & 0x3;
  55. reg >>= 2;
  56. ctrl->len = reg & 0xff;
  57. }
  58. /* Breakpoint */
  59. #define ARM_BREAKPOINT_EXECUTE 0
  60. /* Watchpoints */
  61. #define ARM_BREAKPOINT_LOAD 1
  62. #define ARM_BREAKPOINT_STORE 2
  63. #define AARCH64_ESR_ACCESS_MASK (1 << 6)
  64. /* Lengths */
  65. #define ARM_BREAKPOINT_LEN_1 0x1
  66. #define ARM_BREAKPOINT_LEN_2 0x3
  67. #define ARM_BREAKPOINT_LEN_3 0x7
  68. #define ARM_BREAKPOINT_LEN_4 0xf
  69. #define ARM_BREAKPOINT_LEN_5 0x1f
  70. #define ARM_BREAKPOINT_LEN_6 0x3f
  71. #define ARM_BREAKPOINT_LEN_7 0x7f
  72. #define ARM_BREAKPOINT_LEN_8 0xff
  73. /* Kernel stepping */
  74. #define ARM_KERNEL_STEP_NONE 0
  75. #define ARM_KERNEL_STEP_ACTIVE 1
  76. #define ARM_KERNEL_STEP_SUSPEND 2
  77. /*
  78. * Limits.
  79. * Changing these will require modifications to the register accessors.
  80. */
  81. #define ARM_MAX_BRP 16
  82. #define ARM_MAX_WRP 16
  83. /* Virtual debug register bases. */
  84. #define AARCH64_DBG_REG_BVR 0
  85. #define AARCH64_DBG_REG_BCR (AARCH64_DBG_REG_BVR + ARM_MAX_BRP)
  86. #define AARCH64_DBG_REG_WVR (AARCH64_DBG_REG_BCR + ARM_MAX_BRP)
  87. #define AARCH64_DBG_REG_WCR (AARCH64_DBG_REG_WVR + ARM_MAX_WRP)
  88. /* Debug register names. */
  89. #define AARCH64_DBG_REG_NAME_BVR bvr
  90. #define AARCH64_DBG_REG_NAME_BCR bcr
  91. #define AARCH64_DBG_REG_NAME_WVR wvr
  92. #define AARCH64_DBG_REG_NAME_WCR wcr
  93. /* Accessor macros for the debug registers. */
  94. #define AARCH64_DBG_READ(N, REG, VAL) do {\
  95. VAL = read_sysreg(dbg##REG##N##_el1);\
  96. } while (0)
  97. #define AARCH64_DBG_WRITE(N, REG, VAL) do {\
  98. write_sysreg(VAL, dbg##REG##N##_el1);\
  99. } while (0)
  100. struct task_struct;
  101. struct notifier_block;
  102. struct perf_event;
  103. struct pmu;
  104. extern int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
  105. int *gen_len, int *gen_type, int *offset);
  106. extern int arch_check_bp_in_kernelspace(struct perf_event *bp);
  107. extern int arch_validate_hwbkpt_settings(struct perf_event *bp);
  108. extern int hw_breakpoint_exceptions_notify(struct notifier_block *unused,
  109. unsigned long val, void *data);
  110. extern int arch_install_hw_breakpoint(struct perf_event *bp);
  111. extern void arch_uninstall_hw_breakpoint(struct perf_event *bp);
  112. extern void hw_breakpoint_pmu_read(struct perf_event *bp);
  113. extern int hw_breakpoint_slots(int type);
  114. #ifdef CONFIG_HAVE_HW_BREAKPOINT
  115. extern void hw_breakpoint_thread_switch(struct task_struct *next);
  116. extern void ptrace_hw_copy_thread(struct task_struct *task);
  117. #else
  118. static inline void hw_breakpoint_thread_switch(struct task_struct *next)
  119. {
  120. }
  121. static inline void ptrace_hw_copy_thread(struct task_struct *task)
  122. {
  123. }
  124. #endif
  125. /* Determine number of BRP registers available. */
  126. static inline int get_num_brps(void)
  127. {
  128. u64 dfr0 = read_system_reg(SYS_ID_AA64DFR0_EL1);
  129. return 1 +
  130. cpuid_feature_extract_unsigned_field(dfr0,
  131. ID_AA64DFR0_BRPS_SHIFT);
  132. }
  133. /* Determine number of WRP registers available. */
  134. static inline int get_num_wrps(void)
  135. {
  136. u64 dfr0 = read_system_reg(SYS_ID_AA64DFR0_EL1);
  137. return 1 +
  138. cpuid_feature_extract_unsigned_field(dfr0,
  139. ID_AA64DFR0_WRPS_SHIFT);
  140. }
  141. #endif /* __KERNEL__ */
  142. #endif /* __ASM_BREAKPOINT_H */