arch_gicv3.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * arch/arm64/include/asm/arch_gicv3.h
  3. *
  4. * Copyright (C) 2015 ARM Ltd.
  5. *
  6. * This program is free software: you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #ifndef __ASM_ARCH_GICV3_H
  19. #define __ASM_ARCH_GICV3_H
  20. #include <asm/sysreg.h>
  21. #define ICC_EOIR1_EL1 sys_reg(3, 0, 12, 12, 1)
  22. #define ICC_DIR_EL1 sys_reg(3, 0, 12, 11, 1)
  23. #define ICC_IAR1_EL1 sys_reg(3, 0, 12, 12, 0)
  24. #define ICC_SGI1R_EL1 sys_reg(3, 0, 12, 11, 5)
  25. #define ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0)
  26. #define ICC_CTLR_EL1 sys_reg(3, 0, 12, 12, 4)
  27. #define ICC_SRE_EL1 sys_reg(3, 0, 12, 12, 5)
  28. #define ICC_GRPEN1_EL1 sys_reg(3, 0, 12, 12, 7)
  29. #define ICC_BPR1_EL1 sys_reg(3, 0, 12, 12, 3)
  30. #define ICC_SRE_EL2 sys_reg(3, 4, 12, 9, 5)
  31. /*
  32. * System register definitions
  33. */
  34. #define ICH_VSEIR_EL2 sys_reg(3, 4, 12, 9, 4)
  35. #define ICH_HCR_EL2 sys_reg(3, 4, 12, 11, 0)
  36. #define ICH_VTR_EL2 sys_reg(3, 4, 12, 11, 1)
  37. #define ICH_MISR_EL2 sys_reg(3, 4, 12, 11, 2)
  38. #define ICH_EISR_EL2 sys_reg(3, 4, 12, 11, 3)
  39. #define ICH_ELSR_EL2 sys_reg(3, 4, 12, 11, 5)
  40. #define ICH_VMCR_EL2 sys_reg(3, 4, 12, 11, 7)
  41. #define __LR0_EL2(x) sys_reg(3, 4, 12, 12, x)
  42. #define __LR8_EL2(x) sys_reg(3, 4, 12, 13, x)
  43. #define ICH_LR0_EL2 __LR0_EL2(0)
  44. #define ICH_LR1_EL2 __LR0_EL2(1)
  45. #define ICH_LR2_EL2 __LR0_EL2(2)
  46. #define ICH_LR3_EL2 __LR0_EL2(3)
  47. #define ICH_LR4_EL2 __LR0_EL2(4)
  48. #define ICH_LR5_EL2 __LR0_EL2(5)
  49. #define ICH_LR6_EL2 __LR0_EL2(6)
  50. #define ICH_LR7_EL2 __LR0_EL2(7)
  51. #define ICH_LR8_EL2 __LR8_EL2(0)
  52. #define ICH_LR9_EL2 __LR8_EL2(1)
  53. #define ICH_LR10_EL2 __LR8_EL2(2)
  54. #define ICH_LR11_EL2 __LR8_EL2(3)
  55. #define ICH_LR12_EL2 __LR8_EL2(4)
  56. #define ICH_LR13_EL2 __LR8_EL2(5)
  57. #define ICH_LR14_EL2 __LR8_EL2(6)
  58. #define ICH_LR15_EL2 __LR8_EL2(7)
  59. #define __AP0Rx_EL2(x) sys_reg(3, 4, 12, 8, x)
  60. #define ICH_AP0R0_EL2 __AP0Rx_EL2(0)
  61. #define ICH_AP0R1_EL2 __AP0Rx_EL2(1)
  62. #define ICH_AP0R2_EL2 __AP0Rx_EL2(2)
  63. #define ICH_AP0R3_EL2 __AP0Rx_EL2(3)
  64. #define __AP1Rx_EL2(x) sys_reg(3, 4, 12, 9, x)
  65. #define ICH_AP1R0_EL2 __AP1Rx_EL2(0)
  66. #define ICH_AP1R1_EL2 __AP1Rx_EL2(1)
  67. #define ICH_AP1R2_EL2 __AP1Rx_EL2(2)
  68. #define ICH_AP1R3_EL2 __AP1Rx_EL2(3)
  69. #ifndef __ASSEMBLY__
  70. #include <linux/stringify.h>
  71. #include <asm/barrier.h>
  72. #include <asm/cacheflush.h>
  73. #define read_gicreg read_sysreg_s
  74. #define write_gicreg write_sysreg_s
  75. /*
  76. * Low-level accessors
  77. *
  78. * These system registers are 32 bits, but we make sure that the compiler
  79. * sets the GP register's most significant bits to 0 with an explicit cast.
  80. */
  81. static inline void gic_write_eoir(u32 irq)
  82. {
  83. write_sysreg_s(irq, ICC_EOIR1_EL1);
  84. isb();
  85. }
  86. static inline void gic_write_dir(u32 irq)
  87. {
  88. write_sysreg_s(irq, ICC_DIR_EL1);
  89. isb();
  90. }
  91. static inline u64 gic_read_iar_common(void)
  92. {
  93. u64 irqstat;
  94. irqstat = read_sysreg_s(ICC_IAR1_EL1);
  95. dsb(sy);
  96. return irqstat;
  97. }
  98. /*
  99. * Cavium ThunderX erratum 23154
  100. *
  101. * The gicv3 of ThunderX requires a modified version for reading the
  102. * IAR status to ensure data synchronization (access to icc_iar1_el1
  103. * is not sync'ed before and after).
  104. */
  105. static inline u64 gic_read_iar_cavium_thunderx(void)
  106. {
  107. u64 irqstat;
  108. nops(8);
  109. irqstat = read_sysreg_s(ICC_IAR1_EL1);
  110. nops(4);
  111. mb();
  112. return irqstat;
  113. }
  114. static inline void gic_write_pmr(u32 val)
  115. {
  116. write_sysreg_s(val, ICC_PMR_EL1);
  117. }
  118. static inline void gic_write_ctlr(u32 val)
  119. {
  120. write_sysreg_s(val, ICC_CTLR_EL1);
  121. isb();
  122. }
  123. static inline void gic_write_grpen1(u32 val)
  124. {
  125. write_sysreg_s(val, ICC_GRPEN1_EL1);
  126. isb();
  127. }
  128. static inline void gic_write_sgi1r(u64 val)
  129. {
  130. write_sysreg_s(val, ICC_SGI1R_EL1);
  131. }
  132. static inline u32 gic_read_sre(void)
  133. {
  134. return read_sysreg_s(ICC_SRE_EL1);
  135. }
  136. static inline void gic_write_sre(u32 val)
  137. {
  138. write_sysreg_s(val, ICC_SRE_EL1);
  139. isb();
  140. }
  141. static inline void gic_write_bpr1(u32 val)
  142. {
  143. asm volatile("msr_s " __stringify(ICC_BPR1_EL1) ", %0" : : "r" (val));
  144. }
  145. #define gic_read_typer(c) readq_relaxed(c)
  146. #define gic_write_irouter(v, c) writeq_relaxed(v, c)
  147. #define gic_flush_dcache_to_poc(a,l) __flush_dcache_area((a), (l))
  148. #define gits_read_baser(c) readq_relaxed(c)
  149. #define gits_write_baser(v, c) writeq_relaxed(v, c)
  150. #define gits_read_cbaser(c) readq_relaxed(c)
  151. #define gits_write_cbaser(v, c) writeq_relaxed(v, c)
  152. #define gits_write_cwriter(v, c) writeq_relaxed(v, c)
  153. #define gicr_read_propbaser(c) readq_relaxed(c)
  154. #define gicr_write_propbaser(v, c) writeq_relaxed(v, c)
  155. #define gicr_write_pendbaser(v, c) writeq_relaxed(v, c)
  156. #define gicr_read_pendbaser(c) readq_relaxed(c)
  157. #endif /* __ASSEMBLY__ */
  158. #endif /* __ASM_ARCH_GICV3_H */